

# T.R. GEBZE TECHNICAL UNIVERSITY FACULTY of ENGINEERING DEPARTMENT of COMPUTER ENGINEERING

# MAGIC LAYOUT, NGSPICE SIMULATOR and 2-inputs NAND GATE DESIGN

# CSE 436/536 DIGITAL INTEGRATED CIRCUITS ASSIGNMENT 2 REPORT

STUDENT Şeyda Nur DEMİR 12 10 44 042

LECTURER Alp Arslan BAYRAKÇI

**TEACHING ASSISTANT** 

KOCAELİ, 2020

# 1.DESCRIPTION

The assignment consists of 3 parts.

In this assignment you will design a 2-input NAND gate using Magic Layout Tool and will prove that it Works as a NAND gate using Spice simulator.

For that purpose use the best form of plot in your spice tutorial and record the resultant plot in your report.

The report should contain your magic layout, your extracted Spice circuit and the resultant plot proving the functionality of a NAND gate.

Include your magic file, spice circuit and plot image in the zip file and submit that file to Teams submission page.

#### 1.MAGIC LAYOUT

... you will design a 2-input NAND gate using Magic Layout Tool ...

### **2.NGSPICE SIMULATOR**

... will prove that it Works as a NAND gate using Spice simulator ...

#### **3.PLOT SCREENSHOT**

... include plot image ...

# 2.RULES

Name your zip file as:

StudentName\_StudentSurname\_StudentId\_Assignment2.zip Be careful in naming conventions. Otherwise you lose 10 points. And no cheating.

#### **An Important Requirement to Work On My Assignment:**

#### You need these files to work on my assignment :

- SCN5M\_DEEP.12.TSMC.tech27 (25 micron technology file)
- tsmc\_cmos025 (library)

#### **Execution Steps:**

```
> cd File
> magic -T SCN5M_DEEP.12.TSMC.tech27
> Open > Open File ... (nand2_seyda.mag)
> cd File
> ngspice
> source nand2_seyda.spice
> run
> plot v(VinA) v(VinB) v(Vout)
> exit
```

# **3.SUBMISSION**

# 3.1.Files

Name your zip file as StudentName\_StudentSurname\_StudentId\_Assignment2.zip.

# 3.2. Deadline

Submit your project <u>due to 06.11.2020 47:00 23:59.</u>

# 3.3.Grading

You will be graded over 100 points.

### 4.WHAT DID I DO?

#### 1.MAGIC LAYOUT (nand2\_seyda.mag)

I followed transistor level schematics, I drew NAND gate's inner structure before.

Then I studied truth table, making stick diagram, rules and conventions.

I followed all rules to design my gate.

#### 2.NGSPICE SIMULATOR (nand2\_seyda.spice)

I drew my gate on Magic Layout, extract it, and exttospice it.

Then I run it on ngspice simulator.

- source nand2\_seyda.spice
- rur
- plot v(VinA) v(VinB) v(Vout)

#### 3.PLOT IMAGE (plot.png)

I gave values to test my design in code, extract my circuit, and plot my graphic.

- plot v(VinA)
- plot v(VinB)
- plot v(Vout)
- plot v(VinA) v(VinB) v(Vout)



# **Screenshots from my assignment:**

## Part1 (nand2\_seyda.mag)



#### Part2 (nand2\_seyda.spice)

#### Source nand2\_seyda.spice



#### run



plot v(VinA)

plot v(VinB)

plot v(Vout)

plot v(VinA) v(VinB) v(Vout)



#### exit



### Part3 (plot.png)



# Magic Layout (nand2\_seyda.mag):





# **nMOS Transistor Structure:**



VinA . VinB are series on nMos

# pMOS Transistor Structure:



VinA + VinB are **parallel** on pMos

# VinA:







# Vout:



# VDD:



# GND:



#### Spice Simulator (nand2\_seyda.spice):

#### created from Magic Layout

```
1 * SPICE3 file created from nand2_seyda.ext - technology: scmos
 3 .option scale=0.12u
 5 M1000 Vout VinA VDD w_n32_n23# pmos w=8 l=2
 6 + ad=64 pd=32 as=112 ps=72
 7 M1001 VDD VinB Vout w_n32_n23# pmos w=8 l=2
 8 + ad=0 pd=0 as=0 ps=0
 9 M1002 a_n22_n40# VinA GND Gnd nmos w=4 l=2
10 + ad=32 pd=24 as=40 ps=36
11 M1003 Vout VinB a_n22_n40# Gnd nmos w=4 l=2
12 + ad=24 pd=20 as=0 ps=0
13 C0 w n32 n23# Vout 1.9fF
14 C1 VinB Vout 0.2fF
15 C2 w_n32_n23# VDD 5.5fF
16 C3 w n32 n23# VinA 2.6fF
17 C4 w_n32_n23# VinB 2.6fF
18 C5 Vout Gnd 3.2fF
19 C6 VinB Gnd 5.6fF
20 C7 VinA Gnd 5.6fF
21 C8 VDD Gnd 3.6fF
added by me
23 *-
      .....
24
25 VCC Vdd 0 DC=2.5
26
27 VinA VinA 0 PWL( 0 0 3.9N 0 4N 2.5 7.9N 2.5 28 VinB VinB 0 PWL( 0 0 3.9N 2.5 4N 0 7.9N 2.5
                                                               8N 2.5 )
8N 2.5 )
30 .TRAN 0.1N 20.2N
31 .DC VINa 0 2.6 0.1
32
33 .OPTIONS TEMP=25 reltol = 1e-6
34
35 .include tsmc cmos025
36
37 . END
38
```

| VinA |     | VinB |     | Wanted Vout |     |
|------|-----|------|-----|-------------|-----|
| 0    | 0   | 0    | 0   | 1           | 2.5 |
| 0    | 0   | 1    | 2.5 | 1           | 2.5 |
| 1    | 2.5 | 0    | 0   | 1           | 2.5 |
| 1    | 2.5 | 1    | 2.5 | 0           | 0   |

# **END OF THE REPORT**

UPDATED: Nov 6, 2020 Friday 10:30 PM

STUDENT Şeyda Nur DEMİR 12 10 44 042

LECTURER Alp Arslan BAYRAKÇI

**TEACHING ASSISTANT** 

KOCAELİ, 2020