### Seyong Lee

121 Derby Run Drive, Farragut, TN 37934 Phone: 765-532-0877 Email: lees2@ornl.gov

#### Research Interest

Parallel programming and compile-time/runtime performance optimization on emerging hardware architectures including multi-cores and hardware accelerators

Program analysis and optimizing compiler for high-performance computing

Internet computing /Cloud computing and sharing

**Education** 

8/2004 ~ 5/2011 **Purdue University** (West Lafayette, Indiana)

Ph.D. in Electrical and Computer Engineering (GPA 4.0/4.0)

Advisor: Professor Rudolf Eigenmann

8/2002~5/2004 **Purdue University** (West Lafayette, Indiana)

Master of Science in Electrical and Computer Engineering (GPA 3.9/4.0)

Advisor: Professor Rudolf Eigenmann

3/1995~2/1999 Seoul National University (Seoul, South Korea)

Bachelor of Science in Electrical Engineering (honors) (GPA 3.76/4.30 (3.73/4.0))

Advisor: Professor Beom Hee Lee

#### Major Courses Taken

ECE 573 - Compilers and Translator Writing System

ECE 663 - Compiler Code Generation, Optimization, and Parallelization

ECE 563 – Programming Parallel Machines

ECE 565 - Computer Architecture

ECE 666 - Advanced Computer Systems (Parallel Computer Architecture)

ECE 572 – Fault-Tolerant Computer Systems ECE 673 – Distributed Computing System ECE 608 – Computational Models and Methods

ECE 547 - Introduction to Computer Communication Networks

ECE 600 – Random Variables CS 503 – Operating Systems CS 590I – Information Retrieval MA 575 – Graph Theory

MA 518 - Advanced Discrete Mathematics

#### Research Experience

# OpenMP to GPU: Automatic translation and adaptation of OpenMP shared-memory programs onto GPUs.

- Developed the compiler system that translates OpenMP-based shared-memory programs into CUDA-based GPGPU programs and optimizes their performance automatically.
- Created a reference tuning framework, which is able to suggest applicable tuning configurations for a given input OpenMP program, generate CUDA code variants for each tuning configuration, and search the best optimizations for the generated CUDA program automatically.

#### ATune: Compiler-Driven Adaptive Execution

- Created a tuning system, which adaptively optimizes MPI applications in a distributed system.
- This project is parts of a larger effort that aims at creating a global information sharing system, where resources, such as software applications, computer platforms, and information can be shared, discovered, adapted to local needs.

#### iShare: Internet-sharing middleware and collaboration

- Developed domain-specific ranking and content search mechanisms for P2P-based Grid environment.
- Developed resource-availability-prediction mechanism for fine-grained cycle sharing system.

#### MaRCO: MapReduce with Communication Overlap

- Developed efficient communication overlapping mechanisms to increase the performance of Google's MapReduce system.
- Implemented the proposed overlapping mechanism in the Apache Hadoop system.

#### Work Experience

 $5/2011 \sim present$ 

#### Computer Scientist, Future Technology Group, Oak Ridge National Laboratory

- Develop high-level programming models for future, heterogeneous computing systems.

 $9/2009 \sim 12/2009$ 

#### Software Engineer (Intern), NEEScomm, Discovery Park, Purdue University

- Developed a HUBzero-based cloud computing system for NEES (Network for Earthquake Engineering Simulation).
  - Developed web interfaces in the Joomla Content Management System to communicate with Oracle database and NEES data repository.
  - Configured various applications such as Apache HTTP server, Mailman, SVN, Java EE applications running on a Java Application Server (JBoss).

 $1/1999 \sim 7/2002$ 

### Engineer, R&D Center, Xeline Co., Ltd. (<u>www.xeline.com</u>)

#### SAMSUNG & Xeline Powerline Home Automation System building project

Affiliation: Samsung Electronics and Xeline

Term:  $10/2001 \sim 7/2002$ 

- Developed Home Automation System using Xeline's PLC modems.

#### CISCO Systems & Xeline Powerline Network building project (CEAD)

Affiliation: Cisco Systems and Xeline

Term:  $4/2001 \sim 8/2001$ 

- Developed PCI based Powerline Communication (PLC) card using Xeline's PLC modem chipset and AMD Ethernet MAC Controller Chipset (AM79C971).
- Built Powerline communication network with CISCO Headend Router and Customer Premise Equipment using PCI based PLC card.

#### Discrete Multi Tone (DMT) Powerline Communication MODEM Design

Term:  $1/2001 \sim 7/2002$ 

- DMT Modem development using XILINX FPGA (VERTEX, VERTEXE), TI DSP (TMS320C670), specifically designing the Digital Interface part of the modem including MII, MDIO, and DI Controller.

# Multi-channel Quaternary Frequency Shift Keying (QFSK) Powerline Communication MODEM HW Design & Emulation

Term:  $4/2000 \sim 12/2000$ 

- Designed physical layer specification of Multichannel QFSK modem.
- Designed Multi-channel QFSK modem simulator using C++ and MATLAB.
- Designed physical layer of modem chipset using VHDL.
- Performed overall hardware emulation using Xilinx FPGA and Analog Front End board.
- Performed Synthesis/Simulation for ASIC implementation.

#### **Teaching Experience**

### Teaching Assistant of ECE 461 (Software Engineering)

Electrical and Computer Engineering, Purdue University

Term:  $1/2005 \sim 5/2005$ 

- Instructed two lab sessions and held office hours to help students.
- Conducted lab managing jobs such as account managing, CVS and other utility environment setup, and etc.

#### **Publications**

Seyong Lee and Rudolf Eigenmann, OpenMPC: Extended OpenMP Programming and Tuning for GPUs, SC'10: Proceedings of the 2010 ACM/IEEE conference on Supercomputing (Best Student Paper Award), November 2010.

Chirag Dave, Hansang Bae, Seung-Jai Min, **Seyong Lee**, Rudolf Eigenmann, and Samuel Midkiff, Cetus: A source-to-Source Compiler Infrastructure for Multicores, *IEEE Computer Volume 42, Issue 12, pp36-42*, December 2009.

**Seyong Lee,** Seung-Jai Min, and Rudolf Eigenmann, OpenMP to GPGPU: A Compiler Framework for Automatic Translation and Optimization, *Symposium on Principles and Practice of Parallel Programming (PPoPP)*, February 2009.

Hansang Bae, Leonardo Bachega, Chirag Dave, Sang-Ik Lee, **Seyong Lee**, Seung-Jai Min, Rudolf Eigenmann, and Samuel Midkiff, Cetus: A Source-to-Source Compile Infrastructure for Multicore, 14<sup>th</sup> Workshop on Compilers for Parallel Computing (CPC), January 2009.

**Seyong Lee** and Rudolf Eigenmann, Adaptive Runtime Tuning of Parallel Sparse Matrix-Vector Multiplication on Distributed Memory Systems, 22<sup>nd</sup> ACM International Conference on Supercomputing (ICS), June 2008.

Seyong Lee and Rudolf Eigenmann, Adaptive Tuning in a Dynamically Changing Resource Environment, Workshop on National Science Foundation Next Generation Software Program (NSFNGS) held in conjunction with the IEEE International Parallel & Distributed Processing Symposium (IPDPS), April 2008.

**Seyong Lee**, Xiaojuan Ren, and Rudolf Eigenmann, Efficient Content Search in iShare, a P2P based Internet-Sharing System, 2<sup>nd</sup> Workshop on Large-scale, volatile Desktop Grids (PCGrid) held in conjunction with the IEEE International Parallel & Distributed Processing Symposium (IPDPS), April 2008.

Faraz Ahmad, **Seyong Lee**, Mithuna Thottethodi, and T. N. VijayKumar, MapReduce with Communication Overlap (MaRCO), ECE Technical Reports TR-ECE-11-07, Electrical and Computer Engineering, Purdue University, November 2007.

Xiaojuan Ren, **Seyong Lee**, Rudolf Eigenmann, and Saurabh Bagchi, Prediction of Resource Availability in Fine-Grained Cycle Sharing Systems and Empirical Evaluation, *Journal of Grid Computing Volume 5*, Number 2, pp173-195, June 2007.

Xiaojuan Ren, **Seyong Lee**, Rudolf Eigenmann, and Saurabh Bagchi, Resource Failure Prediction in Fine-Grained Cycle Sharing Systems, *The 15<sup>th</sup> IEEE International Symposium on High Performance Distributed Computing (Nominated for Best Paper Award*), June 2006.

Xiaojuan Ren, **Seyong Lee**, Saurabh Bagchi, and Rudolf Eigenmann, Resource Fault Prediction in Fine-Grained Cycle Sharing, *DSN-2005: The International Conference on Dependable Systems and Networks*, Fast Abstracts, June 2005.

#### **Patents**

"Algorithm and Hardware Architecture of Multi-channel FSK Modem for Powerline Communication", Author: Jintae Kim, Jihyoun Kim, Taesang Yoo, and Seyong Lee

#### **Honors and Awards**

#### The Samsung Lee Kun Hee Scholarship Foundation (2004~2008)

Awarded to 50 B.S. students, 25 M.S. students, and 25 PhD. Students in all area with focus on science and engineering area

Full-tuition and living expense for four years

## IT Scholarship of Ministry of Information and Communication Republic of Korea (2002, 2003)

Awarded to 20 M.S. students and 50 PhD. students in IT area through highly competitive selection procedure

## Korea Foundation for Advanced Studies (KFAS) College Student Scholarship (1997, 1998)

Awarded to 20 students in EECS through highly competitive selection procedures

#### Chungbuk Association College Student Scholarhip(1995~1998)

Awarded to top 5 all high school graduates in Chungbuk Province Full-tuition for four years

### Ranked 50th of all applicants at the Korea National College Entrance Exam (1994)

Ranked 50th of all applicants in South Korea (50/757,488)

#### Programming & Tools Experience

- Parallel programming and performance tuning using MPI, OpenMP, and CUDA
- Simulation and Analysis using C++ and MATLAB
- Developed a compiler system for source-to-source transformation and optimizations, which is written in Java.
- Optimized the performance of the Apache Hadoop MapReduce System and Distributed File System (DFS), which are written in Java.
- Programming Experience with C/C++, Java, Fortran, Python, Perl, Tcl, PHP, SQL, and shell-script languages
- Programming experience on various Unix/Linux environments such as RHEL, Debian, Ubuntu, and Solaris.
- Programming experience on RDBMS such as Oracle and MySQL
- Experience on Internet-sharing/Cloud computing middlewares, such as HUBzero and iShare.
- Experience on Content Management Systems (Joomla and Expression Engine) and Rappture Toolkit,
- Experience on Apache HTTP server, Java Application Server (JBoss), and Java EE applications
- Emulation with FPGA using ALTERA MAX+II and Xilinx Foundation
- ASIC Design and Simulation using HDL (VHDL, Verilog) and tool (Synopsis, VerilogXL)