



# The Principle of Computer System

### Hardware/Boftware interface

#### 楼学庆

浙江大学计算机学院

http://10.214.47.99/

Email:hzlou@163.com







# Principles of Computer Systems

### Hardware/Boftware interface

#### 楼学庆

浙江大学计算机学院

http://10.214.47.99/

Email:hzlou@163.com





# 联系方式

- 网站:
  - http://10.214.47.99
- 邮箱:
  - □ hzlou@163.com(不收作业)





#### Textbook









- 《计算机组成与设计》
  - □ 潘雪增、平玲娣
  - □ 浙江大学出版社
  - □ ISBN 7-308-03523-9/TP.25







6

■ 《计算机组成和设计》硬件/软件接口(第2版)

□ 作者: 郑纬民译

□ ISBN: 9787302069010

□ 定价: 76元



8:57:58 浙江大学计算机学院

## Course outline



Name:

## Computer Systems

Students:

Undergraduate stude some others department

□ Score : 4.5

□ Hours/week: 3.5-2

□ Total: 88 hours



# 教学内容研究性



- 没有必然,只有更好
  - □ 尽力寻求、实现各种可能的方法
  - □ 比较、评价各种不同的方法(现行方法的优点、特点)
  - □ 相对完整实现所选择的方法
- 理论与实际相结合
  - □ 理论学习
  - □ 软件模拟 (C语言编程)
  - □ 硬件实验 (FPGA设计)







- 考试: 30%(不低于30分)
  - □ 英文
  - □闭卷
- 平时,五部分14知识点:
  - □ 每个知识点: 5%, 总共70%(雷同〇分)
- 额外:
  - □ 课堂练习(+5%): 每题1分
- QQ: 25534460





- 分组学习制
  - □ 四人一组组长负责
  - □ 定期汇报
  - □ 随时交流
- 按知识点教学,每个知识点:
  - □ 课堂讲解(多媒体)
  - □ 讨论、布置练习
  - □ 演示、讲解
  - □ 相互评价

#### The Course



- Prerequisites
  - C Program Language
  - Digital Logic



Hardware

Software





- 利用一个学期,覆盖《逻辑与计算机设计》、《计算机组成》、《体系结构》与《汇编与接口》等计算机硬件系统系列主要课程。作为非计算机技术方向,学习了解掌握计算机硬件、计算机系统方面知识的主要课程。
  - □ ☆前导课程:《C语言程序设计》
- 强烈建议不是只想玩软件的同学,改选《份贷创组成》!













我有一壶酒 足以慰风尘 计组一堂课 汇编关下人

你我相约混一年, 约吗?





## 课程计划



01

03

误堂实验出堂布置

验收用提交设计大

各大程汇总第 16

用由组里森人提交

1) 运算器、

验需属出逻辑图

- 每学期提供课程计划,
- 确定计算机系统设计的总目标。
- 给出实现的路线图。

#### ZPC 设计路线图之春夏时节

作 01 汉字键盘设计

实验

\*: 春夏《计算机组成》以设计运算器 ALU、CPU 为主。

内容

| ~~ | 376 104 |       | 11        | C-2 1 NC 300 CC 11 |       | HOUSE BE |  |
|----|---------|-------|-----------|--------------------|-------|----------|--|
| 02 | 数据      | 进制,整数 | 作 02      | 移/原/补码算法           | 实 02  | 说计       |  |
| 03 | 表达      | 第水运筹  | 作 03      | 乘除法算法推导            | 实 03  | 0.000000 |  |
| 04 |         | 双字、译点 | 作 04      | 浮点处理               | 实04   |          |  |
| 05 | 指令      | 指令    | 作 05      | 汇编器                | 实 05  |          |  |
| 06 | 系统      | 子程序   | 作 06      | 反汇编                | 实06   |          |  |
| 07 |         | 汇编编程  | 作 07      | 作 07 模板执行          |       | 这其器验收    |  |
| 80 | I/O 系统  | 显示原理  | 作 08 显示模拟 |                    | 展示    |          |  |
| 中  |         |       | Consulta  |                    | 8 4   | -        |  |
| 09 | CPU     | 单时件   | 作 09.     | 模拟器设计              | 实 09  | 单时钟      |  |
| 10 | 设计      | 控制器   | 作10       |                    | 实10   | 设计       |  |
| 11 |         | 多时种设计 | 作11       |                    | 实11   |          |  |
| 12 | 存储器     | 存储器   | 作 12      |                    | 单时钟验收 |          |  |
| 13 |         | 虚拟存储  | 作13       | 虚拟有错               | 实13   | 多附种      |  |
| 14 |         | Cache | 作 14      |                    | 实14   | 设计       |  |
| 15 | I/O 系统  | 教器传送  | 模拟器验收     |                    | 多时钟验收 |          |  |
| 16 | 复习      |       | 结合是示      |                    | 整合展示  |          |  |
|    |         |       |           |                    |       |          |  |



# 系统模块表





(计算机组成) 2015 课程计划

#### ZPC 软硬件模块一览表(增减中)

总体分 3 大块: PC 端软件、MIPS 软件、硬件(基本组件、CPU、外设)。

| 序  | PC 端     | MIPS   |        | 备注     |        |          |
|----|----------|--------|--------|--------|--------|----------|
| 12 |          |        | 基本组件   | CPU    | 外设     | 番在       |
| 01 | ☆补码表示    | 指令执行   | 简单 I/0 | 寄存器组   | 數码管显示  | ☆: 常理论证明 |
| 02 | ☆整数加減    | VCA 模拟 | 多路选择器  | 单时钟    | 计数器    |          |
| 03 | ☆整数乘法    | 图形模式   | 移位寄存器  | 多时钟    | 编码器    |          |
| 04 | ☆整数除法    | 系统调用   | 详码器    | 微程序    | LCD    |          |
| 05 | ☆浮点表示    | BIOS   | 逻辑运算   | 流水线    | 总线     |          |
| 06 | ☆浮点运算    | 中断     | 加法器    | 总线 CPU | 地址译码   |          |
| 07 | 汉字显示     | 磁盘系统   | 先行进位   |        | VCA    |          |
| 08 | 汇编器      | 汇编     | 大小比较   |        | 中断     |          |
| 09 | 反汇编      | 反汇编    | 乘法器    |        | 中断控制器  |          |
| 10 | 程序汇编     | 编辑器    | 阵列乘法   |        | 定时器    |          |
| 11 | MIPS 模拟器 |        | 除法器    |        | 串口     |          |
| 12 | 虚拟机      |        | 存储器    |        | 可编程串口  |          |
| 13 | 虚拟存储     |        | 不对齐读写  |        | 并行输入输出 | 2.7      |
| 14 | 串口通讯     |        | 地址译码   |        | 键盘     | - D      |
| 15 | 虚拟查      |        |        |        | DDM    | 102      |
| 16 |          |        |        |        | 浮点运算   |          |
| 17 |          |        |        |        |        | 4.1      |
| 18 |          |        |        |        |        | -        |
|    |          |        |        |        |        |          |

- 1. 以上组件并不全在春夏实现。
- 2. 硬件组件可分单独与联调两种。应该先单独能够连通、然后考虑接入你的系统。
- 3. 当你把这些组件一个个实现,一个个加入你的系统,你的 PC 就在眼前。





#### ■ 分组学习制: 个人做研究, 小组做产品

- □ 四人一组,加强交流、分工与协作相结合。
  - 个人可以对专题作更广泛深入的研究,
  - 把相对成熟的、认为最佳的提交小组集成。
  - 避免简单重复工作。
- □ 强调产品化的设计思路

#### ■ 教学方法:

- □ 理论与实践相结合
- □ 原理推导与程序模拟相结合
- □ 逻辑设计与硬件实验相结合
- □ 强调系统整体概念
- □ 强调课程衔接







#### ■ 理论:

□ 完成全书知识点学习。(详见大纲)

#### ■ 软件:

- □ 完成各种算法证明,程序模拟;
- □ 编写MIPS汇编、反汇编程序;
- □ 完成一个MIPS模拟器,模拟调试MIPS指令执行。
- □ 编写虚拟磁盘程序;

#### ■ 硬件:

- □ 完成运算器设计,包括整数算术运算、逻辑运算,浮点算术运算;
- □ 完成一个基于FPGA的有限指令CPU;
  - 单时钟、多时钟、微程序
- □ 中断处理、总线结构设计研究。
- □ VGA显示器、键盘的专用设计研究;







- Preface xix
- About the Authors xxxiii
- A Tour of Computer Systems 1
- 1.1 Information Is Bits + Context 3
- 1.2 Programs Are Translated by Other Programs into Different Forms 4
- 1.3 It Pays to Understand How Compilation Systems Work 6
- 1.4 Processors Read and Interpret Instructions Stored in Memory 7
- 1.4.1 Hardware Organization of a System 7
- 1.4.2 Running the hello Program 10
- 1.5 Caches Matter 12
- 1.6 Storage Devices Form a Hierarchy 13



- 1.7 The Operating System Manages the Hardware 14
- 1.7.1 Processes 16
- 1.7.2 Threads 17
- 1.7.3 Virtual Memory 17
- 1.7.4 Files 19
- 1.8 Systems Communicate with Other Systems Using Networks 20
- 1.9 Important Themes 21
- 1.9.1 Concurrency and Parallelism 21
- 1.9.2 The Importance of Abstractions in Computer Systems 24
- 1.10 Summary 25
- Bibliographic Notes 26



# Part I Program Structure and Execution



# Representing and Manipulating Information

- 2.1 Information Storage 33
- 2.1.1 Hexadecimal Notation 34
- 2.1.2 Words 38
- 2.1.3 Data Sizes 38
- 2.1.4 Addressing and Byte Ordering 39
- 2.1.5 Representing Strings 46
- 2.1.6 Representing Code 47
- 2.1.7 Introduction to Boolean Algebra 48
- 2.1.8 Bit-Level Operations in C 51
- 2.1.9 Logical Operations in C 54
- 2.1.10 Shift Operations in C 54





- 2.2 Integer Representations 56
- 2.2.1 Integral Data Types 57
- 2.2.2 Unsigned Encodings 58
- 2.2.3 Two's-Complement Encodings 60
- 2.2.4 Conversions Between Signed and Unsigned 65
- 2.2.5 Signed vs. Unsigned in C 69
- 2.2.6 Expanding the Bit Representation of a Number 71
- 2.2.7 Truncating Numbers 75
- 2.2.8 Advice on Signed vs. Unsigned 76



- 2.3 Integer Arithmetic 79
- 2.3.1 Unsigned Addition 79
- 2.3.2 Two's-Complement Addition 83
- 2.3.3 Two's-Complement Negation 87
- 2.3.4 Unsigned Multiplication 88
- 2.3.5 Two's-Complement Multiplication 89
- 2.3.6 Multiplying by Constants 92
- 2.3.7 Dividing by Powers of Two 95
- 2.3.8 Final Thoughts on Integer Arithmetic 98



- 2.4 Floating Point 99
- 2.4.1 Fractional Binary Numbers 100
- 2.4.2 IEEE Floating-Point Representation 103
- 2.4.3 Example Numbers 105
- 2.4.4 Rounding 110
- 2.4.5 Floating-Point Operations 113
- 2.4.6 Floating Point in C 114
- 2.5 Summary 118
- Bibliographic Notes 119
- Homework Problems 119
- Solutions to Practice Problems 134





- **3**
- Machine-Level Representation of Programs 153
- 3.1 A Historical Perspective 156
- 3.2 Program Encodings 159
- 3.2.1 Machine-Level Code 160
- 3.2.2 Code Examples 162
- 3.2.3 Notes on Formatting 165
- 3.3 Data Formats 167



- 3.4 Accessing Information 168
- 3.4.1 Operand Specifiers 169
- 3.4.2 Data Movement Instructions 171
- 3.4.3 Data Movement Example 174
- 3.5 Arithmetic and Logical Operations 177
- 3.5.1 Load Effective Address 177
- 3.5.2 Unary and Binary Operations 178
- 3.5.3 Shift Operations 179
- 3.5.4 Discussion 180
- 3.5.5 Special Arithmetic Operations 182



- 3.6 Control 185
- 3.6.1 Condition Codes 185
- 3.6.2 Accessing the Condition Codes 187
- 3.6.3 Jump Instructions and Their Encodings 189
- 3.6.4 Translating Conditional Branches 193
- 3.6.5 Loops 197
- 3.6.6 Conditional Move Instructions 206
- 3.6.7 Switch Statements 213
- 3.7 Procedures 219
- 3.7.1 Stack Frame Structure 219
- 3.7.2 Transferring Control 221
- 3.7.3 Register Usage Conventions 223
- 3.7.4 Procedure Example 224
- 3.7.5 Recursive Procedures 229



- 3.8 Array Allocation and Access 232
- 3.8.1 Basic Principles 232
- 3.8.2 Pointer Arithmetic 233
- 3.8.3 Nested Arrays 235
- 3.8.4 Fixed-Size Arrays 237
- 3.8.5 Variable-Size Arrays 238
- 3.9 Heterogeneous Data Structures 241
- 3.9.1 Structures 241
- 3.9.2 Unions 244
- 3.9.3 Data Alignment 248
- 3.10 Putting It Together: Understanding Pointers 252
- 3.11 Life in the Real World: Using the gdb Debugger 254
- 3.12 Out-of-Bounds Memory References and Buffer Overflow 256
- 3.12.1 Thwarting Buffer Overflow Attacks 261





- 3.13 x86-64: Extending IA32 to 64 Bits 267
- 3.13.1 History and Motivation for x86-64 268
- 3.13.2 An Overview of x86-64 270
- 3.13.3 Accessing Information 273
- 3.13.4 Control 279
- 3.13.5 Data Structures 290
- 3.13.6 Concluding Observations about x86-64 291
- 3.14 Machine-Level Representations of Floating-Point Programs 292
- 3.15 Summary 293
- Bibliographic Notes 294
- Homework Problems 294
- Solutions to Practice Problems 308





- 4.1 The Y86 Instruction Set Architecture 336
- 4.1.1 Programmer-Visible State 336
- 4.1.2 Y86 Instructions 337
- 4.1.3 Instruction Encoding 339
- 4.1.4 Y86 Exceptions 344
- 4.1.5 Y86 Programs 345
- 4.1.6 Some Y86 Instruction Details 350
- 4.2 Logic Design and the Hardware Control Language HCL 352
- 4.2.1 Logic Gates 353
- 4.2.2 Combinational Circuits and HCL Boolean Expressions 354
- 4.2.3 Word-Level Combinational Circuits and HCL Integer Expressions 355
- 4.2.4 Set Membership 360
- 4.2.5 Memory and Clocking 361





- 4.3 Sequential Y86 Implementations 364
- 4.3.1 Organizing Processing into Stages 364
- 4.3.2 SEQ Hardware Structure 375
- 4.3.3 SEQ Timing 379
- 4.3.4 SEQ Stage Implementations 383
- 4.4 General Principles of Pipelining 391
- 4.4.1 Computational Pipelines 392
- 4.4.2 A Detailed Look at Pipeline Operation 393
- 4.4.3 Limitations of Pipelining 394
- 4.4.4 Pipelining a System with Feedback 398



- 4.5 Pipelined Y86 Implementations 400
- 4.5.1 SEQ+: Rearranging the Computation Stages 400
- 4.5.2 Inserting Pipeline Registers 401
- 4.5.3 Rearranging and Relabeling Signals 405
- 4.5.4 Next PC Prediction 406
- 4.5.5 Pipeline Hazards 408
- 4.5.6 Avoiding Data Hazards by Stalling 413
- 4.5.7 Avoiding Data Hazards by Forwarding 415
- 4.5.8 Load/Use Data Hazards 418
- 4.5.9 Exception Handling 420
- 4.5.10 PIPE Stage Implementations 423
- 4.5.11 Pipeline Control Logic 431
- 4.5.12 Performance Analysis 444
- 4.5.13 Unfinished Business 446



- **4.6** Summary 449
- 4.6.1 Y86 Simulators 450
- Bibliographic Notes 451
- Homework Problems 451
- Solutions to Practice Problems 457





# Perciparina ancemitations of Optimizing Compilers 476

- 5.2 Expressing Program Performance 480
- 5.3 Program Example 482
- 5.4 Eliminating Loop Inefficiencies 486
- 5.5 Reducing Procedure Calls 490
- 5.6 Eliminating Unneeded Memory References 491
- 5.7 Understanding Modern Processors 496
- 5.7.1 Overall Operation 497
- 5.7.2 Functional Unit Performance 500
- 5.7.3 An Abstract Model of Processor Operation 502



- 5.8 Loop Unrolling 509
- 5.9 Enhancing Parallelism 513
- 5.9.1 Multiple Accumulators 514
- 5.9.2 Reassociation Transformation 518
- 5.10 Summary of Results for Optimizing Combining Code 524
- 5.11 Some Limiting Factors 525
- 5.11.1 Register Spilling 525
- 5.11.2 Branch Prediction and Misprediction Penalties 526
- 5.12 Understanding Memory Performance 531
- 5.12.1 Load Performance 531
- 5.12.2 Store Performance 532



- 5.13 Life in the Real World: Performance Improvement Techniques 539
- 5.14 Identifying and Eliminating Performance Bottlenecks 540
- 5.14.1 Program Profiling 540
- 5.14.2 Using a Profiler to Guide Optimization 542
- 5.14.3 Amdahl's Law 545
- 5.15 Summary 547
- Bibliographic Notes 548
- Homework Problems 549
- Solutions to Practice Problems 552





- 6.1 Storage Technologies 561
- 6.1.1 Random-Access Memory 561
- 6.1.2 Disk Storage 570
- 6.1.3 Solid State Disks 581
- 6.1.4 Storage Technology Trends 583
- 6.2 Locality 586
- 6.2.1 Locality of References to Program Data 587
- 6.2.2 Locality of Instruction Fetches 588
- 6.2.3 Summary of Locality 589





- 6.3 The Memory Hierarchy 591
- 6.3.1 Caching in the Memory Hierarchy 592
- 6.3.2 Summary of Memory Hierarchy Concepts 595
- 6.4 Cache Memories 596
- 6.4.1 Generic Cache Memory Organization 597
- 6.4.2 Direct-Mapped Caches 599
- 6.4.3 Set Associative Caches 606
- 6.4.4 Fully Associative Caches 608
- 6.4.5 Issues with Writes 611
- 6.4.6 Anatomy of a Real Cache Hierarchy 612
- 6.4.7 Performance Impact of Cache Parameters 614



- 6.5 Writing Cache-friendly Code 615
- 6.6 Putting It Together: The Impact of Caches on Program Performance 620
- 6.6.1 The Memory Mountain 621
- 6.6.2 Rearranging Loops to Increase Spatial Locality 625
- 6.6.3 Exploiting Locality in Your Programs 629
- 6.7 Summary 629
- Bibliographic Notes 630
- Homework Problems 631
- Solutions to Practice Problems 642





Part II Running Programs on a System

### Linking



- 7.1 Compiler Drivers 655
- 7.2 Static Linking 657
- 7.3 Object Files 657
- 7.4 Relocatable Object Files 658
- 7.5 Symbols and Symbol Tables 660
- 7.6 Symbol Resolution 663
- 7.6.1 How Linkers Resolve Multiply Defined Global Symbols 664
- 7.6.2 Linking with Static Libraries 667
- 7.6.3 How Linkers Use Static Libraries to Resolve References 670
- 7.7 Relocation 672
- 7.7.1 Relocation Entries 672
- 7.7.2 Relocating Symbol References 673





- 7.8 Executable Object Files 678
- 7.9 Loading Executable Object Files 679
- 7.10 Dynamic Linking with Shared Libraries 681
- 7.11 Loading and Linking Shared Libraries from Applications 683
- 7.12 Position-Independent Code (PIC) 687
- 7.13 Tools for Manipulating Object Files 690
- 7.14 Summary 691
- Bibliographic Notes 691
- Homework Problems 692
- Solutions to Practice Problems 698

# Exceptional Control Flow



- 8.1 Exceptions 703
- 8.1.1 Exception Handling 704
- 8.1.2 Classes of Exceptions 706
- 8.1.3 Exceptions in Linux/IA32 Systems 708
- 8.2 Processes 712
- 8.2.1 Logical Control Flow 712
- 8.2.2 Concurrent Flows 713
- 8.2.3 Private Address Space 714
- 8.2.4 User and Kernel Modes 714
- 8.2.5 Context Switches 716
- 8.3 System Call Error Handling 717



- 8.4 Process Control 718
- 8.4.1 Obtaining Process IDs 719
- 8.4.2 Creating and Terminating Processes 719
- 8.4.3 Reaping Child Processes 723
- 8.4.4 Putting Processes to Sleep 729
- 8.4.5 Loading and Running Programs 730
- 8.4.6 Using fork and execve to Run Programs 733



- 8.5 Signals 736
- 8.5.1 Signal Terminology 738
- 8.5.2 Sending Signals 739
- 8.5.3 Receiving Signals 742
- 8.5.4 Signal Handling Issues 745
- 8.5.5 Portable Signal Handling 752
- 8.5.6 Explicitly Blocking and Unblocking Signals 753
- 8.5.7 Synchronizing Flows to Avoid Nasty Concurrency Bugs 755
- 8.6 Nonlocal Jumps 759
- 8.7 Tools for Manipulating Processes 762
- 8.8 Summary 763
- Bibliographic Notes 763
- Homework Problems 764
- Solutions to Practice Problems 771







- 9.1 Physical and Virtual Addressing 777
- 9.2 Address Spaces 778
- 9.3 VM as a Tool for Caching 779
- 9.3.1 DRAM Cache Organization 780
- 9.3.2 Page Tables 780
- 9.3.3 Page Hits 782
- 9.3.4 Page Faults 782
- 9.3.5 Allocating Pages 783
- 9.3.6 Locality to the Rescue Again 784



- 9.4 VM as a Tool for Memory Management 785
- 9.5 VM as a Tool for Memory Protection 786
- 9.6 Address Translation 787
- 9.6.1 Integrating Caches and VM 791
- 9.6.2 Speeding up Address Translation with a TLB 791
- 9.6.3 Multi-Level Page Tables 792
- 9.6.4 Putting It Together: End-to-end Address Translation 794



- 9.7 Case Study: The Intel Core i7/Linux Memory System 799
- 9.7.1 Core i7 Address Translation 800
- 9.7.2 Linux Virtual Memory System 803
- 9.8 Memory Mapping 807
- 9.8.1 Shared Objects Revisited 807
- 9.8.2 The fork Function Revisited 809
- 9.8.3 The execve Function Revisited 810
- 9.8.4 User-level Memory Mapping with the mmap Function 810



- 9.9 Dynamic Memory Allocation 812
- 9.9.1 The malloc and free Functions 814
- 9.9.2 Why Dynamic Memory Allocation? 816
- 9.9.3 Allocator Requirements and Goals 817
- 9.9.4 Fragmentation 819
- 9.9.5 Implementation Issues 820
- 9.9.6 Implicit Free Lists 820
- 9.9.7 Placing Allocated Blocks 822
- 9.9.8 Splitting Free Blocks 823



- 9.9.9 Getting Additional Heap Memory 823
- 9.9.10 Coalescing Free Blocks 824
- 9.9.11 Coalescing with Boundary Tags 824
- 9.9.12 Putting It Together: Implementing a Simple Allocator 827
- 9.9.13 Explicit Free Lists 835
- 9.9.14 Segregated Free Lists 836
- 9.10 Garbage Collection 838
- 9.10.1 Garbage Collector Basics 839
- 9.10.2 Mark&Sweep Garbage Collectors 840
- 9.10.3 Conservative Mark&Sweep for C Programs 842





- 9.11 Common Memory-Related Bugs in C Programs 843
- 9.11.1 Dereferencing Bad Pointers 843
- 9.11.2 Reading Uninitialized Memory 843
- 9.11.3 Allowing Stack Buffer Overflows 844
- 9.11.4 Assuming that Pointers and the Objects They Point to Are the Same Size 844
- 9.11.5 Making Off-by-One Errors 845
- 9.11.6 Referencing a Pointer Instead of the Object It Points to 845
- 9.11.7 Misunderstanding Pointer Arithmetic 846
- 9.11.8 Referencing Nonexistent Variables 846
- 9.11.9 Referencing Data in Free Heap Blocks 847
- 9.11.10 Introducing Memory Leaks 847



- 9.12 Summary 848
- Bibliographic Notes 848
- Homework Problems 849
- Solutions to Practice Problems 853



Part III Interaction and Communication Between Programs



#### System-Level I/O



- 10.1 Unix I/O 862
- 10.2 Opening and Closing Files 863
- 10.3 Reading and Writing Files 865
- 10.4 Robust Reading and Writing with the Rio Package 867
- 10.4.1 Rio Unbuffered Input and Output Functions 867
- 10.4.2 Rio Buffered Input Functions 868



- 10.5 Reading File Metadata 873
- 10.6 Sharing Files 875
- 10.7 I/O Redirection 877
- 10.8 Standard I/O 879
- 10.9 Putting It Together: Which I/O Functions Should I Use? 880
- 10.10 Summary 881
- Bibliographic Notes 882
- Homework Problems 882
- Solutions to Practice Problems 883





- 11.1 The Client-Server Programming Model 886
- 11.2 Networks 887
- 11.3 The Global IP Internet 891
- 11.3.1 IP Addresses 893
- 11.3.2 Internet Domain Names 895
- 11.3.3 Internet Connections 899



- 11.4 The Sockets Interface 900
- 11.4.1 Socket Address Structures 901
- 11.4.2 The socket Function 902
- 11.4.3 The connect Function 903
- 11.4.4 The open clientfd Function 903
- 11.4.5 The bind Function 904
- 11.4.6 The listen Function 905
- 11.4.7 The open listenfd Function 905
- 11.4.8 The accept Function 907
- 11.4.9 Example Echo Client and Server 908



- 11.5 Web Servers 911
- 11.5.1 Web Basics 911
- 11.5.2 Web Content 912
- 11.5.3 HTTP Transactions 914
- 11.5.4 Serving Dynamic Content 916
- 11.6 Putting It Together: The TinyWeb Server 919
- 11.7 Summary 927
- Bibliographic Notes 928
- Homework Problems 928
- Solutions to Practice Problems 929





- 12.1 Concurrent Programming with Processes 935
- 12.1.1 A Concurrent Server Based on Processes 936
- 12.1.2 Pros and Cons of Processes 937
- 12.2 Concurrent Programming with I/O Multiplexing 939
- 12.2.1 A Concurrent Event-Driven Server Based on I/O Multiplexing 942
- 12.2.2 Pros and Cons of I/O Multiplexing 946
- 12.3 Concurrent Programming with Threads 947
- 12.3.1 Thread Execution Model 948
- 12.3.2 Posix Threads 948
- 12.3.3 Creating Threads 950
- 12.3.4 Terminating Threads 950
- 12.3.5 Reaping Terminated Threads 951
- 12.3.6 Detaching Threads 951
- 12.3.7 Initializing Threads 952
- 12.3.8 A Concurrent Server Based on Threads 952



- 12.4 Shared Variables in Threaded Programs 954
- 12.4.1 Threads Memory Model 955
- 12.4.2 Mapping Variables to Memory 956
- 12.4.3 Shared Variables 956
- 12.5 Synchronizing Threads with Semaphores 957
- 12.5.1 Progress Graphs 960
- 12.5.2 Semaphores 963
- 12.5.3 Using Semaphores for Mutual Exclusion 964
- 12.5.4 Using Semaphores to Schedule Shared Resources 966
- 12.5.5 Putting It Together: A Concurrent Server Based on Prethreading 970



- 12.6 Using Threads for Parallelism 974
- 12.7 Other Concurrency Issues 979
- 12.7.1 Thread Safety 979
- 12.7.2 Reentrancy 980
- 12.7.3 Using Existing Library Functions in Threaded Pro
- 12.7.4 Races 983
- 12.7.5 Deadlocks 985
- 12.8 Summary 988
- Bibliographic Notes 989
- Homework Problems 989
- Solutions to Practice Problems 994



- **A**
- Error Handling 999
- A.1 Error Handling in Unix Systems 1000
- A.2 Error-Handling Wrappers 1001
- References 1005
- Index 1011





65

| 周  | 章节    | 知识点    | 分 | 实验方式 |                |  |
|----|-------|--------|---|------|----------------|--|
| 1  | 概论    |        |   |      | 汉字键盘设计,熟悉C语言编程 |  |
| 2  |       | 数据表示加减 | 5 | 程序模拟 | 用移码表示整数,实现加减运算 |  |
| 3  | 数据表达  | 乘除     | 5 |      | 补码乘除法设计模拟      |  |
| 4  |       | 浮点数    | 5 |      | 浮点处理或汉字        |  |
| 5  |       | 汇编     | 5 |      | MIPS汇编到机器码     |  |
| 6  | 汇编语言  | 反汇编    | 5 |      | 机器码到MIPS汇编     |  |
| 7  |       | 模拟CPU  | 5 |      | MIPS CPU模拟     |  |
| 8  |       | 单个组件   | 5 | 硬件实验 | 交硬件实验报告        |  |
| 9  | CPU设计 | 单时钟    | 5 |      | 交硬件实验报告        |  |
| 10 |       | 多时钟    | 5 |      | 交硬件实验报告        |  |
| 11 |       | 存储器    | 5 | 平时   | (期中考试)         |  |
| 12 | 存储系统  | Cache  | 5 |      | (平时机动)         |  |
| 13 |       | 虚拟存储   | 5 | 程序模拟 | 程序模拟虚拟存储       |  |
| 14 | 山区公   | I/O    | 5 |      | 显示模拟           |  |
| 15 | I/O系统 | 综合     | 5 |      | 综合演示           |  |
| 16 | 复习    |        |   |      |                |  |

### 实验设计



- 软件实验:
  - □ MIPS汇编
  - □ MIPS模拟器
- 硬件实验:
  - □ 运算器
  - □ 单时钟
  - □ 多时钟(组合逻辑与微程序)
- 小实验:每周作业,课堂实验
  - □ 软件: 算法模拟
  - □ 硬件: 部件实验



## 实验考核



大设计与课堂实验相结合。

□ 每次实验灵活布置与设计有关的小学 验,

□ 大设计由小组自行安排时间。

■ 个人分工与小"生产"。

■ 验收清单



Spartan-3:





■ 刻写光盘可便于后续课程

#### 春夏学期终极提交

·: 平时注意积累资料,期末按 组 统一刻盘。

| 号  | 材质     | 名称       | 时间   | 说明              | 备注     | 묵  |
|----|--------|----------|------|-----------------|--------|----|
| 01 | Arr.   | 运算器使用手册  | 第06周 | 设计彩色封面 (宣传册页可选) |        | 01 |
| 02 | 纸<br>质 | CPU 使用手册 | 第14周 | 设计彩色封面          |        | 02 |
| 03 | 処      | CPU 宣传册页 | 第14周 | 单页彩色 à 4 双面     |        | 03 |
| 04 | 光      | 运算器      | 第06周 | a. 实验报告         | 全组汇总,每 | 04 |
| 05 | 盘      | 单时钟      | 第11周 | B. 所有代码         | 人负责一个。 | 05 |
| 06 | 组      | 多时钟      | 第14周 | C. 使用手册         |        | 06 |
| 07 | 目<br>录 | 虚拟机      | 第14周 | D, 演示 PPT       |        | 07 |
|    | 录      |          |      | E. 英它(如视频)      |        |    |
| 08 |        | 基本资料     | 第14周 | à. 个人介绍         |        | 08 |
|    |        |          |      | B. 周记           |        |    |
|    | 光      |          |      | C. 照片           |        |    |
|    | 盘      |          |      | D. 作业           |        |    |
| 09 | 个人     | 课堂实验     | 第14周 | 个人课堂实验代码        |        | 09 |
| 10 | 目      | 运算器      | 第06周 | à. 个人部分所有代码     |        | 10 |
| 11 | 录      | 单时钟      | 第11周 | B. 个人部分实验报告     | 00.00  | 11 |
| 12 |        | 多时钟      | 第14周 |                 | MES    | 12 |
| 13 |        | 虚拟机      | 第14周 |                 | भारत   | 13 |
| 14 |        |          |      |                 | COO    | 14 |





















### 三、ZPC之MIPS指令集



- 目录
- 一、前言
- 二、寄存器
- § 2.1 通用寄存器
- §2.2 协处理器0
- § 2.3 其它寄存器
- 三、指令系统
- §3.1 指令类型
- §3.1.1 R类型指令
- §3.1.2 I类型指令
- §3.1.3 J类型指令
- §3.1.4 C类型指令
- § 3.2指令格式
- § 3.2.1数据传送指令
- §3.2.2算术运算指令
- §3.2.3逻辑运算指令
- §3.2.4移位指令
- §3.2.5转移指令
- §3.2.6协处理器指令
- § 3.2.7系统功能调用



ZPC 之 MIPS 汇编语言规范

#### ZPC 之 MIPS 指令集

版本 0.8 浙江大学计算机学院 2015.07.15.Q.

#### 目录



2/34



| 四、伪指令               | 22 |
|---------------------|----|
| 五、格式指令              | 26 |
| 六、表达式               | 29 |
| 七、例程                | 30 |
| 八、总结                | 32 |
| 九、参考                | 32 |
| 十、附录                | 33 |
| 附录一: ZB2014统一字符编码标准 |    |



ZPC 之 MIPS 汇编语言规范

#### ZPC 之 MIPS 指令集

版本 0.8 浙江大学计算机学院 2015.07.15.Q.

#### 目录



2/34



浙江大学计算机学院





- 课程资料
- 参考资料下载
- 作业提交、批改

## 作业实例1: 大汉键盘



#### 创意来源:

□ 围棋、田字格、笔画

#### ■ 输入方法:

- □ 1.根据需要输入的汉字结构在 田字格中摆放棋子。
- □ 2.每摆放一次则屏幕响应位置 出现该笔画。
- 3.笔画组合到一定程度后,出现符合要求的待选汉字。
- □ 4.选择你需要的汉字。

#### ■ 实现条件:

- □ 传感棋盘、
- □ 识别软件、
- □ 汉字字库







浙江大学计异机子阮

## 作业实例2: ISE





## 作业实例3:模拟器



| MIPS模拟器                                                                                                                                                                                                                                                                                                                                   |                                         |                                                                                                                                                                  | _ = X                                                                                            |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|
| MIPS<br>addi \$t0,\$t0,3<br>addi \$t6,\$zero,1<br>addi \$s0,\$s0,4<br>add \$t1,\$t0,\$t6<br>sub \$t2,\$zero,\$t1<br>or \$t3,\$t0,\$s0<br>ori \$t4,\$t0,12<br>nor \$t5,\$t0,\$t1<br>and \$s1,\$t0,\$t1<br>slt \$s2,\$t0,\$t1<br>addi \$s4,\$t4,\$t1<br>slt \$s2,\$t0,\$t1<br>addi \$s4,\$s4,65<br>sw \$s4,5116(\$s3)<br>lw \$s5,5116(\$s3) | 机器码    00100001000010000000000000000011 | 寄存器  \$zero: 0 \$s0: 4  \$at: 0 \$s1: 0  \$v0: 0 \$s2: 1  \$v1: 0 \$s3: 0  \$a0: 0 \$s4: 65  \$a1: 0 \$s5: 65  \$a2: 0 \$s6: 0  \$a3: 0 \$s7: 0  \$t0: 3 \$t8: 0 | 1279 A 1311 1343 1375 1407 1439 1471 1503 1535 1567 1599 1631 1663 1695 1727 1759 1791 1823 1855 |
| —————————————————————————————————————                                                                                                                                                                                                                                                                                                     | 退出                                      | \$t0:                                                                                                                                                            | 1887<br>1919<br>1951<br>1983<br>2015<br>显示器                                                      |

## 作业实例4:模拟器





76

#### Course



- Introduction
- → Chapter 1 & 4

Arithmetic

- 🖊 🗲 Chapter 3 💠
- MIPS assembly languag Chapter 2
- CPU design

→ Chapter 5

Memory Hierarchy

- → Chapter 7
- I/OInterface & Peripherals → Chapter 8













**79** 

| 周  | 章节    | 知识点    | 分 | 实验方式  |                 |
|----|-------|--------|---|-------|-----------------|
| 1  | 概论    |        |   |       | 熟悉C语言编程         |
| 2  |       | 数据表示加减 | 5 | 程序模拟  | 选择一种表示方式,实行加减运算 |
| 3  | 数据表达  | 乘除     | 5 |       | 乘除法设计模拟         |
| 4  |       | 浮点数    | 5 |       | 浮点处理或汉字         |
| 5  |       | 汇编     | 5 |       | MIPS汇编到机器码      |
| 6  | 汇编语言  | 反汇编    | 5 |       | 机器码到MIPS汇编      |
| 7  |       | 模拟CPU  | 5 |       | MIPS CPU模拟      |
| 8  |       | 单个组件   | 5 | 硬件实验  | 交硬件实验报告         |
| 9  | CPU设计 | 单时钟    | 5 |       | 交硬件实验报告         |
| 10 |       | 多时钟    | 5 |       | 交硬件实验报告         |
| 11 |       | 存储器    | 5 |       | (期中考试)          |
| 12 | 存储系统  | Cache  | 5 |       | (平时机动)          |
| 13 |       | 虚拟存储   | 5 | 程序模拟  | 程序模拟虚拟存储        |
| 14 | I/O系统 | I/O    | 5 | 硬件实验  | 显示模拟            |
| 15 | 1/0尔纽 | 综合     | 5 | 软件/硬件 | 综合演示            |
| 16 | 复习    |        |   |       |                 |

# Computer Organization & Design

第01章: Introduction

#### 楼学庆

http://10.214.47.99/

Email:hzlou@163.com















- Today's computers are built on 2 key principles:
  - □ ①Instruction are represented as numbers.
  - ②Programs can be stored in memory to be read or written just like numbers.





- First generation
  - □ 1950-1959, vacuum tubes, commercial electronic computer
- Second generation
  - □ 1960-1968, transistors, cheaper computers
- Third generation
  - □ 1969-1977, integrated circuit, minicomputer
- Fourth generation
  - □ 1978-1997, LSI and VLSI, PCs and workstations
- Fifth generation
  - □ 1998-?, micromation and hugeness







- 1. Simplicity favors regularity
- 2. Smaller is faster
- 3. Good design demands good compromises
- 4. Make the common case fast





#### Part 1:

## Hardware



#### Five Parts



- Control (CU)
- Datapath (EU)
- Memory
- Input
  RAM
- Output









- § 1.1 Below Your Program
- § 1.2 Under the Covers
- § 1.3 CPU Performance and Its Factors
- § 1.4 Evaluating Performance

#### Close-up of PC motherboard





#### Must a Programmer Care About Hardware

- Memory management: if we understand how/where data is placed, we can help ensure that relevant data is nearby
- Thread management: if we understand how threads interact, we can write smarter multi-threaded programs
  - → Why do we care about multi-threaded programs?



## Computer Organization







## Control Process Unit >

## CPU

- □ Control (CU)
- □ Datapath (EU)
- Specialties
  - Main Frequency
    - IBM-PC: 4.77MHz
    - Now: 3.8 GHz
  - Machine Word
    - IBM-PC: 8086/8088: 16bits
    - Now: 32bits







#### CPU Instruction Set

- □ CISC: Complex Instruction Set Computer
- □ RISC: Reduced Instruction Set Computer

#### Performance

- □ CPI: Clock Cycles per Instruction
- MIPS: Millions Instructions per Second
- MFLOPS: millions of floating-point operations
  per second



浙江大学计算机学院







50% improvement every year!!

What contributes to this improvement?

© 2003 Eleavier Science (USA). All rights reserved.



浙江大学计算机学院

#### Modern Trends



- Historical contributions to performance:
  - Better processes (faster devices) ~20%
  - □ Better circuits/pipelines ~15%
  - Better organization/architecture ~15%
- In the future, bullet-2 will help little and bullet-3 will not help much for a single core!

|             | Pentium | P-Pro | P-II | P-III | P-4  | Itanium | Montecito |
|-------------|---------|-------|------|-------|------|---------|-----------|
| Year        | 1993    | 95    | 97   | 99    | 2000 | 2002    | 2005      |
| Transistors | 3.1M    | 5.5M  | 7.5M | 9.5M  | 42M  | 300M    | 1720M     |
| Clock       | 60M     | 200M  | 300M | 500M  | 750M | 800M    | 1800M     |

Moore's Law in action







## What Does This Mean to a Programmer?

- In the past, a new chip directly meant 50% higher performance for a program
- Today, one can expect only a 20% improvement, unless...
   the program can be broken up into multiple threads
- Expect #threads to emerge as a major metric for software quality





浙江大学计算机学院





#### Major concerns:

- The performance problem (especially scientific workloads)
- The power dissipation problem (especially embedded processors)
- The temperature problem
- The reliability problem



浙江大学计算机学院

#### The HW/SW Interface



Application software

Systems software (OS, compiler)

Hardware





- Input/output devices
- Secondary storage: non-volatile, slower, cheaper
- Primary storage: volatile, faster, costlier
- CPU/processor



## Growth of capacity per DRAM chip over time





## Wafers and Dies





© 2003 Eleavier Science (USA). All rights received.



浙江大学计算机学院



## The semiconductor silicon and the chip manufacturing process



## Inside the processor chip



### Manufacturing Process



- Silicon wafers undergo many processing steps so that different parts of the wafer behave as insulators, conductors, and transistors (switches)
- Multiple metal layers on the silicon enable connections between transistors
- The wafer is chopped into many dies the size of the die determines yield and cost

### **Processor Technology Trends**



- Shrinking of transistor sizes: 250nm (1997) →
   130nm (2002) → 70nm (2008) → 35nm (2014)
- Transistor density increases by 35% per year and die size increases by 10-20% per year... functionality improvements!
- Transistor speed improves linearly with size (complex equation involving voltages, resistances, capacitances)
- Wire delays do not scale down at the same rate as transistor delays





- RAM: volatile, faster, costlier
  □ IBM-PC: 640KB
  □ Now: 16GB or ...
   Disk: non-volatile, slower, cheaper
  □ IBM-PC:
   Hard-disk: 10MB, Tape → 1TB+128GB
   Floppy-disk: 5¼″(360KB~1.2MB), 3½″(1.4MB)
  - □ Now:
    - Hard-disk: ...
    - Flash-disk: 1 GB
    - Flash

## Memory and I/O Technology Trends



- DRAM density increases by 40-60% per year, latency has reduced by 33% in 10 years (the memory wall!), bandwidth improves twice as fast as latency decreases
- Disk density improves by 100% every year, latency improvement similar to DRAM
- Networks: primary focus on bandwidth; 10Mb → 100Mb in 10 years; 100Mb → 1Gb in 5 years

## Input & Output



- Input
  - Keyboard
  - Mouse
  - □ Scanner, ...
- Output
  - Display
  - □ Printer, ...



- Input & Outp
  - □ Disk, ...

## The diversity of I/O



devices

| Device           | Behavior        | Partner | Data rate (KB/sec) |
|------------------|-----------------|---------|--------------------|
| Keyboard         | input           | human   | 0.01               |
| Mouse            | input           | human   | 0.02               |
| Voice input      | input           | human   | 0.02               |
| Scanner          | input           | human   | 400.00             |
| Voice output     | output          | human   | 0.60               |
| Line printer     | output          | human   | 1.00               |
| Laser printer    | output          | human   | 200.00             |
| Graphics display | output          | human   | 60,000.00          |
| Modem            | input or output | machine | 2.00-8.00          |
| Network/LAN      | input or output | machine | 500.00-6000.00     |
| Floppy disk      | storage         | machine | 100.00             |
| Optical disk     | storage         | machine | 1000.00            |
| Magnetic tape    | storage         | machine | 2000.00            |
| Magnetic disk    | storage         | machine | 2000.00-10,000.00  |



### Part 2:

Software





# An example of the decomposability of computer systems





## The HW/SW Interface



Application software

Systems software (OS, compiler)

Hardware



```
High-level
language
program
(in C)
```

The process of compiling and assembling

Assembly language program (for MIPS)



```
swap:
    muli $2, $5,4
    add $2, $4,$2
    lw $15, 0($2)
    lw $16, 4($2)
    sw $16, 0($2)
    sw $15, 4($2)
    jr $31
```



Binary machine language program (for MIPS) 

## 程序执行







### Java

```
public class Fruit
  public static void main(String args[])
    // Declare and initialize three variables
    int numOranges = 5;
                                          // Count of oranges
    int numApples = 10;
                                          // Count of apples
    int numFruit = 0;
                                           // Count of fruit
    numFruit = numOranges + numApples;  // Calculate the total fruit
    // Display the result
    System.out.println("A totally fruity program");
    System.out.println("Total fruit is " + (numFruit +22));
```

# Start a C program in a fine on disk to run 1

- □ C program → assembly language program
- Assembling
  - □ Assembly language program → machine language module
- Linking
  - Object modules (including library routine) > executable program
  - □ 6 pieces of the object file for Unix systems:
    - object file header
    - text segment
    - data segment
    - relocation information
    - symbol table
    - debugging information
  - □ Place code and data modules symbolically in memory
  - □ Determine the addresses of data and instruction labels
  - Patch both the internal and external references



# Start a C program in a field on disk to run 2

- Determine size of text and data segments
- □ Create an address space large enough
- Copy instructions and data from executable file to memory
- Copy parameters (if any) to the main program onto the stack
- Initialize registers and set \$sp to the first free location
- □ Jump to a start-up routine



## A translation hierarchy





## MIPS memory allocation for program and data











- 考试: 70%(不低于40分)
  - □ 英文
  - □闭卷
- 平时: 30%
  - □ 作业
  - □期中
  - □ 点名
- 额外:
  - □ 课堂练习(+5%): 每题1分