## LSM6DS3H



# iNEMO inertial module: always-on 3D accelerometer and 3D gyroscope

Datasheet - production data



#### **Features**

- Power consumption: 0.85 mA in combo normal mode and 1.1 mA in combo high-performance mode up to 1.6 kHz.
- "Always-on" experience with low power consumption for both accelerometer and gyroscope
- Interface flexibility: selectable SPI (3/4-wire) or I<sup>2</sup>C with the main processor
- Auxiliary SPI (3-wire) to support OIS applications
- · EIS/OIS support
- Accelerometer ODR up to 6.66 kHz
- Gyroscope ODR up to 3.33 kHz
- Smart FIFO
- ±2/±4/±8/±16 g full scale
- ±125/±245/±500/±1000/±2000 dps full scale
- Analog supply voltage: 1.71 V to 3.6 V
- Independent IOs supply (1.62 V)
- Compact footprint, 2.5 mm x 3 mm x 0.83 mm
- SPI/I<sup>2</sup>C serial interface data synchronization feature
- Embedded temperature sensor
- ECOPACK<sup>®</sup>, RoHS and "Green" compliant

### **Applications**

- EIS and OIS for camera applications
- Collecting sensor data
- · Motion tracking and gesture detection
- · Pedometer, step detector and step counter
- · Significant motion and tilt functions
- Indoor navigation
- IoT and connected devices
- Vibration monitoring and compensation

#### **Description**

The LSM6DS3H is a system-in-package featuring a 3D digital accelerometer and a 3D digital gyroscope performing at 1.1 mA (up to 1.6 kHz ODR) in high-performance mode and enabling always-on low-power features for an optimal motion experience for the consumer

The LSM6DS3H supports main OS requirements, offering real, virtual and batch sensors with 4 kbyte FIFO + flexible 4 kbyte (FIFO or programmable) for dynamic data batching.

The LSM6DS3H gyroscope supports both OIS/EIS applications. The device can be connected to the camera module through a dedicated auxiliary SPI (Mode 3) while flexibility for the primary interface is available (I<sup>2</sup>C/SPI).

ST's family of MEMS sensor modules leverages the robust and mature manufacturing processes already used for the production of micromachined accelerometers and gyroscopes.

The various sensing elements are manufactured using specialized micromachining processes, while the IC interfaces are developed using CMOS technology that allows the design of a dedicated circuit which is trimmed to better match the characteristics of the sensing element.

The LSM6DS3H has a full-scale acceleration range of  $\pm 2/\pm 4/\pm 8/\pm 16$  g and an angular rate range of  $\pm 125/\pm 245/\pm 500/\pm 1000/\pm 2000$  dps.

High robustness to mechanical shock makes the LSM6DS3H the preferred choice of system designers for the creation and manufacturing of reliable products.

The LSM6DS3H is available in a plastic land grid array (LGA) package.

Table 1. Device summary

| Part number | Temp.<br>range [°C] | Package                        | Packing        |
|-------------|---------------------|--------------------------------|----------------|
| LSM6DS3H    | -40 to +85          | LGA-14L<br>(2.5 x 3 x 0.83 mm) | Tray           |
| LSM6DS3HTR  | -40 to +85          |                                | Tape &<br>Reel |

Contents LSM6DS3H

## **Contents**

| 1 | Ove   | view                                                |
|---|-------|-----------------------------------------------------|
| 2 | Emb   | edded low-power features16                          |
|   | 2.1   | Tilt detection                                      |
| 3 | Pin o | description17                                       |
|   | 3.1   | Pin connections                                     |
| 4 | Mod   | ule specifications                                  |
|   | 4.1   | Mechanical characteristics                          |
|   | 4.2   | Electrical characteristics                          |
|   | 4.3   | Temperature sensor characteristics                  |
|   | 4.4   | Communication interface characteristics             |
|   |       | 4.4.1 SPI - serial peripheral interface             |
|   |       | 4.4.2 I <sup>2</sup> C - inter-IC control interface |
|   | 4.5   | Absolute maximum ratings                            |
|   | 4.6   | Terminology                                         |
|   |       | 4.6.1 Sensitivity                                   |
|   |       | 4.6.2 Zero-g and zero-rate level                    |
| 5 | Fund  | ctionality                                          |
|   | 5.1   | Operating modes                                     |
|   | 5.2   | Gyroscope power modes                               |
|   | 5.3   | Accelerometer power modes                           |
|   | 5.4   | Interface flexibility with auxiliary SPI            |
|   | 5.5   | FIFO 31                                             |
|   |       | 5.5.1 Bypass mode                                   |
|   |       | 5.5.2 FIFO mode                                     |
|   |       | 5.5.3 Continuous mode                               |
|   |       | 5.5.4 Continuous-to-FIFO mode                       |
|   |       | 5.5.5 Bypass-to-Continuous mode                     |
|   |       | 5.5.6 FIFO reading procedure                        |
|   |       | 5.5.7 Filter block diagrams                         |



| 6 | Digit | al interfaces                             | 35   |
|---|-------|-------------------------------------------|------|
|   | 6.1   | I <sup>2</sup> C serial interface         | . 35 |
|   |       | 6.1.1 I <sup>2</sup> C operation          | . 36 |
|   | 6.2   | SPI bus interface                         | . 37 |
|   |       | 6.2.1 SPI read                            | . 38 |
|   |       | 6.2.2 SPI write                           |      |
|   |       | 6.2.3 SPI read in 3-wire mode             | . 40 |
| 7 | Appli | ication hints                             | 41   |
|   | 7.1   | LSM6DS3H electrical connections in Mode 1 | 41   |
|   | 7.2   | LSM6DS3H electrical connections in Mode 2 | 42   |
|   | 7.3   | LSM6DS3H electrical connections in Mode 3 | 43   |
| 8 | Regi  | ster mapping                              | 44   |
| 9 | Regi  | ster description                          | 48   |
|   | 9.1   | FUNC_CFG_ACCESS (01h)                     | 48   |
|   | 9.2   | SENSOR_SYNC_TIME_FRAME (04h)              | 48   |
|   | 9.3   | FIFO_CTRL1 (06h)                          | . 48 |
|   | 9.4   | FIFO_CTRL2 (07h)                          | 49   |
|   | 9.5   | FIFO_CTRL3 (08h)                          | 49   |
|   | 9.6   | FIFO_CTRL4 (09h)                          | . 50 |
|   | 9.7   | FIFO_CTRL5 (0Ah)                          | . 51 |
|   | 9.8   | ORIENT_CFG_G (0Bh)                        | . 52 |
|   | 9.9   | INT1_CTRL (0Dh)                           | . 53 |
|   | 9.10  | INT2_CTRL (0Eh)                           | . 54 |
|   | 9.11  | WHO_AM_I (0Fh)                            | . 54 |
|   | 9.12  | CTRL1_XL (10h)                            | . 54 |
|   | 9.13  | CTRL2_G (11h)                             | . 56 |
|   | 9.14  | CTRL3_C (12h)                             | . 57 |
|   | 9.15  | CTRL4_C (13h)                             | . 58 |
|   | 9.16  | CTRL5_C (14h)                             | . 58 |
|   | 9.17  | CTRL6_C (15h)                             | 60   |
|   | 9.18  | CTRL7_G (16h)                             | 60   |
|   |       |                                           |      |

Contents LSM6DS3H

| 9.19 | CTRL8_XL (17h)                   | 61 |
|------|----------------------------------|----|
| 9.20 | CTRL9_XL (18h)                   | 62 |
| 9.21 | CTRL10_C (19h)                   | 62 |
| 9.22 | MASTER_CONFIG (1Ah)              | 63 |
| 9.23 | WAKE_UP_SRC (1Bh)                | 63 |
| 9.24 | TAP_SRC (1Ch)                    | 64 |
| 9.25 | D6D_SRC (1Dh)                    | 65 |
| 9.26 | STATUS_REG/STATUS_SPIAux (1Eh)   | 66 |
| 9.27 | OUT_TEMP_L (20h), OUT_TEMP (21h) | 66 |
| 9.28 | OUTX_L_G (22h)                   | 67 |
| 9.29 | OUTX_H_G (23h)                   | 67 |
| 9.30 | OUTY_L_G (24h)                   | 67 |
| 9.31 | OUTY_H_G (25h)                   | 68 |
| 9.32 | OUTZ_L_G (26h)                   | 68 |
| 9.33 | OUTZ_H_G (27h)                   | 69 |
| 9.34 | OUTX_L_XL (28h)                  | 69 |
| 9.35 | OUTX_H_XL (29h)                  | 69 |
| 9.36 | OUTY_L_XL (2Ah)                  | 70 |
| 9.37 | OUTY_H_XL (2Bh)                  | 70 |
| 9.38 | OUTZ_L_XL (2Ch)                  | 70 |
| 9.39 | OUTZ_H_XL (2Dh)                  | 70 |
| 9.40 | SENSORHUB1_REG (2Eh)             | 71 |
| 9.41 | SENSORHUB2_REG (2Fh)             | 71 |
| 9.42 | SENSORHUB3_REG (30h)             | 71 |
| 9.43 | SENSORHUB4_REG (31h)             | 71 |
| 9.44 | SENSORHUB5_REG (32h)             |    |
| 9.45 | SENSORHUB6_REG (33h)             |    |
| 9.46 | SENSORHUB7_REG (34h)             |    |
| 9.47 | SENSORHUB8_REG(35h)              |    |
| 9.48 | SENSORHUB9_REG (36h)             | 73 |
| 9.49 | SENSORHUB10_REG (37h)            | 73 |
| 9.50 | SENSORHUB11_REG (38h)            | 73 |
| 9.51 | SENSORHUB12 REG(39h)             | 73 |

| 9.52 | FIFO_STATUS1 (3Ah)     | 74 |
|------|------------------------|----|
| 9.53 | FIFO_STATUS2 (3Bh)     | 74 |
| 9.54 | FIFO_STATUS3 (3Ch)     | 75 |
| 9.55 | FIFO_STATUS4 (3Dh)     | 75 |
| 9.56 | FIFO_DATA_OUT_L (3Eh)  | 75 |
| 9.57 | FIFO_DATA_OUT_H (3Fh)  | 76 |
| 9.58 | TIMESTAMP0_REG (40h)   | 76 |
| 9.59 | TIMESTAMP1_REG (41h)   | 76 |
| 9.60 | TIMESTAMP2_REG (42h)   | 76 |
| 9.61 | STEP_TIMESTAMP_L (49h) | 77 |
| 9.62 | STEP_TIMESTAMP_H (4Ah) | 77 |
| 9.63 | STEP_COUNTER_L (4Bh)   | 77 |
| 9.64 | STEP_COUNTER_H (4Ch)   | 77 |
| 9.65 | SENSORHUB13_REG (4Dh)  | 78 |
| 9.66 | SENSORHUB14_REG (4Eh)  | 78 |
| 9.67 | SENSORHUB15_REG (4Fh)  | 78 |
| 9.68 | SENSORHUB16_REG (50h)  | 78 |
| 9.69 | SENSORHUB17_REG (51h)  | 79 |
| 9.70 | SENSORHUB18_REG (52h)  | 79 |
| 9.71 | FUNC_SRC (53h)         | 79 |
| 9.72 | TAP_CFG (58h)          | 80 |
| 9.73 | TAP_THS_6D (59h)       | 80 |
| 9.74 | INT_DUR2 (5Ah)         | 81 |
| 9.75 | WAKE_UP_THS (5Bh)      | 82 |
| 9.76 | WAKE_UP_DUR (5Ch)      | 82 |
| 9.77 | FREE_FALL (5Dh)        | 83 |
| 9.78 | MD1_CFG (5Eh)          | 83 |
| 9.79 | MD2_CFG (5Fh)          | 84 |
| 9.80 | OUT_MAG_RAW_X_L (66h)  | 85 |
| 9.81 | OUT_MAG_RAW_X_H (67h)  | 85 |
| 9.82 | OUT_MAG_RAW_Y_L (68h)  | 85 |
| 9.83 | OUT_MAG_RAW_Y_H (69h)  | 85 |
| 9.84 | OUT_MAG_RAW_Z_L (6Ah)  | 86 |

Contents LSM6DS3H

|    | 9.85   | OUT_MAG_RAW_Z_H (6Bh)                | 86 |
|----|--------|--------------------------------------|----|
|    | 9.86   | CTRL_SPIAux (70h)                    | 86 |
| 10 | Embo   | dded functions register mapping      | 27 |
| 10 | LIIIDE | uded fullctions register mapping     | 01 |
| 11 | Embe   | dded functions registers description | 89 |
|    | 11.1   | SLV0_ADD (02h)                       | 89 |
|    | 11.2   | SLV0_SUBADD (03h)                    | 89 |
|    | 11.3   | SLAVE0_CONFIG (04h)                  | 89 |
|    | 11.4   | SLV1_ADD (05h)                       | 90 |
|    | 11.5   | SLV1_SUBADD (06h)                    | 90 |
|    | 11.6   | SLAVE1_CONFIG (07h)                  | 91 |
|    | 11.7   | SLV2_ADD (08h)                       | 91 |
|    | 11.8   | SLV2_SUBADD (09h)                    | 91 |
|    | 11.9   | SLAVE2_CONFIG (0Ah)                  | 92 |
|    | 11.10  | SLV3_ADD (0Bh)                       | 92 |
|    | 11.11  | SLV3_SUBADD (0Ch)                    | 92 |
|    | 11.12  | SLAVE3_CONFIG (0Dh)                  | 93 |
|    | 11.13  | DATAWRITE_SRC_MODE_SUB_SLV0 (0Eh)    | 93 |
|    | 11.14  | PEDO_THS_REG (0Fh)                   | 94 |
|    | 11.15  | SM_THS (13h)                         | 94 |
|    | 11.16  | PEDO_DEB_REG (14h)                   | 94 |
|    | 11.17  | STEP_COUNT_DELTA (15h)               | 95 |
|    | 11.18  | MAG_SI_XX (24h)                      | 95 |
|    | 11.19  | MAG_SI_XY (25h)                      | 95 |
|    | 11.20  | MAG_SI_XZ (26h)                      | 95 |
|    | 11.21  | MAG_SI_YX (27h)                      | 96 |
|    | 11.22  | MAG_SI_YY (28h)                      | 96 |
|    | 11.23  | MAG_SI_YZ (29h)                      | 96 |
|    | 11.24  | MAG_SI_ZX (2Ah)                      | 96 |
|    | 11.25  | MAG_SI_ZY (2Bh)                      | 97 |
|    | 11.26  | MAG_SI_ZZ (2Ch)                      | 97 |
|    | 11.27  | MAG_OFFX_L (2Dh)                     | 97 |
|    | 11.28  | MAG_OFFX_H (2Eh)                     | 97 |

| LSM6DS3H | Contents |
|----------|----------|
| L9M6D93H | Contents |

|    | 11.29 MAG_OFFY_L (2Fh)          |
|----|---------------------------------|
|    | 11.30 MAG_OFFY_H (30h) 98       |
|    | 11.31 MAG_OFFZ_L (31h) 98       |
|    | 11.32 MAG_OFFZ_H (32h)          |
| 12 | Soldering information           |
| 13 | Package information             |
|    | 13.1 LGA-14 package information |
|    | 13.2 LGA-14 packing information |
| 14 | Revision history                |

List of tables LSM6DS3H

## List of tables

| Table 1.  | Device summary                                                                | . 1 |
|-----------|-------------------------------------------------------------------------------|-----|
| Table 2.  | Pin description                                                               | 19  |
| Table 3.  | Mechanical characteristics                                                    | 20  |
| Table 4.  | Electrical characteristics                                                    | 23  |
| Table 5.  | Temperature sensor characteristics                                            | 24  |
| Table 6.  | SPI slave timing values                                                       | 25  |
| Table 7.  | I <sup>2</sup> C slave timing values                                          | 26  |
| Table 8.  | Absolute maximum ratings                                                      | 27  |
| Table 9.  | Serial interface pin description                                              | 35  |
| Table 10. | I <sup>2</sup> C terminology                                                  | 35  |
| Table 11. | SAD+Read/Write patterns                                                       | 36  |
| Table 12. | Transfer when master is writing one byte to slave                             | 36  |
| Table 13. | Transfer when master is writing multiple bytes to slave                       |     |
| Table 14. | Transfer when master is receiving (reading) one byte of data from slave       |     |
| Table 15. | Transfer when master is receiving (reading) multiple bytes of data from slave |     |
| Table 16. | Registers address map                                                         |     |
| Table 17. | FUNC CFG ACCESS register                                                      | 48  |
| Table 18. | FUNC_CFG_ACCESS register description                                          | 48  |
| Table 19. | SENSOR_SYNC_TIME_FRAME register                                               |     |
| Table 20. | ISENSOR_SYNC_TIME_FRAME register description                                  |     |
| Table 21. | FIFO_CTRL1 register                                                           |     |
| Table 22. | FIFO CTRL1 register description                                               |     |
| Table 23. | FIFO_CTRL2 register                                                           |     |
| Table 24. | FIFO_CTRL2 register description                                               |     |
| Table 25. | FIFO_CTRL3 register                                                           |     |
| Table 26. | FIFO_CTRL3 register description                                               |     |
| Table 27. | Gyro FIFO decimation setting                                                  |     |
| Table 28. | Accelerometer FIFO decimation setting                                         |     |
| Table 29. | FIFO_CTRL4 register                                                           |     |
| Table 30. | FIFO_CTRL4 register description                                               |     |
| Table 31. | Fourth FIFO data set decimation setting                                       |     |
| Table 32. | Third FIFO data set decimation setting                                        |     |
| Table 33. | FIFO_CTRL5 register                                                           |     |
| Table 34. | FIFO_CTRL5 register description                                               |     |
| Table 35. | FIFO ODR selection                                                            |     |
| Table 36. | FIFO mode selection.                                                          |     |
| Table 37. | ORIENT_CFG_G register                                                         |     |
| Table 38. | ORIENT_CFG_G register description.                                            |     |
| Table 39. | Settings for orientation of axes                                              |     |
| Table 40. | INT1_CTRL register                                                            |     |
| Table 41. | INT1_CTRL register description                                                |     |
| Table 42. | INT2_CTRL register                                                            |     |
| Table 43. | INT2_CTRL register description                                                | 54  |
| Table 44. | WHO_AM_I register                                                             |     |
| Table 45. | CTRL1_XL register                                                             |     |
| Table 46. | CTRL1 XL register description                                                 |     |
| Table 47. | Accelerometer ODR register setting                                            |     |
| Table 48  |                                                                               | 55  |



LSM6DS3H List of tables

| Table 10   | CTDL 2. C register                                                      | E^ |
|------------|-------------------------------------------------------------------------|----|
| Table 49.  | CTRL2_G register.                                                       |    |
| Table 50.  | CTRL2_G register description                                            |    |
| Table 51.  | Gyroscope ODR configuration setting                                     |    |
| Table 52.  | CTRL3_C register                                                        |    |
| Table 53.  | CTRL3_C register description                                            |    |
| Table 54.  | CTRL4_C register                                                        |    |
| Table 55.  | CTRL4_C register description                                            |    |
| Table 56.  | CTRL5_C register                                                        |    |
| Table 57.  | CTRL5_C register description                                            |    |
| Table 58.  | Output registers rounding pattern                                       |    |
| Table 59.  | Angular rate sensor self-test mode selection                            |    |
| Table 60.  | Linear acceleration sensor self-test mode selection                     |    |
| Table 61.  | CTRL6_C register                                                        |    |
| Table 62.  | CTRL6_C register description                                            |    |
| Table 63.  | CTRL7_G register                                                        |    |
| Table 64.  | CTRL7_G register description                                            |    |
| Table 65.  | Gyroscope high-pass filter mode configuration                           |    |
| Table 66.  | CTRL8_XL register                                                       | 61 |
| Table 67.  | CTRL8_XL register description                                           |    |
| Table 68.  | Accelerometer slope and high-pass filter selection and cutoff frequency |    |
| Table 69.  | Accelerometer LPF2 cutoff frequency                                     |    |
| Table 70.  | CTRL9_XL register                                                       |    |
| Table 71.  | CTRL9_XL register description                                           |    |
| Table 72.  | CTRL10_C register                                                       |    |
| Table 73.  | CTRL10_C register description                                           |    |
| Table 74.  | MASTER_CONFIG register                                                  |    |
| Table 75.  | MASTER_CONFIG register description                                      |    |
| Table 76.  | WAKE_UP_SRC register                                                    |    |
| Table 77.  | WAKE_UP_SRC register description                                        |    |
| Table 78.  | TAP_SRC register                                                        |    |
| Table 79.  | TAP_SRC register description                                            |    |
| Table 80.  | D6D_SRC register                                                        |    |
| Table 81.  | D6D_SRC register description                                            |    |
| Table 82.  | STATUS_REG register                                                     | 66 |
| Table 83.  | STATUS_REG register description                                         | 66 |
| Table 84.  | STATUS_SPIAux register                                                  |    |
| Table 85.  | STATUS_SPIAux description                                               |    |
| Table 86.  | OUT_TEMP_L register                                                     | 66 |
| Table 87.  | OUT_TEMP_H register                                                     |    |
| Table 88.  | OUT_TEMP register description                                           | 66 |
| Table 89.  | OUTX_L_G register                                                       | 67 |
| Table 90.  | OUTX_L_G register description                                           |    |
| Table 91.  | OUTX_H_G register                                                       | 67 |
| Table 92.  | OUTX_H_G register description                                           | 67 |
| Table 93.  | OUTY_L_G register                                                       |    |
| Table 94.  | OUTY_L_G register description                                           | 68 |
| Table 95.  | OUTY_H_G register                                                       |    |
| Table 96.  | OUTY_H_G register description                                           |    |
| Table 97.  | OUTZ_L_G register                                                       |    |
| Table 98.  | OUTZ_L_G register description                                           |    |
| Table 99.  | OUTZ_H_G register                                                       |    |
| Table 100. | OUTZ_H_G register description                                           | 69 |
|            |                                                                         |    |



List of tables LSM6DS3H

| Table 101.               | OUTX_L_XL register                        |    |
|--------------------------|-------------------------------------------|----|
| Table 102.               | OUTX_L_XL register description            |    |
| Table 103.               | OUTX_H_XL register                        |    |
| Table 104.               | OUTX_H_XL register description            |    |
| Table 105.               | OUTY_L_XL register                        |    |
| Table 106.               | OUTY_L_XL register description            |    |
| Table 107.               | OUTY_H_G register                         |    |
| Table 108.               | OUTY_H_G register description             |    |
| Table 109.               | OUTZ_L_XL register                        |    |
| Table 110.<br>Table 111. | OUTZ_L_XL register description            |    |
| Table 111.               | OUTZ_H_XL register description            |    |
| Table 112.               | SENSORHUB1_REG register                   |    |
| Table 114.               | SENSORHUB1_REG register description       | 71 |
| Table 114.               | SENSORHUB2_REG register                   | 71 |
| Table 116.               | SENSORHUB2_REG register description       | 71 |
| Table 117.               | SENSORHUB3_REG register                   | 71 |
| Table 118.               | SENSORHUB3_REG register description       | 71 |
| Table 119.               | SENSORHUB4_REG register                   | 71 |
| Table 120.               | SENSORHUB4_REG register description       | 71 |
| Table 121.               | SENSORHUB5 REG register                   |    |
| Table 122.               | SENSORHUB5_REG register description       | 72 |
| Table 123.               | SENSORHUB6_REG register                   | 72 |
| Table 124.               | SENSORHUB6_REG register description       | 72 |
| Table 125.               | SENSORHUB7_REG register                   |    |
| Table 126.               | SENSORHUB7_REG register description       | 72 |
| Table 127.               | SENSORHUB8_REG register                   |    |
| Table 128.               | SENSORHUB8_REG register description       | 72 |
| Table 129.               | SENSORHUB9 REG register                   | 73 |
| Table 130.               | SENSORHUB9_REG register description       | 73 |
| Table 131.               | SENSORHUB10_REG register                  | 73 |
| Table 132.               | SENSORHUB10_REG register description      | 73 |
| Table 133.               | SENSORHUB11_REG register                  |    |
| Table 134.               | SENSORHUB11_REG register description      |    |
| Table 135.               | SENSORHUB12_REG register                  |    |
| Table 136.               | SENSORHUB12_REG register description      |    |
| Table 137.               | FIFO_STATUS1 register                     |    |
| Table 138.               | FIFO_STATUS1 register description         |    |
| Table 139.               | FIFO_STATUS2 register                     |    |
| Table 140.               | FIFO_STATUS2 register description         |    |
| Table 141.               | FIFO_STATUS3 register                     |    |
| Table 142.               | FIFO_STATUS3 register description         |    |
| Table 143.               | FIFO_STATUS4 register                     |    |
| Table 144.               | FIFO_STATUS4 register description         |    |
| Table 145.               | FIFO_DATA_OUT_L register                  |    |
| Table 146.               | FIFO_DATA_OUT_L register description      |    |
| Table 147.               | FIFO_DATA_OUT_H register                  |    |
| Table 148.<br>Table 149. | FIFO_DATA_OUT_H register description      |    |
| Table 149.               | TIMESTAMP0_REG register                   |    |
| Table 150.               | TIMESTAMP1_REG register                   |    |
| Table 151.               | TIMESTAMP1_REG register description       |    |
| I able 104.              | THIVILG TAIVIE 1_NEG TEGISTEL DESCRIPTION | 10 |

LSM6DS3H List of tables

| Table 153. | TIMESTAMP2_REG register               | 76 |
|------------|---------------------------------------|----|
| Table 154. | TIMESTAMP2_REG register description   | 76 |
| Table 155. | STEP_TIMESTAMP_L register             | 77 |
| Table 156. | STEP_TIMESTAMP_L register description | 77 |
| Table 157. | STEP_TIMESTAMP_H register             | 77 |
| Table 158. | STEP_TIMESTAMP_H register description | 77 |
| Table 159. | STEP_COUNTER_L register               | 77 |
| Table 160. | STEP_COUNTER_L register description   | 77 |
| Table 161. | STEP_COUNTER_H register               | 77 |
| Table 162. | STEP_COUNTER_H register description   | 77 |
| Table 163. | SENSORHUB13_REG register              | 78 |
| Table 164. | SENSORHUB13_REG register description  | 78 |
| Table 165. | SENSORHUB14_REG register              | 78 |
| Table 166. | SENSORHUB14_REG register description  | 78 |
| Table 167. | SENSORHUB15_REG register              | 78 |
| Table 168. | SENSORHUB15_REG register description  |    |
| Table 169. | SENSORHUB16_REG register              |    |
| Table 170. | SENSORHUB16_REG register description  |    |
| Table 171. | SENSORHUB17_REG register              |    |
| Table 172. | SENSORHUB17_REG register description  |    |
| Table 173. | SENSORHUB18_REG register              |    |
| Table 174. | SENSORHUB18_REG register description  |    |
| Table 175. | FUNC_SRC register                     |    |
| Table 176. | FUNC_SRC register description         |    |
| Table 177. | TAP_CFG register                      |    |
| Table 178. | TAP_CFG register description          |    |
| Table 179. | TAP_THS_6D register                   |    |
| Table 181. | Threshold for D4D/D6D function        |    |
| Table 180. | TAP_THS_6D register description       | 81 |
| Table 182. | INT_DUR2 register                     |    |
| Table 183. | INT_DUR2 register description         | 81 |
| Table 184. | WAKE_UP_THS register                  | 82 |
| Table 185. | WAKE_UP_THS register description      |    |
| Table 186. | WAKE_UP_DUR register                  |    |
| Table 187. | WAKE_UP_DUR register description      | 82 |
| Table 188. | FREE_FALL register                    |    |
| Table 189. | FREE_FALL register description        | 83 |
| Table 190. | Threshold for free-fall function      | 83 |
| Table 191. | MD1_CFG register                      | 83 |
| Table 192. | MD1_CFG register description          | 83 |
| Table 193. | MD2_CFG register                      | 84 |
| Table 194. | MD2_CFG register description          | 84 |
| Table 195. | OUT_MAG_RAW_X_L register              | 85 |
| Table 196. | OUT_MAG_RAW_X_L register description  | 85 |
| Table 197. | OUT_MAG_RAW_X_H register              |    |
| Table 198. | OUT_MAG_RAW_X_H register description  | 85 |
| Table 199. | OUT_MAG_RAW_Y_L register              | 85 |
| Table 200. | OUT_MAG_RAW_Y_L register description  | 85 |
| Table 201. | OUT_MAG_RAW_Y_H register              |    |
| Table 202. | OUT_MAG_RAW_Y_H register description  |    |
| Table 203. | OUT_MAG_RAW_Z_L register              |    |
| Table 204. | OUT_MAG_RAW_Z_L register description  | 86 |
|            |                                       |    |



List of tables LSM6DS3H

| Table 205. | OUT_MAG_RAW_Z_H register                         | 86 |
|------------|--------------------------------------------------|----|
| Table 206. | OUT_MAG_RAW_Z_H register description             | 86 |
| Table 207. | CTRL_SPIAux register                             | 86 |
| Table 208. | CTRL_SPIAux register description                 | 86 |
| Table 209. | Registers address map - embedded functions       |    |
| Table 210. | SLV0_ADD register                                | 89 |
| Table 211. | SLV0_ADD register description                    | 89 |
| Table 212. | SLV0_SUBADD register                             | 89 |
| Table 213. | SLV0_SUBADD register description                 |    |
| Table 214. | SLAVE0_CONFIG register                           | 89 |
| Table 215. | SLAVE0_CONFIG register description               | 90 |
| Table 216. | SLV1_ADD register                                | 90 |
| Table 217. | SLV1_ADD register description                    |    |
| Table 218. | SLV1_SUBADD register                             |    |
| Table 219. | SLV1_SUBADD register description                 |    |
| Table 220. | SLAVE1_CONFIG register                           |    |
| Table 221. | SLAVE1_CONFIG register description               |    |
| Table 222. | SLV2_ADD register                                | 91 |
| Table 223. | SLV2_ADD register description                    | 91 |
| Table 224. | SLV2_SUBADD register                             |    |
| Table 225. | SLV2_SUBADD register description                 | 91 |
| Table 226. | SLAVE2_CONFIG register                           | 92 |
| Table 227. | SLAVE2_CONFIG register description               | 92 |
| Table 228. | SLV3_ADD register                                | 92 |
| Table 229. | SLV3_ADD register description                    | 92 |
| Table 230. | SLV3_SUBADD register                             | 92 |
| Table 231. | SLV3_SUBADD register description                 | 92 |
| Table 232. | SLAVE3_CONFIG register                           |    |
| Table 233. | SLAVE3_CONFIG register description               |    |
| Table 234. | DATAWRITE_SRC_MODE_SUB_SLV0 register             |    |
| Table 235. | DATAWRITE_SRC_MODE_SUB_SLV0 register description | 93 |
| Table 236. | PEDO_THS_REG register                            |    |
| Table 237. | PEDO_THS_REG register description                |    |
| Table 238. | SM_THS register                                  |    |
| Table 239. | SM_THS register description                      |    |
| Table 240. | PEDO_DEB_REG register                            |    |
| Table 241. | PEDO_DEB_REG register description                |    |
| Table 242. | STEP_COUNT_DELTA register                        |    |
| Table 243. | STEP_COUNT_DELTA register description            |    |
| Table 244. | MAG_SI_XX register                               | 95 |
| Table 245. | MAG_SI_XX register description                   |    |
| Table 246. | MAG_SI_XY register                               | 95 |
| Table 247. | MAG_SI_XY register description                   |    |
| Table 248. | MAG_SI_XZ register                               | 95 |
| Table 249. | MAG_SI_XZ register description                   |    |
| Table 250. | MAG_SI_YX register                               |    |
| Table 251. | MAG_SI_YX register description                   |    |
| Table 252. | MAG_SI_YY register                               |    |
| Table 253. | MAG_SI_YY register description                   |    |
| Table 254. | MAG_SI_YZ register                               |    |
| Table 255. | MAG_SI_YZ register description                   |    |
| Table 256. | MAG_SI_ZX register                               | 96 |



LSM6DS3H List of tables

| Table 257. | MAG_SI_ZX register description                     | . 96 |
|------------|----------------------------------------------------|------|
| Table 258. | MAG_SI_ZY register                                 |      |
| Table 259. | MAG_SI_ZY register description                     | . 97 |
| Table 260. | MAG_SI_ZZ register                                 | . 97 |
| Table 261. | MAG_SI_ZZ register description                     | . 97 |
| Table 262. | MAG_OFFX_L register                                | . 97 |
| Table 263. | MAG_OFFX_L register description                    | . 97 |
| Table 264. | MAG_OFFX_H register                                | . 97 |
| Table 265. | MAG_OFFX_L register description                    | . 97 |
| Table 266. | MAG_OFFY_L register                                | . 98 |
| Table 267. | MAG_OFFY_L register description                    | . 98 |
| Table 268. | MAG_OFFY_H register                                | . 98 |
| Table 269. | MAG_OFFY_L register description                    | . 98 |
| Table 270. | MAG_OFFZ_L register                                | . 98 |
| Table 271. | MAG_OFFZ_L register description                    | . 98 |
| Table 272. | MAG_OFFZ_H register                                | . 98 |
| Table 273. | MAG_OFFX_L register description                    | . 98 |
| Table 274. | Reel dimensions for carrier tape of LGA-14 package | 102  |
| Table 275  | Document revision history                          | 103  |

List of figures LSM6DS3H

## List of figures

| Figure 1.  | Pin connections                                           | 17  |
|------------|-----------------------------------------------------------|-----|
| Figure 2.  | LSM6DS3H connection modes                                 | 18  |
| Figure 3.  | SPI slave timing diagram                                  | 25  |
| Figure 4.  | I <sup>2</sup> C slave timing diagram                     | 26  |
| Figure 5.  | Mode 3 interface configuration (OIS applications)         | 30  |
| Figure 6.  | Accelerometer chain                                       | 33  |
| Figure 7.  | Accelerometer composite filter                            | 34  |
| Figure 8.  | Gyroscope chain                                           | 34  |
| Figure 9.  | Read and write protocol                                   | 37  |
| Figure 10. | SPI read protocol                                         | 38  |
| Figure 11. | Multiple byte SPI read protocol (2-byte example)          | 39  |
| Figure 12. | SPI write protocol                                        |     |
| Figure 13. | Multiple byte SPI write protocol (2-byte example)         |     |
| Figure 14. | SPI read protocol in 3-wire mode                          | 40  |
| Figure 15. | LSM6DS3H electrical connections in Mode 1                 | 41  |
| Figure 16. | LSM6DS3H electrical connections in Mode 2                 | 42  |
| Figure 17. | LSM6DS3H electrical connections in Mode 3                 |     |
|            | (SPI 4-wire primary interface configuration)              | 43  |
| Figure 18. | LGA-14 2.5x3x0.86 14L package outline and mechanical data | 100 |
| Figure 19. | Carrier tape information for LGA-14 package               | 101 |
| Figure 20. | LGA-14 package orientation in carrier tape                | 101 |
| Figure 21  | Reel information for carrier tape of LGA-14 package       | 102 |



LSM6DS3H Overview

#### 1 Overview

The LSM6DS3H is a system-in-package featuring a high-performance 3-axis digital accelerometer and 3-axis digital gyroscope.

The integrated power-efficient modes are able to reduce the power consumption down to 1.1 mA in high-performance mode, combining always-on low-power features with superior sensing precision for an optimal motion experience for the consumer thanks to ultra-low noise performance for both the gyroscope and accelerometer.

The LSM6DS3H delivers best-in-class motion sensing that can detect orientation and gestures in order to empower application developers and consumers with features and capabilities that are more sophisticated than simply orienting their devices to portrait and landscape mode.

The event-detection interrupts enable efficient and reliable motion tracking and contextual awareness, implementing hardware recognition of free-fall events, 6D orientation, tap and double-tap sensing, activity or inactivity, and wakeup events.

The LSM6DS3H supports main OS requirements, offering real, virtual and batch mode sensors. In addition, the LSM6DS3H can efficiently run the sensor-related features specified in Android, saving power and enabling faster reaction time. In particular, the LSM6DS3H has been designed to implement hardware features such as significant motion, tilt, pedometer functions, timestamping and to support the data acquisition of an external magnetometer with ironing correction (hard, soft).

The LSM6DS3H offers hardware flexibility to connect the pins with different mode connections to external sensors to expand functionalities such as adding a sensor hub, auxiliary SPI, etc. The application processor connection is supported by both SPI and I<sup>2</sup>C interfaces for complete interface flexibility.

Up to 8 kbyte of FIFO [4 kbyte FIFO + flexible 4 kbyte (FIFO or programmable)] with dynamic allocation of significant data (i.e. external sensors, timestamp, etc.) allows overall power saving of the system.

Like the entire portfolio of MEMS sensor modules, the LSM6DS3H leverages the robust and mature in-house manufacturing processes already used for the production of micromachined accelerometers and gyroscopes. The various sensing elements are manufactured using specialized micromachining processes, while the IC interfaces are developed using CMOS technology that allows the design of a dedicated circuit which is trimmed to better match the characteristics of the sensing element.

The LSM6DS3H is available in a small plastic land grid array (LGA) package of  $2.5 \times 3.0 \times 0.83$  mm to address ultra-compact solutions.

### 2 Embedded low-power features

The LSM6DS3H has been designed to be fully compliant with Android, featuring the following on-chip functions:

- · 8 kbyte data buffering
  - 4 kbyte FIFO + flexible 4 kbyte (FIFO or programmable)
  - 100% efficiency with flexible configurations and partitioning
  - possibility to store timestamp
- Event-detection interrupts (fully configurable):
  - free-fall
  - wakeup
  - 6D orientation
  - tap and double-tap sensing
  - activity / inactivity recognition
- Specific IP blocks with negligible power consumption and high-performance:
  - pedometer functions: step detector and step counters
  - tilt (Android compliant, refer to Section 2.1: Tilt detection for additional info
  - significant motion (Android compliant)
- Sensor hub
  - up to 6 total sensors: 2 internal (accelerometer and gyroscope) and 4 external sensors
- Data rate synchronization with external trigger for reduced sensor access and enhanced fusion

#### 2.1 Tilt detection

The tilt function helps to detect activity change and has been implemented in hardware using only the accelerometer to achieve both the targets of ultra-low power consumption and robustness during the short duration of dynamic accelerations.

It is based on a trigger of an event each time the device's tilt changes by an angle greater than 35 degrees from the start position.

The tilt function can be used with different scenarios, for example:

- a) Trigger when phone is in a front pants pocket and the user goes from sitting to standing or standing to sitting;
- b) Doesn't trigger when phone is in a front pants pocket and the user is walking, running or going upstairs.

LSM6DS3H Pin description

## 3 Pin description

Figure 1. Pin connections



1. Leave pin electrically unconnected and soldered to PCB.

Pin description LSM6DS3H

#### 3.1 Pin connections

The LSM6DS3H offers the flexibility to connect the pins in order to have three different mode connections and functionalities. In detail:

- Mode 1: I<sup>2</sup>C slave interface or SPI (3- and 4-wire) serial interface is available;
- **Mode 2**: I<sup>2</sup>C slave interface or SPI (3- and 4-wire) serial interface and I<sup>2</sup>C interface master for external sensors connections are available;
- **Mode 3**<sup>(a)</sup>: I<sup>2</sup>C slave interface or SPI (3- and 4-wire) serial interface is available for the application processor interface while an auxiliary SPI (3-wire) serial interface for external sensor connections (i.e. camera module) is available.



Figure 2. LSM6DS3H connection modes

In the following table each mode is described for the pin connection and function.

577

a. In the primary SPI connection, the gyroscope output data is available in registers 22h to 27h with user-selected FS and ODR. In the auxiliary SPI connection, gyroscope output data is available in registers 22h to 27h
 @ 3.3 kHz and FS = 250 dps.

LSM6DS3H Pin description

Table 2. Pin description

| Pin# | Name                                                                                                                                                                          | Mode 1 function                                                                                                                                        | Mode 2 function                                                                                                                                        | Mode 3 function                                                                                                                                       |
|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1    | SDO/SA0                                                                                                                                                                       | SPI 4-wire interface serial data output (SDO) I <sup>2</sup> C least significant bit of the device address (SA0)                                       | SPI 4-wire interface serial data output (SDO) I <sup>2</sup> C least significant bit of the device address (SA0)                                       | SPI 4-wire interface serial data output (SDO) I <sup>2</sup> C least significant bit of the device address (SA0)                                      |
| 2    | SDx                                                                                                                                                                           | Connect to VDDIO or GND                                                                                                                                | I <sup>2</sup> C serial data master (MSDA)                                                                                                             | Auxiliary SPI 3-wire interface serial data input (SDI_Aux) and serial data output (SDO_Aux)                                                           |
| 3    | SCx                                                                                                                                                                           | Connect to VDDIO or GND                                                                                                                                | I <sup>2</sup> C serial clock master (MSCL)                                                                                                            | Auxiliary SPI 3-wire interface serial port clock (SPC_Aux)                                                                                            |
| 4    | INT1                                                                                                                                                                          |                                                                                                                                                        | Programmable interrupt 1                                                                                                                               |                                                                                                                                                       |
| 5    | VDDIO <sup>(1)</sup>                                                                                                                                                          |                                                                                                                                                        | Power supply for I/O pins                                                                                                                              |                                                                                                                                                       |
| 6    | GND                                                                                                                                                                           |                                                                                                                                                        | 0 V supply                                                                                                                                             |                                                                                                                                                       |
| 7    | GND                                                                                                                                                                           |                                                                                                                                                        | 0 V supply                                                                                                                                             |                                                                                                                                                       |
| 8    | VDD <sup>(2)</sup>                                                                                                                                                            |                                                                                                                                                        | Power supply                                                                                                                                           |                                                                                                                                                       |
| 9    | INT2  Programmable interrupt 2 (INT2)/ Data enable (DEN)  Programmable interrupt 2 (INT2)/ Data enable (DEN)  I <sup>2</sup> C master external synchronization signal (MDRDY) |                                                                                                                                                        | Programmable interrupt 2 (INT2)/ Data enable (DEN)                                                                                                     |                                                                                                                                                       |
| 10   | CS_Aux                                                                                                                                                                        | Leave unconnected <sup>(3)</sup>                                                                                                                       | Leave unconnected <sup>(3)</sup>                                                                                                                       | Auxiliary SPI 3-wire interface enable                                                                                                                 |
| 11   | NC <sup>(3)</sup>                                                                                                                                                             |                                                                                                                                                        | Leave unconnected                                                                                                                                      | ,                                                                                                                                                     |
| 12   | CS                                                                                                                                                                            | I <sup>2</sup> C/SPI mode selection (1: SPI idle mode / I <sup>2</sup> C communication enabled; 0: SPI communication mode / I <sup>2</sup> C disabled) | I <sup>2</sup> C/SPI mode selection (1: SPI idle mode / I <sup>2</sup> C communication enabled; 0: SPI communication mode / I <sup>2</sup> C disabled) | I <sup>2</sup> C/SPI mode selection (1: SPI idle mode / I <sup>2</sup> C communication enabled; 0: SPI communication mode /I <sup>2</sup> C disabled) |
| 13   | SCL                                                                                                                                                                           | I <sup>2</sup> C serial clock (SCL)<br>SPI serial port clock (SPC)                                                                                     | I <sup>2</sup> C serial clock (SCL)<br>SPI serial port clock (SPC)                                                                                     | I <sup>2</sup> C serial clock (SCL)<br>SPI serial port clock (SPC)                                                                                    |
| 14   | SDA                                                                                                                                                                           | I <sup>2</sup> C serial data (SDA)<br>SPI serial data input (SDI)<br>3-wire interface serial data<br>output (SDO)                                      | I <sup>2</sup> C serial data (SDA) SPI serial data input (SDI) 3-wire interface serial data output (SDO)                                               | I <sup>2</sup> C serial data (SDA)<br>SPI serial data input (SDI)<br>3-wire interface serial data<br>output (SDO)                                     |

- 1. Recommended 100 nF filter capacitor.
- 2. Recommended 100 nF capacitor.
- 3. Leave pin electrically unconnected and soldered to PCB.

## 4 Module specifications

### 4.1 Mechanical characteristics

@ Vdd = 1.8 V, T = 25 °C unless otherwise noted.

**Table 3. Mechanical characteristics** 

| Symbol   | Parameter                                                               | Test conditions                       | Min. | Typ. <sup>(1)</sup> | Max. | Unit           |
|----------|-------------------------------------------------------------------------|---------------------------------------|------|---------------------|------|----------------|
|          |                                                                         |                                       |      | ±2                  |      |                |
| LA FS    | Linear acceleration measurement                                         |                                       |      | ±4                  |      | 7 ~            |
| LA_F3    | range                                                                   |                                       |      | ±8                  |      | g g            |
|          |                                                                         |                                       |      | ±16                 |      |                |
|          |                                                                         |                                       |      | ±125                |      |                |
|          | Angularista                                                             |                                       |      | ±245                |      |                |
| G_FS     | Angular rate measurement range                                          |                                       |      | ±500                |      | dps            |
|          | - moded on one range                                                    |                                       |      | ±1000               |      |                |
|          |                                                                         |                                       |      | ±2000               |      |                |
|          |                                                                         | FS = ±2                               |      | 0.061               |      |                |
| LA_So    | Linear acceleration sensitivity <sup>(2)</sup>                          | FS = ±4                               |      | 0.122               |      | mg/LSB         |
| LA_30    | Linear acceleration sensitivity                                         | FS = ±8                               |      | 0.244               |      | IIIg/L3B       |
|          |                                                                         | FS = ±16                              |      | 0.488               |      |                |
|          |                                                                         | FS = ±125                             |      | 4.375               |      |                |
|          |                                                                         | FS = ±245                             |      | 8.75                |      |                |
| G_So     | Angular rate sensitivity <sup>(3)</sup>                                 | FS = ±500                             |      | 17.50               |      | mdps/LSB       |
|          |                                                                         | FS = ±1000                            |      | 35                  | ]    |                |
|          |                                                                         | FS = ±2000                            |      | 70                  |      |                |
| LA_SoDr  | Linear acceleration sensitivity change vs. temperature                  | from -40° to +85°<br>delta from T=25° |      | ±1                  |      | %              |
| G_SoDr   | Angular rate sensitivity change vs. temperature                         | from -40° to +85°<br>delta from T=25° |      | ±1.5                |      | %              |
| LA_TyOff | Linear acceleration typical zero-g level offset accuracy <sup>(4)</sup> |                                       |      | ±40                 |      | mg             |
| G_TyOff  | Angular rate typical zero-rate level <sup>(4)</sup>                     |                                       |      | ±10                 |      | dps            |
| LA_OffDr | Linear acceleration zero-g level change vs. temperature                 |                                       |      | ±0.5                |      | m <i>g</i> /°C |
| G_OffDr  | Angular rate typical zero-rate level change vs. temperature             |                                       |      | ±0.05               |      | dps/°C         |



Table 3. Mechanical characteristics (continued)

| Symbol | Parameter                                                       | Test conditions | Min. | Typ. <sup>(1)</sup>                                                         | Max. | Unit            |
|--------|-----------------------------------------------------------------|-----------------|------|-----------------------------------------------------------------------------|------|-----------------|
| Rn     | Rate noise density in high-performance mode <sup>(5)</sup>      |                 |      | 6                                                                           |      | mdps/√Hz        |
| RnRMS  | Gyroscope RMS noise in low-power mode <sup>(6)</sup>            |                 |      | 120                                                                         |      | mdps            |
|        |                                                                 | FS= ±2 g        |      | 90                                                                          |      | μ <i>g</i> /√Hz |
| An     | Acceleration noise density                                      | FS= ±4 g        |      | 90                                                                          |      | μ <i>g</i> /√Hz |
| AII    | in high-performance mode <sup>(7)</sup>                         | FS= ±8 g        |      | 110                                                                         |      | μ <i>g</i> /√Hz |
|        |                                                                 | FS= ±16 g       |      | 180                                                                         |      | μ <i>g</i> /√Hz |
|        |                                                                 | FS= ±2 g        |      | 1.7                                                                         |      | mg(RMS)         |
| DMC    | Acceleration RMS noise                                          | FS= ±4 g        |      | 2.0                                                                         |      | mg(RMS)         |
| RMS    | in normal/low-power mode <sup>(8)</sup>                         | FS= ±8 g        |      | 2.7                                                                         |      | mg(RMS)         |
|        |                                                                 | FS= ±16 g       |      | 4.4                                                                         |      | mg(RMS)         |
| LA_ODR | Linear acceleration output data rate                            |                 |      | 12.5<br>26<br>52<br>104<br>208<br>416<br>833<br>1666<br>3332<br>6664        |      | Hz              |
| G_ODR  | Angular rate output data rate                                   |                 |      | 12.5<br>26<br>52<br>104<br>208<br>416<br>833<br>1666<br>3332 <sup>(9)</sup> |      |                 |
| Vst    | Linear acceleration self-test output change <sup>(10)(11)</sup> | FS = 2 g        | 90   |                                                                             | 1700 | m <i>g</i>      |
| v 5t   | Angular rate self-test output change <sup>(12)(13)</sup>        | FS = 2000 dps   | 150  |                                                                             | 700  | dps             |
| Тор    | Operating temperature range                                     |                 | -40  |                                                                             | +85  | °C              |

<sup>1.</sup> Typical specifications are not guaranteed.

<sup>5.</sup> RND (rate noise density) mode is independent of the ODR and FS setting.



<sup>2.</sup> Linear acceleration sensitivity after factory calibration test and trimming.

<sup>3.</sup> Angular rate sensitivity after factory calibration test and trimming.

<sup>4.</sup> Values after soldering.

- 6. Gyro noise RMS is independent of the ODR and FS setting.
- 7. Noise density in HP mode is the same for all ODRs.
- 8. Noise RMS in Normal/LP mode is the same for all the ODR RMS related to BW = ODR /2 (for ODR /9, typ value can be calculated by Typ \*0.6)
- 9. To enable this ODR, refer to CTRL4\_C (13h).
- 10. The sign of the linear acceleration self-test output change is defined by the STx\_XL bits in CTRL5\_C (14h), Table 60 for all the axes.
- 11. The linear acceleration self-test output change is defined with the device in stationary condition as the absolute value of: OUTPUT[LSb] (self-test enabled) OUTPUT[LSb] (self-test disabled). 1LSb = 0.061 mg at ±2 g full scale.
- 12. The sign of the angular rate self-test output change is defined by the STx\_G bits in CTRL5\_C (14h), Table 59 for all the axes.
- 13. The angular rate self-test output change is defined with the device in stationary condition as the absolute value of: OUTPUT[LSb] (self-test enabled) OUTPUT[LSb] (self-test disabled). 1LSb = 70 mdps at ±2000 dps full scale.



### 4.2 Electrical characteristics

@ Vdd = 1.8 V, T = 25 °C unless otherwise noted.

**Table 4. Electrical characteristics** 

| Symbol          | Parameter                                                  | Test conditions                       | Min.            | Typ. <sup>(1)</sup> | Max.            | Unit |
|-----------------|------------------------------------------------------------|---------------------------------------|-----------------|---------------------|-----------------|------|
| Vdd             | Supply voltage                                             |                                       | 1.71            | 1.8                 | 3.6             | V    |
| Vdd_IO          | Power supply for I/O                                       |                                       | 1.62            |                     | Vdd + 0.1       | V    |
| IddHP           | Gyroscope and accelerometer in high-performance mode       | up to ODR = 1.6 kHz                   |                 | 1.1                 |                 | mA   |
| IddNM           | Gyroscope and accelerometer in normal mode                 | ODR = 208 Hz                          |                 | 0.85                |                 | mA   |
| IddLP           | Gyroscope and accelerometer in low-power mode              | ODR = 12.5 Hz                         |                 | 0.4                 |                 | mA   |
| LA_lddHP        | Accelerometer current consumption in high-performance mode | up to ODR = 1.6 kHz                   |                 | 240                 |                 | μA   |
| LA_lddNM        | Accelerometer current consumption in normal mode           | ODR = 104 Hz                          |                 | 60                  |                 | μA   |
| LA_lddLM        | Accelerometer current consumption in low-power mode        | ODR = 12.5 Hz                         |                 | 10                  |                 | μA   |
| IddPD           | Gyroscope and accelerometer in power down                  |                                       |                 | 6                   |                 | μA   |
| V <sub>IH</sub> | Digital high-level input voltage                           |                                       | 0.7 *<br>VDD_IO |                     |                 | V    |
| V <sub>IL</sub> | Digital low-level input voltage                            |                                       |                 |                     | 0.3 *<br>VDD_IO | V    |
| V <sub>OH</sub> | High-level output voltage                                  | I <sub>OH</sub> = 4 mA <sup>(2)</sup> | VDD_IO -<br>0.2 |                     |                 | ٧    |
| V <sub>OL</sub> | Low-level output voltage                                   | I <sub>OL</sub> = 4 mA <sup>(2)</sup> |                 |                     | 0.2             | V    |
| Тор             | Operating temperature range                                |                                       | -40             |                     | +85             | °C   |

<sup>1.</sup> Typical specifications are not guaranteed.

For details related to the LSM6DS3H operating modes, refer to *5.2: Gyroscope power modes* and *5.3: Accelerometer power modes*.

<sup>2. 4</sup> mA is the maximum driving capability, i.e. the maximum DC current that can be sourced/sunk by the digital pad in order to guarantee the correct digital output voltage levels V<sub>OH</sub> and V<sub>OL</sub>.

## 4.3 Temperature sensor characteristics

@ Vdd = 1.8 V, T = 25 °C unless otherwise noted.

Table 5. Temperature sensor characteristics

| Symbol    | Parameter                                     | Test condition | Min. | Typ. <sup>(1)</sup> | Max. | Unit   |
|-----------|-----------------------------------------------|----------------|------|---------------------|------|--------|
| TODR      | Temperature refresh rate                      |                |      | 52                  |      | Hz     |
| Toff      | Temperature offset <sup>(2)</sup>             |                | -15  |                     | +15  | °C     |
| TSen      | Temperature sensitivity                       |                |      | 16                  |      | LSB/°C |
| TST       | Temperature stabilization time <sup>(3)</sup> |                |      |                     | 500  | μs     |
| T_ADC_res | Temperature ADC resolution                    |                |      | 12                  |      | bit    |
| Тор       | Operating temperature range                   |                | -40  |                     | +85  | °C     |

<sup>1.</sup> Typical specifications are not guaranteed.

<sup>2.</sup> The output of the temperature sensor is 0 LSB (typ.) at 25  $^{\circ}$ C.

<sup>3.</sup> Time from power ON bit to valid data based on characterization data.

#### **Communication interface characteristics** 4.4

#### SPI - serial peripheral interface 4.4.1

Subject to general operating conditions for Vdd and Top.

Table 6. SPI slave timing values

| Symbol               | Parameter               | Val | Value <sup>(1)</sup> |      |  |
|----------------------|-------------------------|-----|----------------------|------|--|
| Symbol               | Symbol Parameter        |     | Max                  | Unit |  |
| t <sub>c(SPC)</sub>  | SPI clock cycle         | 100 |                      | ns   |  |
| f <sub>c(SPC)</sub>  | SPI clock frequency     |     | 10                   | MHz  |  |
| t <sub>su(CS)</sub>  | CS setup time           | 5   |                      |      |  |
| t <sub>h(CS)</sub>   | CS hold time            | 20  |                      |      |  |
| t <sub>su(SI)</sub>  | SDI input setup time    | 5   |                      |      |  |
| t <sub>h(SI)</sub>   | SDI input hold time     | 15  |                      | ns   |  |
| t <sub>v(SO)</sub>   | SDO valid output time   |     | 50                   |      |  |
| t <sub>h(SO)</sub>   | SDO output hold time    | 5   |                      |      |  |
| t <sub>dis(SO)</sub> | SDO output disable time |     | 50                   |      |  |

Values are guaranteed at 10 MHz clock frequency for SPI with both 4 and 3 wires, based on characterization results, not tested in production



Figure 3. SPI slave timing diagram

Measurement points are done at 0.2·Vdd\_IO and 0.8·Vdd\_IO, for both input and output Note: ports.

### 4.4.2 I<sup>2</sup>C - inter-IC control interface

Subject to general operating conditions for Vdd and Top.

Table 7. I<sup>2</sup>C slave timing values

| Symbol                | Parameter                                      | I <sup>2</sup> C Standa | ard mode <sup>(1)</sup> | I <sup>2</sup> C Fast | mode <sup>(1)</sup> | Unit |
|-----------------------|------------------------------------------------|-------------------------|-------------------------|-----------------------|---------------------|------|
| Symbol                | Parameter                                      | Min                     | Max                     | Min                   | Max                 | Unit |
| f <sub>(SCL)</sub>    | SCL clock frequency                            | 0                       | 100                     | 0                     | 400                 | kHz  |
| t <sub>w(SCLL)</sub>  | SCL clock low time                             | 4.7                     |                         | 1.3                   |                     |      |
| t <sub>w(SCLH)</sub>  | SCL clock high time                            | 4.0                     |                         | 0.6                   | μs                  |      |
| t <sub>su(SDA)</sub>  | SDA setup time                                 | 250                     |                         | 100                   |                     | ns   |
| t <sub>h(SDA)</sub>   | SDA data hold time                             | 0                       | 3.45                    | 0                     | 0.9                 | μs   |
| t <sub>h(ST)</sub>    | START condition hold time                      | 4                       |                         | 0.6                   |                     |      |
| t <sub>su(SR)</sub>   | Repeated START condition setup time            | 4.7                     |                         | 0.6                   |                     | 116  |
| t <sub>su(SP)</sub>   | STOP condition setup time                      | 4                       |                         | 0.6                   |                     | — µs |
| t <sub>w(SP:SR)</sub> | Bus free time between STOP and START condition | 4.7                     |                         | 1.3                   |                     |      |

<sup>1.</sup> Data based on standard I<sup>2</sup>C protocol requirement, not tested in production.

Figure 4. I<sup>2</sup>C slave timing diagram



Note: Measurement points are done at 0.2·Vdd\_IO and 0.8·Vdd\_IO, for both ports.

#### **Absolute maximum ratings** 4.5

Stresses above those listed as "Absolute maximum ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device under these conditions is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

Table 8. Absolute maximum ratings

| Symbol           | Ratings                                                                        | Maximum value      | Unit |
|------------------|--------------------------------------------------------------------------------|--------------------|------|
| Vdd              | Supply voltage                                                                 | -0.3 to 4.8        | V    |
| T <sub>STG</sub> | Storage temperature range                                                      | -40 to +125        | °C   |
| Sg               | Acceleration g for 0.2 ms                                                      |                    | g    |
| ESD              | Electrostatic discharge protection (HBM) 2                                     |                    | kV   |
| Vin              | Input voltage on any control pin (including CS, SCL/SPC, SDA/SDI/SDO, SDO/SA0) | 0.3 to Vdd_IO +0.3 | V    |

Note: Supply voltage on any pin should never exceed 4.8 V.



This device is sensitive to mechanical shock, improper handling can cause permanent damage to the part.



This device is sensitive to electrostatic discharge (ESD), improper handling can cause permanent damage to the part.



#### 4.6 Terminology

#### 4.6.1 Sensitivity

Linear acceleration sensitivity can be determined, for example, by applying 1 g acceleration to the device. Because the sensor can measure DC accelerations, this can be done easily by pointing the selected axis towards the ground, noting the output value, rotating the sensor 180 degrees (pointing towards the sky) and noting the output value again. By doing so,  $\pm 1~g$  acceleration is applied to the sensor. Subtracting the larger output value from the smaller one, and dividing the result by 2, leads to the actual sensitivity of the sensor. This value changes very little over temperature and over time. The sensitivity tolerance describes the range of sensitivities of a large number of sensors.

An angular rate gyroscope is device that produces a positive-going digital output for counterclockwise rotation around the axis considered. Sensitivity describes the gain of the sensor and can be determined by applying a defined angular velocity to it. This value changes very little over temperature and time.

#### 4.6.2 Zero-g and zero-rate level

Linear acceleration zero-g level offset (TyOff) describes the deviation of an actual output signal from the ideal output signal if no acceleration is present. A sensor in a steady state on a horizontal surface will measure 0 g on both the X-axis and Y-axis, whereas the Z-axis will measure 1 g. Ideally, the output is in the middle of the dynamic range of the sensor (content of OUT registers 00h, data expressed as 2's complement number). A deviation from the ideal value in this case is called zero-g offset.

Offset is to some extent a result of stress to MEMS sensor and therefore the offset can slightly change after mounting the sensor onto a printed circuit board or exposing it to extensive mechanical stress. Offset changes little over temperature, see "Linear acceleration zero-g level change vs. temperature" in *Table 3*. The zero-g level tolerance (TyOff) describes the standard deviation of the range of zero-g levels of a group of sensors.

Zero-rate level describes the actual output signal if there is no angular rate present. The zero-rate level of precise MEMS sensors is, to some extent, a result of stress to the sensor and therefore the zero-rate level can slightly change after mounting the sensor onto a printed circuit board or after exposing it to extensive mechanical stress. This value changes very little over temperature and time.



LSM6DS3H Functionality

### 5 Functionality

#### 5.1 Operating modes

The LSM6DS3H has three operating modes available:

- only accelerometer active and gyroscope in power-down
- only gyroscope active and accelerometer in power-down
- both accelerometer and gyroscope sensors active with independent ODR

The accelerometer is activated from power down by writing ODR\_XL[3:0] in CTRL1\_XL (10h) while the gyroscope is activated from power-down by writing ODR\_G[3:0] in CTRL2\_G (11h). For combo mode the ODRs are totally independent.

#### 5.2 Gyroscope power modes

In the LSM6DS3H, the gyroscope can be configured in four different operating modes: power-down, low-power, normal mode and high-performance mode. The operating mode selected depends on the value of the G\_HM\_MODE bit in CTRL7\_G (16h). If G\_HM\_MODE is set to '0', high-performance mode is valid for all ODRs (from 12.5 Hz up to 1.6 kHz).

To enable the low-power and normal mode, the G\_HM\_MODE bit has to be set to '1'. Low-power mode is available for lower ODR (12.5, 26, 52 Hz) while normal mode is available for ODRs equal to 104 and 208 Hz.

### 5.3 Accelerometer power modes

In the LSM6DS3H, the accelerometer can be configured in four different operating modes: power-down, low-power, normal mode and high-performance mode. The operating mode selected depends on the value of the XL\_HM\_MODE bit in *CTRL6\_C (15h)*. If XL\_HM\_MODE is set to '0', high-performance mode is valid for all ODRs (from 12.5 Hz up to 6.66 kHz).

To enable the low-power and normal mode, the XL\_HM\_MODE bit has to be set to '1'. Low-power mode is available for lower ODRs (12.5, 26, 52 Hz) while normal mode is available for ODRs equal to 104 and 208 Hz.

Functionality LSM6DS3H

### 5.4 Interface flexibility with auxiliary SPI

In Mode3 configuration of the LSM6DS3H, interface flexibility is supported as follows:

- Primary interface: I<sup>2</sup>C or SPI (3/4-wire)
- Auxiliary interface: SPI (3-wire)

This configuration can support OIS applications, see details in the following figure.



Figure 5. Mode 3 interface configuration (OIS applications)

The primary interface is always available and the gyroscope output values are in registers 22h to 27h as per user-selected FS and ODR.

The auxiliary interface needs to be enabled in *CTRL\_SPIAux* (70h) register and gyroscope output values are in registers 22h to 27h with FS = 250 dps and ODR = 3.3 kHz. In this interface SPI can write only to the dedicated register (*CTRL\_SPIAux* (70h)). When the auxiliary SPI is connected to the camera module, the recommendations are as follows:

- Single axis enable bits in CTRL9\_XL (18h) and CTRL10\_C (19h) have to be '1' (default value)
- Sign and orient bits in ORIENT\_CFG\_G (0Bh) have to be set to '0' (default value)
- Sleep bit in CTRL4 C (13h) has to be set to '0' (default value)
- Avoid using the self-test if the camera module is reading data

When the camera module is not connected, the device has the same behavior as the LSM6DS3 (all bits supported).

LSM6DS3H Functionality

#### 5.5 FIFO

The presence of a FIFO allows consistent power saving for the system since the host processor does not need continuously poll data from the sensor, but it can wake up only when needed and burst the significant data out from the FIFO.

LSM6DS3H embeds 4 kbyte FIFO + flexible 4 kbyte (FIFO or programmable) to store the following data:

- gyroscope
- accelerometer
- external sensors
- step counter and timestamp
- temperature

Writing data in the FIFO can be configured to be triggered by the:

- accelerometer/gyroscope data-ready signal; in which case the ODR must be lower than or equal to both the accelerometer and gyroscope ODRs;
- sensor hub data-ready signal;
- step detection signal.

In addition, each data can be stored at a decimated data rate compared to FIFO ODR and it is configurable by the user, setting the registers *FIFO\_CTRL3 (08h)* and *FIFO\_CTRL4 (09h)*. The available decimation factors are 2, 3, 4, 8, 16, 32.

Programmable FIFO threshold can be set in FIFO\_CTRL1 (06h) and FIFO\_CTRL2 (07h) using the FTH [11:0] bits.

To monitor the FIFO status, dedicated registers (*FIFO\_STATUS1 (3Ah)*, *FIFO\_STATUS2 (3Bh)*, *FIFO\_STATUS3 (3Ch)*, *FIFO\_STATUS4 (3Dh)*) can be read to detect FIFO overrun events, FIFO full status, FIFO empty status, FIFO threshold status and the number of unread samples stored in the FIFO. To generate dedicated interrupts on the INT1 and INT2 pads of these status events, the configuration can be set in *INT1\_CTRL (0Dh)* and *INT2\_CTRL (0Eh)*.

FIFO buffer can be configured according to five different modes:

- Bypass mode
- FIFO mode
- Continuous mode
- Continuous-to-FIFO mode
- Bypass-to-continuous mode

Each mode is selected by the FIFO\_MODE\_[2:0] in *FIFO\_CTRL5 (0Ah)* register. To guarantee the correct acquisition of data during the switching into and out of FIFO mode, the first sample acquired must be discarded.

Functionality LSM6DS3H

#### 5.5.1 Bypass mode

In Bypass mode (*FIFO\_CTRL5 (0Ah)* (FIFO\_MODE\_[2:0] = 000), the FIFO is not operational and it remains empty.

Bypass mode is also used to reset the FIFO when in FIFO mode.

#### 5.5.2 FIFO mode

In FIFO mode (*FIFO\_CTRL5 (0Ah)* (FIFO\_MODE\_[2:0] = 001) data from the output channels are stored in the FIFO until it is full.

To reset FIFO content, Bypass mode should be selected by writing *FIFO\_CTRL5 (0Ah)* (FIFO\_MODE\_[2:0]) to '000' After this reset command, it is possible to restart FIFO mode by writing *FIFO\_CTRL5 (0Ah)* (FIFO\_MODE\_[2:0]) to '001'.

FIFO buffer memorizes up to 4096 samples of 16 bits each but the depth of the FIFO can be resized by setting the FTH [11:0] bits in *FIFO\_CTRL1 (06h)* and *FIFO\_CTRL2 (07h)*. If the STOP\_ON\_FTH bit in *CTRL4\_C (13h)* is set to '1', FIFO depth is limited up to FTH [11:0] bits in *FIFO\_CTRL1 (06h)* and *FIFO\_CTRL2 (07h)*.

#### 5.5.3 Continuous mode

Continuous mode (*FIFO\_CTRL5 (0Ah)* (FIFO\_MODE\_[2:0] = 110) provides a continuous FIFO update: as new data arrives, the older data is discarded.

A FIFO threshold flag *FIFO\_STATUS2* (3Bh)(FTH) is asserted when the number of unread samples in FIFO is greater than or equal to *FIFO\_CTRL1* (06h) and *FIFO\_CTRL2* (07h)(FTH [11:0]).

It is possible to route *FIFO\_STATUS2 (3Bh)* (FTH) to the INT1 pin by writing in register *INT1\_CTRL (0Dh)* (INT1\_FTH) = '1' or to the INT2 pin by writing in register *INT2\_CTRL (0Eh)* (INT2\_FTH) = '1'.

A full-flag interrupt can be enabled, *INT1\_CTRL* (*0Dh*) (INT\_FULL\_FLAG) = '1', in order to indicate FIFO saturation and eventually read its content all at once.

If an overrun occurs, at least one of the oldest samples in FIFO has been overwritten and the OVER\_RUN flag in *FIFO\_STATUS2 (3Bh)* is asserted.

In order to empty the FIFO before it is full, it is also possible to pull from FIFO the number of unread samples available in *FIFO\_STATUS1* (3Ah) and *FIFO\_STATUS2* (3Bh) (DIFF\_FIFO[11:0]).

#### 5.5.4 Continuous-to-FIFO mode

In Continuous-to-FIFO mode (*FIFO\_CTRL5 (0Ah)* (FIFO\_MODE\_[2:0] = 011), FIFO behavior changes according to the trigger event detected in one of the following interrupt registers *FUNC\_SRC (53h)*, *TAP\_SRC (1Ch)*, *WAKE\_UP\_SRC (1Bh)* and *D6D\_SRC (1Dh)*.

When the selected trigger bit is equal to '1', FIFO operates in FIFO mode.

When the selected trigger bit is equal to '0', FIFO operates in Continuous mode.

LSM6DS3H **Functionality** 

#### 5.5.5 **Bypass-to-Continuous mode**

In Bypass-to-Continuous mode (FIFO CTRL5 (0Ah) (FIFO MODE [2:0] = '100'), data measurement storage inside FIFO operates in Continuous mode when selected triggers in one of the following interrupt registers FUNC\_SRC (53h), TAP\_SRC (1Ch), WAKE\_UP\_SRC (1Bh) and D6D\_SRC (1Dh) are equal to '1', otherwise FIFO content is reset (Bypass mode).

#### 5.5.6 FIFO reading procedure

The data stored in FIFO are accessible from dedicated registers (FIFO\_DATA\_OUT\_L (3Eh) and FIFO\_DATA\_OUT\_H (3Fh)) and each FIFO sample is composed of 16 bits.

All FIFO status registers (FIFO\_STATUS1 (3Ah), FIFO\_STATUS2 (3Bh), FIFO\_STATUS3 (3Ch), FIFO\_STATUS4 (3Dh)) can be read at the start of a reading operation, minimizing the intervention of the application processor.

Saving data in the FIFO buffer is organized in four FIFO data sets consisting of 6 bytes each:

The 1<sup>st</sup> FIFO data set is reserved for gyroscope data;

The 2<sup>nd</sup> FIFO data set is reserved for accelerometer data;

The 3<sup>rd</sup> FIFO data set is reserved for the external sensor data stored in the registers from SENSORHUB1 REG (2Eh) to SENSORHUB6 REG (33h);

The 4<sup>th</sup> FIFO data set can be alternately associated to the external sensor data stored in the registers from SENSORHUB7 REG (34h) to SENSORHUB12 REG(39h), to the step counter and timestamp info, or to the temperature sensor data.

#### 5.5.7 Filter block diagrams

Analog Anti-aliasing Digital LP Filter LP Filter LPF1 Composite **ADC Filter** BW\_XL[1:0] ODR\_XL[3:0]

Figure 6. Accelerometer chain

Functionality LSM6DS3H

Digital HP Filter Wake-up SLOPE\_FDS 01 Activity / 10 Inactivity 11 LPF2\_XL\_EN = 0 HP\_SLOPE\_XL\_EN = 1 SLOPE\_FDS OR FUNC\_EN **SLOPE** XL 00 **FILTER** Output Reg S/D Tap Digital HPCF\_XL[1:0] LP Filter LPF2 LPF2\_XL\_EN = 1 HP\_SLOPE\_XL\_EN = 1 **FIFO** SLOPE\_FDS OR FUNC\_EN LPF2\_XL\_EN = X HP\_SLOPE\_XL\_EN = 0 Free-fall 1 6D / 4D 0 **Android functions** LOW\_PASS\_ON\_6D

Figure 7. Accelerometer composite filter

Figure 8. Gyroscope chain



LSM6DS3H Digital interfaces

## 6 Digital interfaces

The registers embedded inside the LSM6DS3H may be accessed through both the I<sup>2</sup>C and SPI serial interfaces. The latter may be SW configured to operate either in 3-wire or 4-wire interface mode.

The serial interfaces are mapped onto the same pins. To select/exploit the I<sup>2</sup>C interface, the CS line must be tied high (i.e connected to Vdd\_IO).

| Pin name    | Pin description                                                                                                                                                   |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CS          | SPI enable I <sup>2</sup> C/SPI mode selection (1: SPI idle mode / I <sup>2</sup> C communication enabled; 0: SPI communication mode / I <sup>2</sup> C disabled) |
| SCL/SPC     | I <sup>2</sup> C Serial Clock (SCL)<br>SPI Serial Port Clock (SPC)                                                                                                |
| SDA/SDI/SDO | I <sup>2</sup> C Serial Data (SDA) SPI Serial Data Input (SDI) 3-wire Interface Serial Data Output (SDO)                                                          |
| SDO/SA0     | SPI Serial Data Output (SDO) I <sup>2</sup> C less significant bit of the device address                                                                          |

Table 9. Serial interface pin description

## 6.1 I<sup>2</sup>C serial interface

The LSM6DS3H  $I^2C$  is a bus slave. The  $I^2C$  is employed to write the data to the registers, whose content can also be read back.

The relevant I<sup>2</sup>C terminology is provided in the table below.

Term Description

Transmitter The device which sends data to the bus

Receiver The device which receives data from the bus

Master The device which initiates a transfer, generates clock signals and terminates a transfer

Slave The device addressed by the master

Table 10. I<sup>2</sup>C terminology

There are two signals associated with the  $I^2C$  bus: the serial clock line (SCL) and the Serial DAta line (SDA). The latter is a bidirectional line used for sending and receiving the data to/from the interface. Both the lines must be connected to Vdd\_IO through external pull-up resistors. When the bus is free, both the lines are high.

The I<sup>2</sup>C interface is implemeted with fast mode (400 kHz) I<sup>2</sup>C standards as well as with the standard mode.

In order to disable the  $I^2C$  block, ( $I2C_disable$ ) = 1 must be written in  $CTRL4_C$  (13h).

Digital interfaces LSM6DS3H

#### 6.1.1 I<sup>2</sup>C operation

The transaction on the bus is started through a START (ST) signal. A START condition is defined as a HIGH to LOW transition on the data line while the SCL line is held HIGH. After this has been transmitted by the master, the bus is considered busy. The next byte of data transmitted after the start condition contains the address of the slave in the first 7 bits and the eighth bit tells whether the master is receiving data from the slave or transmitting data to the slave. When an address is sent, each device in the system compares the first seven bits after a start condition with its address. If they match, the device considers itself addressed by the master.

The Slave ADdress (SAD) associated to the LSM6DS3H is 110101xb. The SDO/SA0 pin can be used to modify the less significant bit of the device address. If the SDO/SA0 pin is connected to the supply voltage, LSb is '1' (address 1101011b); else if the SDO/SA0 pin is connected to ground, the LSb value is '0' (address 1101010b). This solution permits to connect and address two different inertial modules to the same I<sup>2</sup>C bus.

Data transfer with acknowledge is mandatory. The transmitter must release the SDA line during the acknowledge pulse. The receiver must then pull the data line LOW so that it remains stable low during the HIGH period of the acknowledge clock pulse. A receiver which has been addressed is obliged to generate an acknowledge after each byte of data received.

The I<sup>2</sup>C embedded inside the LSM6DS3H behaves like a slave device and the following protocol must be adhered to. After the start condition (ST) a slave address is sent, once a slave acknowledge (SAK) has been returned, an 8-bit sub-address (SUB) is transmitted. The increment of the address is configured by the *CTRL3\_C* (12h) (IF\_INC).

The slave address is completed with a Read/Write bit. If the bit is '1' (Read), a repeated START (SR) condition must be issued after the two sub-address bytes; if the bit is '0' (Write) the master will transmit to the slave with direction unchanged. *Table 11* explains how the SAD+Read/Write bit pattern is composed, listing all the possible configurations.

Table 11. SAD+Read/Write patterns

| Command | SAD[6:1] | SAD[0] = SA0 | R/W | SAD+R/W        |
|---------|----------|--------------|-----|----------------|
| Read    | 110101   | 0            | 1   | 11010101 (D5h) |
| Write   | 110101   | 0            | 0   | 11010100 (D4h) |
| Read    | 110101   | 1            | 1   | 11010111 (D7h) |
| Write   | 110101   | 1            | 0   | 11010110 (D6h) |

Table 12. Transfer when master is writing one byte to slave

| Master | ST | SAD + W |     | SUB |     | DATA |     | SP |
|--------|----|---------|-----|-----|-----|------|-----|----|
| Slave  |    |         | SAK |     | SAK |      | SAK |    |

Table 13. Transfer when master is writing multiple bytes to slave

| Master | ST | SAD + W |     | SUB |     | DATA |     | DATA |     | SP |
|--------|----|---------|-----|-----|-----|------|-----|------|-----|----|
| Slave  |    |         | SAK |     | SAK |      | SAK |      | SAK |    |



LSM6DS3H Digital interfaces

Table 14. Transfer when master is receiving (reading) one byte of data from slave

| Master | ST | SAD + W |     | SUB |     | SR | SAD + R |     |      | NMAK | SP |
|--------|----|---------|-----|-----|-----|----|---------|-----|------|------|----|
| Slave  |    |         | SAK |     | SAK |    |         | SAK | DATA |      |    |

Table 15. Transfer when master is receiving (reading) multiple bytes of data from slave

| Maste | r ST | SAD+W |     | SUB |     | SR | SAD+R |     |      | MAK |          | MAK |      | NMAK | SP |
|-------|------|-------|-----|-----|-----|----|-------|-----|------|-----|----------|-----|------|------|----|
| Slave |      |       | SAK |     | SAK |    |       | SAK | DATA |     | DAT<br>A |     | DATA |      |    |

Data are transmitted in byte format (DATA). Each data transfer contains 8 bits. The number of bytes transferred per transfer is unlimited. Data is transferred with the Most Significant bit (MSb) first. If a receiver can't receive another complete byte of data until it has performed some other function, it can hold the clock line, SCL LOW to force the transmitter into a wait state. Data transfer only continues when the receiver is ready for another byte and releases the data line. If a slave receiver doesn't acknowledge the slave address (i.e. it is not able to receive because it is performing some real-time function) the data line must be left HIGH by the slave. The master can then abort the transfer. A LOW to HIGH transition on the SDA line while the SCL line is HIGH is defined as a STOP condition. Each data transfer must be terminated by the generation of a STOP (SP) condition.

In the presented communication format MAK is Master acknowledge and NMAK is No Master Acknowledge.

## 6.2 SPI bus interface

The LSM6DS3H SPI is a bus slave. The SPI allows writing and reading the registers of the device.

The serial interface communicates to the application using 4 wires: CS, SPC, SDI and SDO.

Figure 9. Read and write protocol

**CS** is the serial port enable and it is controlled by the SPI master. It goes low at the start of the transmission and goes back high at the end. **SPC** is the serial port clock and it is controlled by the SPI master. It is stopped high when **CS** is high (no transmission). **SDI** and **SDO** are, respectively, the serial port data input and output. Those lines are driven at the falling edge of **SPC** and should be captured at the rising edge of **SPC**.

Digital interfaces LSM6DS3H

Both the read register and write register commands are completed in 16 clock pulses or in multiples of 8 in case of multiple read/write bytes. Bit duration is the time between two falling edges of **SPC**. The first bit (bit 0) starts at the first falling edge of **SPC** after the falling edge of **CS** while the last bit (bit 15, bit 23, ...) starts at the last falling edge of SPC just before the rising edge of **CS**.

**bit 0**:  $R\overline{W}$  bit. When 0, the data DI(7:0) is written into the device. When 1, the data DO(7:0) from the device is read. In latter case, the chip will drive **SDO** at the start of bit 8.

bit 1-7: address AD(6:0). This is the address field of the indexed register.

bit 8-15: data DI(7:0) (write mode). This is the data that is written into the device (MSb first).

bit 8-15: data DO(7:0) (read mode). This is the data that is read from the device (MSb first).

In multiple read/write commands further blocks of 8 clock periods will be added. When the CTRL3\_C (12h) (IF\_INC) bit is '0', the address used to read/write data remains the same for every block. When the CTRL3\_C (12h) (IF\_INC) bit is '1', the address used to read/write data is increased at every block.

The function and the behavior of **SDI** and **SDO** remain unchanged.

#### 6.2.1 SPI read

Figure 10. SPI read protocol

The SPI Read command is performed with 16 clock pulses. A multiple byte read command is performed by adding blocks of 8 clock pulses to the previous one.

bit 0: READ bit. The value is 1.

bit 1-7: address AD(6:0). This is the address field of the indexed register.

**bit 8-15**: data DO(7:0) (read mode). This is the data that will be read from the device (MSb first).

bit 16-...: data DO(...-8). Further data in multiple byte reads.

LSM6DS3H Digital interfaces

Figure 11. Multiple byte SPI read protocol (2-byte example)

## 6.2.2 SPI write

Figure 12. SPI write protocol



The SPI Write command is performed with 16 clock pulses. A multiple byte write command is performed by adding blocks of 8 clock pulses to the previous one.

bit 0: WRITE bit. The value is 0.

bit 1 -7: address AD(6:0). This is the address field of the indexed register.

*bit 8-15*: data DI(7:0) (write mode). This is the data that is written inside the device (MSb first).

bit 16-...: data DI(...-8). Further data in multiple byte writes.

Figure 13. Multiple byte SPI write protocol (2-byte example)



Digital interfaces LSM6DS3H

### 6.2.3 SPI read in 3-wire mode

A 3-wire mode is entered by setting the *CTRL3\_C* (12h) (SIM) bit equal to '1' (SPI serial interface mode selection).

Figure 14. SPI read protocol in 3-wire mode



The SPI read command is performed with 16 clock pulses:

bit 0: READ bit. The value is 1.

bit 1-7: address AD(6:0). This is the address field of the indexed register.

bit 8-15: data DO(7:0) (read mode). This is the data that is read from the device (MSb first).

A multiple read command is also available in 3-wire mode.

LSM6DS3H Application hints

# 7 Application hints

## 7.1 LSM6DS3H electrical connections in Mode 1

Mode1 HOST I2C / SPI (3/4-SM6DS3F NC<sup>(1)</sup> SDO/SA0 11 TOP NC<sup>(1)</sup> SDx VIEW SCx INT2 GND or VDDIO 4 8 INT1 I<sup>2</sup>C configuration VDD Vdd\_IO VDDIO GND 100 nF GND SCL Vdd\_IO SDA 100 nF Pull-up to be added GND R<sub>pu</sub>=10kOhm

Figure 15. LSM6DS3H electrical connections in Mode 1

1. Leave pin electrically unconnected and soldered to PCB.

The device core is supplied through the Vdd line. Power supply decoupling capacitors (C1,  $C2 = 100 \, nF$  ceramic) should be placed as near as possible to the supply pin of the device (common design practice).

The functionality of the device and the measured acceleration/angular rate data is selectable and accessible through the SPI/I<sup>2</sup>C interface.

The functions, the threshold and the timing of the two interrupt pins for each sensor can be completely programmed by the user through the SPI/I<sup>2</sup>C interface.

Application hints LSM6DS3H

## 7.2 LSM6DS3H electrical connections in Mode 2

Mode2 HOST I2C / SPI (3/4-v LSM6DS3H NC (1) DO/SAO TOP NC<sup>(1)</sup> MSDA **VIEW** MSCL MDRDY/INT2 4 8 VDD 7 GND GND VDDIO 100 nF I<sup>2</sup>C configuration GND Vdd\_IO C2 Vdd\_IO 100 nF SCL **GND** SDA Pull-up to be added R<sub>pu</sub>=10kOhm

Figure 16. LSM6DS3H electrical connections in Mode 2

1. Leave pin electrically unconnected and soldered to PCB.

The device core is supplied through the Vdd line. Power supply decoupling capacitors (C1, C2 = 100 nF ceramic) should be placed as near as possible to the supply pin of the device (common design practice).

The functionality of the device and the measured acceleration/angular rate data is selectable and accessible through the SPI/I<sup>2</sup>C interface.

The functions, the threshold and the timing of the two interrupt pins for each sensor can be completely programmed by the user through the SPI/I<sup>2</sup>C interface.

LSM6DS3H Application hints

## 7.3 LSM6DS3H electrical connections in Mode 3

Figure 17. LSM6DS3H electrical connections in Mode 3 (SPI 4-wire primary interface configuration)



1. Leave pin electrically unconnected and soldered to PCB.

The device core is supplied through the Vdd line. Power supply decoupling capacitors (C1,  $C2 = 100 \, nF$  ceramic) should be placed as near as possible to the supply pin of the device (common design practice).

The functionality of the device and the measured acceleration/angular rate data is selectable and accessible through the SPI/I<sup>2</sup>C interface.

The functions, the threshold and the timing of the two interrupt pins for each sensor can be completely programmed by the user through the SPI/I<sup>2</sup>C interface.

In the primary SPI connection, the gyroscope output data is available in registers 22h to 27h with user-selected FS and ODR. In the auxiliary SPI, the gyroscope output is available in registers 22h to 27h @ 3.3 kHz and FS = 250 dps.

Register mapping LSM6DS3H

# 8 Register mapping

The table given below provides a list of the 8/16 bit registers embedded in the device and the corresponding addresses.

Table 16. Registers address map

| Nama                       | Time | Regist | er address | Default   | Comment                                            |  |
|----------------------------|------|--------|------------|-----------|----------------------------------------------------|--|
| Name                       | Type | Hex    | Binary     | - Default | Comment                                            |  |
| RESERVED                   | -    | 00     | 00000000   | 00000000  | Reserved                                           |  |
| FUNC_CFG_ACCESS            | r/w  | 01     | 00000001   | 00000000  | Embedded<br>functions<br>configuration<br>register |  |
| RESERVED                   | -    | 02     | 0000010    | -         | Reserved                                           |  |
| RESERVED                   | -    | 03     | 00000011   | -         | Reserved                                           |  |
| SENSOR_SYNC_TIME_<br>FRAME | r/w  | 04     | 00000100   | 00000000  | Sensor sync configuration register                 |  |
| RESERVED                   | -    | 05     | 00000101   | -         | Reserved                                           |  |
| FIFO_CTRL1                 | r/w  | 06     | 00000110   | 00000000  |                                                    |  |
| FIFO_CTRL2                 | r/w  | 07     | 00000111   | 00000000  | FIFO                                               |  |
| FIFO_CTRL3                 | r/w  | 08     | 00001000   | 00000000  | configuration                                      |  |
| FIFO_CTRL4                 | r/w  | 09     | 00001001   | 00000000  | registers                                          |  |
| FIFO_CTRL5                 | r/w  | 0A     | 00001010   | 00000000  | ]                                                  |  |
| ORIENT_CFG_G               | r/w  | 0B     | 00001011   | 00000000  |                                                    |  |
| RESERVED                   | -    | 0C     | 00001100   | -         | Reserved                                           |  |
| INT1_CTRL                  | r/w  | 0D     | 00001101   | 00000000  | INT1 pin control                                   |  |
| INT2_CTRL                  | r/w  | 0E     | 00001110   | 00000000  | INT2 pin control                                   |  |
| WHO_AM_I                   | r    | 0F     | 00001111   | 01101001  | Who I am ID                                        |  |
| CTRL1_XL                   | r/w  | 10     | 00010000   | 00000000  |                                                    |  |
| CTRL2_G                    | r/w  | 11     | 00010001   | 00000000  | ]                                                  |  |
| CTRL3_C                    | r/w  | 12     | 00010010   | 00000100  | ]                                                  |  |
| CTRL4_C                    | r/w  | 13     | 00010011   | 00000000  |                                                    |  |
| CTRL5_C                    | r/w  | 14     | 00010100   | 00000000  | Accelerometer and gyroscope                        |  |
| CTRL6_C                    | r/w  | 15     | 00010101   | 00000000  | control                                            |  |
| CTRL7_G                    | r/w  | 16     | 00010110   | 00000000  | - registers                                        |  |
| CTRL8_XL                   | r/w  | 17     | 0001 0111  | 00000000  | ]                                                  |  |
| CTRL9_XL                   | r/w  | 18     | 00011000   | 00111000  | ]                                                  |  |
| CTRL10_C                   | r/w  | 19     | 00011001   | 00111000  | ]                                                  |  |

LSM6DS3H Register mapping

Table 16. Registers address map (continued)

| Nama                                                        | T    | Registe | r address | Defect   | Comment                                                       |  |
|-------------------------------------------------------------|------|---------|-----------|----------|---------------------------------------------------------------|--|
| Name                                                        | Туре | Hex     | Binary    | Default  | Comment                                                       |  |
| MASTER_CONFIG                                               | r/w  | 1A      | 00011010  | 00000000 | I <sup>2</sup> C master<br>configuration<br>register          |  |
| WAKE_UP_SRC                                                 | r    | 1B      | 00011011  | output   |                                                               |  |
| TAP_SRC                                                     | r    | 1C      | 00011100  | output   | Interrupt<br>registers                                        |  |
| D6D_SRC                                                     | r    | 1D      | 00011101  | output   |                                                               |  |
| STATUS_REG <sup>(1)</sup> /<br>STATUS_SPIAux <sup>(2)</sup> | r    | 1E      | 00011110  | output   | Status data<br>register for user<br>interface and<br>OIS data |  |
| RESERVED                                                    | -    | 1F      | 00011111  | -        | Reserved                                                      |  |
| OUT_TEMP_L                                                  | r    | 20      | 00100000  | output   | Temperature                                                   |  |
| OUT_TEMP_H                                                  | r    | 21      | 00100001  | output   | output data registers                                         |  |
| OUTX_L_G                                                    | r    | 22      | 00100010  | output   |                                                               |  |
| OUTX_H_G                                                    | r    | 23      | 00100011  | output   | Gyroscope                                                     |  |
| OUTY_L_G                                                    | r    | 24      | 00100100  | output   | output registers<br>for user                                  |  |
| OUTY_H_G                                                    | r    | 25      | 00100101  | output   | interface and                                                 |  |
| OUTZ_L_G                                                    | r    | 26      | 00100110  | output   | OIS data                                                      |  |
| OUTZ_H_G                                                    | r    | 27      | 00100111  | output   |                                                               |  |
| OUTX_L_XL                                                   | r    | 28      | 00101000  | output   |                                                               |  |
| OUTX_H_XL                                                   | r    | 29      | 00101001  | output   |                                                               |  |
| OUTY_L_XL                                                   | r    | 2A      | 00101010  | output   | Accelerometer                                                 |  |
| OUTY_H_XL                                                   | r    | 2B      | 00101011  | output   | output registers                                              |  |
| OUTZ_L_XL                                                   | r    | 2C      | 00101100  | output   | ]                                                             |  |
| OUTZ_H_XL                                                   | r    | 2D      | 00101101  | output   |                                                               |  |

Register mapping LSM6DS3H

Table 16. Registers address map (continued)

| Nome             | Toma | Registe | r address | Defects | Comment                    |  |
|------------------|------|---------|-----------|---------|----------------------------|--|
| Name             | Type | Hex     | Binary    | Default | Comment                    |  |
| SENSORHUB1_REG   | r    | 2E      | 00101110  | output  |                            |  |
| SENSORHUB2_REG   | r    | 2F      | 00101111  | output  |                            |  |
| SENSORHUB3_REG   | r    | 30      | 00110000  | output  |                            |  |
| SENSORHUB4_REG   | r    | 31      | 00110001  | output  |                            |  |
| SENSORHUB5_REG   | r    | 32      | 00110010  | output  |                            |  |
| SENSORHUB6_REG   | r    | 33      | 00110011  | output  | Sensor hub                 |  |
| SENSORHUB7_REG   | r    | 34      | 00110100  | output  | output registers           |  |
| SENSORHUB8_REG   | r    | 35      | 00110101  | output  |                            |  |
| SENSORHUB9_REG   | r    | 36      | 00110110  | output  |                            |  |
| SENSORHUB10_REG  | r    | 37      | 00110111  | output  |                            |  |
| SENSORHUB11_REG  | r    | 38      | 00111000  | output  |                            |  |
| SENSORHUB12_REG  | r    | 39      | 00111001  | output  |                            |  |
| FIFO_STATUS1     | r    | 3A      | 00111010  | output  |                            |  |
| FIFO_STATUS2     | r    | 3B      | 00111011  | output  | FIFO status                |  |
| FIFO_STATUS3     | r    | 3C      | 00111100  | output  | registers                  |  |
| FIFO_STATUS4     | r    | 3D      | 00111101  | output  |                            |  |
| FIFO_DATA_OUT_L  | r    | 3E      | 00111110  | output  | FIFO data                  |  |
| FIFO_DATA_OUT_H  | r    | 3F      | 00111111  | output  | output registers           |  |
| TIMESTAMP0_REG   | r    | 40      | 01000000  | output  |                            |  |
| TIMESTAMP1_REG   | r    | 41      | 01000001  | output  | Timestamp output registers |  |
| TIMESTAMP2_REG   | r/w  | 42      | 01000010  | output  |                            |  |
| RESERVED         | -    | 43-48   |           | -       | Reserved                   |  |
| STEP_TIMESTAMP_L | r    | 49      | 0100 1001 | output  | Step counter               |  |
| STEP_TIMESTAMP_H | r    | 4A      | 0100 1010 | output  | timestamp<br>registers     |  |
| STEP_COUNTER_L   | r    | 4B      | 01001011  | output  | Step counter               |  |
| STEP_COUNTER_H   | r    | 4C      | 01001100  | output  | output registers           |  |
| SENSORHUB13_REG  | r    | 4D      | 01001101  | output  |                            |  |
| SENSORHUB14_REG  | r    | 4E      | 01001110  | output  |                            |  |
| SENSORHUB15_REG  | r    | 4F      | 01001111  | output  | Sensor hub                 |  |
| SENSORHUB16_REG  | r    | 50      | 01010000  | output  | output registers           |  |
| SENSORHUB17_REG  | r    | 51      | 01010001  | output  |                            |  |
| SENSORHUB18_REG  | r    | 52      | 01010010  | output  |                            |  |
| FUNC_SRC         | r    | 53      | 01010011  | output  | Interrupt<br>register      |  |



LSM6DS3H Register mapping

Table 16. Registers address map (continued)

|                 |      |         | con map (con |          |                           |  |
|-----------------|------|---------|--------------|----------|---------------------------|--|
| Name            | Туре | Registe | r address    | Default  | Comment                   |  |
| Nume            | Турс | Hex     | Binary       | Delaan   | Commont                   |  |
| RESERVED        | -    | 54-57   |              | -        | Reserved                  |  |
| TAP_CFG         | r/w  | 58      | 01011000     | 00000000 |                           |  |
| TAP_THS_6D      | r/w  | 59      | 01011001     | 00000000 |                           |  |
| INT_DUR2        | r/w  | 5A      | 01011010     | 00000000 |                           |  |
| WAKE_UP_THS     | r/w  | 5B      | 01011011     | 00000000 | Interrupt                 |  |
| WAKE_UP_DUR     | r/w  | 5C      | 01011100     | 00000000 | registers                 |  |
| FREE_FALL       | r/w  | 5D      | 01011101     | 00000000 |                           |  |
| MD1_CFG         | r/w  | 5E      | 01011110     | 00000000 |                           |  |
| MD2_CFG         | r/w  | 5F      | 01011111     | 00000000 |                           |  |
| RESERVED        | -    | 60-65   |              | -        | Reserved                  |  |
| OUT_MAG_RAW_X_L | r    | 66      | 0110 0110    | output   |                           |  |
| OUT_MAG_RAW_X_H | r    | 67      | 0110 0111    | output   | External                  |  |
| OUT_MAG_RAW_Y_L | r    | 68      | 0110 1000    | output   | magnetometer              |  |
| OUT_MAG_RAW_Y_H | r    | 69      | 0110 1001    | output   | raw data output registers |  |
| OUT_MAG_RAW_Z_L | r    | 6A      | 0110 1010    | output   | Togisters                 |  |
| OUT_MAG_RAW_X_H | r    | 6B      | 0110 1011    | output   |                           |  |
| CTRL_SPIAux     | r/w  | 70      | 0111 0000    | 00000000 | OIS data control register |  |

<sup>1.</sup> This register status is read using the primary interface for user interface gyroscope data.

Registers marked as *Reserved* must not be changed. Writing to those registers may cause permanent damage to the device.

The content of the registers that are loaded at boot should not be changed. They contain the factory calibration values. Their content is automatically restored when the device is powered up.

<sup>2.</sup> This register status is read using the auxiliary SPI for OIS gyroscope data.

# 9 Register description

The device contains a set of registers which are used to control its behavior and to retrieve linear acceleration, angular rate and temperature data. The register addresses, made up of 7 bits, are used to identify them and to write the data through the serial interface.

## 9.1 FUNC\_CFG\_ACCESS (01h)

Enable embedded functions register (r/w).

#### Table 17. FUNC\_CFG\_ACCESS register

<sup>1.</sup> This bit must be set to '0' for the correct operation of the device.

#### Table 18. FUNC\_CFG\_ACCESS register description

|                | Enable access to the embedded functions configuration registers <sup>(1)</sup> from address 02h to 32h. Default value: 0. |
|----------------|---------------------------------------------------------------------------------------------------------------------------|
| TELING CEG ENT | (0: disable access to embedded functions configuration registers;                                                         |
|                | 1: enable access to embedded functions configuration registers)                                                           |

<sup>1.</sup> The embedded functions configuration registers details are available in 10: Embedded functions register mapping and 11: Embedded functions registers description.

## 9.2 SENSOR\_SYNC\_TIME\_FRAME (04h)

Sensor synchronization time frame register (r/w).

### Table 19. SENSOR\_SYNC\_TIME\_FRAME register

| TPH_7         TPH_6         TPH_5         TPH_4         TPH_3         TPH_2         TPH_1 | TPH_0 |
|-------------------------------------------------------------------------------------------|-------|
|-------------------------------------------------------------------------------------------|-------|

## Table 20. ISENSOR\_SYNC\_TIME\_FRAME register description

|            | Sensor synchronization time frame with the step of 500 ms and full range of 5 s. |
|------------|----------------------------------------------------------------------------------|
| TPH_ [7:0] | Unsigned 8-bit.                                                                  |
|            | Default value: 0000 0000                                                         |

# 9.3 FIFO\_CTRL1 (06h)

FIFO control register (r/w).

### Table 21. FIFO\_CTRL1 register

| FTH_7 | FTH_1 | FTH_0 |
|-------|-------|-------|
|-------|-------|-------|

#### Table 22. FIFO\_CTRL1 register description

|           | FIFO threshold level setting <sup>(1)</sup> . Default value: 0000 0000.               |
|-----------|---------------------------------------------------------------------------------------|
| FTH [7:0] | Watermark flag rises when the number of bytes written to FIFO after the next write is |
| []        | greater than or equal to the threshold level.                                         |
|           | Minimum resolution for the FIFO is 1 LSB = 2 bytes (1 word) in FIFO                   |

<sup>1.</sup> For a complete watermark threshold configuration, consider FTH\_[11:8] in FIFO\_CTRL2 (07h).

**57/** 

48/104 DocID028370 Rev 4

# 9.4 FIFO\_CTRL2 (07h)

FIFO control register (r/w).

## Table 23. FIFO\_CTRL2 register

| TIMER_PEDO | TIMER_PEDO | n(1) | O(1) | FTH 11 | FTH10  | FTH 9   | FTH 8   |
|------------|------------|------|------|--------|--------|---------|---------|
| _FIFO_EN   | _FIFO_DRDY | 0    | "    |        | 111110 | 1 111_3 | 1 111_0 |

<sup>1.</sup> This bit must be set to '0' for the correct operation of the device.

#### Table 24. FIFO CTRL2 register description

| TIMER_PEDO<br>_FIFO_EN | Enable pedometer step counter and timestamp as 4 <sup>th</sup> FIFO data set. Default: 0                                                                     |
|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                        | (0: disable step counter and timestamp data as 4 <sup>th</sup> FIFO data set;<br>1: enable step counter and timestamp data as 4 <sup>th</sup> FIFO data set) |
| TIMER PEDO             | FIFO write mode <sup>(1)</sup> . Default: 0                                                                                                                  |
| FIFO DRDY              | (0: enable write in FIFO based on XL/Gyro data-ready;                                                                                                        |
|                        | 1: enable write in FIFO at every step detected by step counter.)                                                                                             |
|                        | FIFO threshold level setting <sup>(2)</sup> . Default value: 0000                                                                                            |
| FTH_[11:8]             | Watermark flag rises when the number of bytes written to FIFO after the next write is greater than or equal to the threshold level.                          |
|                        | Minimum resolution for the FIFO is 1LSB = 2 bytes (1 word) in FIFO                                                                                           |
|                        |                                                                                                                                                              |

- 1. This bit is effective if the DATA\_VALID\_SEL\_FIFO bit of the MASTER\_CONFIG (1Ah) register is set to 0.
- 2. For a complete watermark threshold configuration, consider FTH\_[7:0] in FIFO\_CTRL1 (06h)

# 9.5 FIFO\_CTRL3 (08h)

FIFO control register (r/w).

### Table 25. FIFO\_CTRL3 register

| O <sup>(1)</sup> | o(1) | DEC_FIFO | DEC_FIFO | DEC_FIFO | DEC_FIFO | DEC_FIFO | DEC_FIFO |
|------------------|------|----------|----------|----------|----------|----------|----------|
| 0. 7             | 0.,  | _GYRO2   | _GYRO1   | _GYRO0   | _XL2     | _XL1     | _XL0     |

<sup>1.</sup> This bit must be set to '0' for the correct operation of the device.

### Table 26. FIFO\_CTRL3 register description

| DEC_FIFO_GYRO [2:0] | Gyro FIFO (first data set) decimation setting. Default: 000 For the configuration setting, refer to <i>Table 27</i> .           |
|---------------------|---------------------------------------------------------------------------------------------------------------------------------|
| DEC_FIFO_XL [2:0]   | Accelerometer FIFO (second data set) decimation setting. Default: 000 For the configuration setting, refer to <i>Table 28</i> . |

Table 27. Gyro FIFO decimation setting

| DEC_FIFO_GYRO [2:0] | Configuration             |
|---------------------|---------------------------|
| 000                 | Gyro sensor not in FIFO   |
| 001                 | No decimation             |
| 010                 | Decimation with factor 2  |
| 011                 | Decimation with factor 3  |
| 100                 | Decimation with factor 4  |
| 101                 | Decimation with factor 8  |
| 110                 | Decimation with factor 16 |
| 111                 | Decimation with factor 32 |

## Table 28. Accelerometer FIFO decimation setting

| DEC_FIFO_XL [2:0] | Configuration                    |
|-------------------|----------------------------------|
| 000               | Accelerometer sensor not in FIFO |
| 001               | No decimation                    |
| 010               | Decimation with factor 2         |
| 011               | Decimation with factor 3         |
| 100               | Decimation with factor 4         |
| 101               | Decimation with factor 8         |
| 110               | Decimation with factor 16        |
| 111               | Decimation with factor 32        |

# 9.6 FIFO\_CTRL4 (09h)

FIFO control register (r/w).

## Table 29. FIFO\_CTRL4 register

| n(1) | ONLY_HIGH | DEC_DS4 | DEC_DS4 | DEC_DS4 | DEC_DS3 | DEC_DS3 | DEC_DS3 |  |
|------|-----------|---------|---------|---------|---------|---------|---------|--|
| 0, , | _DATA     | _FIFO2  | _FIFO1  | _FIFO0  | _FIFO2  | _FIFO1  | _FIFO0  |  |

<sup>1.</sup> This bit must be set to '0' for the correct operation of the device.

## Table 30. FIFO\_CTRL4 register description

| ONLY_HIGH_DATA    | 8-bit data storage in FIFO. Default: 0 (0: disable MSByte only memorization in FIFO for XL and Gyro; 1: enable MSByte only memorization in FIFO for XL and Gyro in FIFO) |
|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DEC_DS4_FIFO[2:0] | Fourth FIFO data set decimation setting. Default: 000 For the configuration setting, refer to <i>Table 31</i> .                                                          |
| DEC_DS3_FIFO[2:0] | Third FIFO data set decimation setting. Default: 000 For the configuration setting, refer to <i>Table 32</i> .                                                           |

50/104 DocID028370 Rev 4

Table 31. Fourth FIFO data set decimation setting

| DEC_DS4_FIFO[2:0] | Configuration                    |
|-------------------|----------------------------------|
| 000               | Fourth FIFO data set not in FIFO |
| 001               | No decimation                    |
| 010               | Decimation with factor 2         |
| 011               | Decimation with factor 3         |
| 100               | Decimation with factor 4         |
| 101               | Decimation with factor 8         |
| 110               | Decimation with factor 16        |
| 111               | Decimation with factor 32        |

## Table 32. Third FIFO data set decimation setting

| DEC_DS3_FIFO[2:0] | Configuration                   |
|-------------------|---------------------------------|
| 000               | Third FIFO data set not in FIFO |
| 001               | No decimation                   |
| 010               | Decimation with factor 2        |
| 011               | Decimation with factor 3        |
| 100               | Decimation with factor 4        |
| 101               | Decimation with factor 8        |
| 110               | Decimation with factor 16       |
| 111               | Decimation with factor 32       |

# 9.7 FIFO\_CTRL5 (0Ah)

FIFO control register (r/w).

## Table 33. FIFO\_CTRL5 register

| n(1) | ODR_   | ODR_   | ODR_   | ODR_   | FIFO_  | FIFO_  | FIFO_  |
|------|--------|--------|--------|--------|--------|--------|--------|
| 0(1) | FIFO_3 | FIFO_2 | FIFO_1 | FIFO_0 | MODE_2 | MODE_1 | MODE_0 |

<sup>1.</sup> This bit must be set to '0' for the correct operation of the device.

## Table 34. FIFO\_CTRL5 register description

| ODR FIFO [3:0]  | FIFO ODR selection, setting FIFO_MODE also. Default: 0000           |
|-----------------|---------------------------------------------------------------------|
|                 | For the configuration setting, refer to <i>Table 35</i>             |
| FIFO MODE [2:0] | FIFO mode selection bits, setting ODR_FIFO also. Default value: 000 |
|                 | For the configuration setting refer to <i>Table 36</i>              |

### Table 35. FIFO ODR selection

| ODR_FIFO_[3:0] | Configuration <sup>(1)</sup> |
|----------------|------------------------------|
| 0000           | FIFO disabled                |
| 0001           | FIFO ODR is set to 12.5 Hz   |
| 0010           | FIFO ODR is set to 26 Hz     |
| 0011           | FIFO ODR is set to 52 Hz     |
| 0100           | FIFO ODR is set to 104 Hz    |
| 0101           | FIFO ODR is set to 208 Hz    |
| 0110           | FIFO ODR is set to 416 Hz    |
| 0111           | FIFO ODR is set to 833 Hz    |
| 1000           | FIFO ODR is set to 1.66 kHz  |
| 1001           | FIFO ODR is set to 3.33 kHz  |
| 1010           | FIFO ODR is set to 6.66 kHz  |

If the device is working at an ODR slower than the one selected, FIFO ODR is limited to that ODR value.
 Moreover, these bits are effective if both the DATA\_VALID\_SEL FIFO bit of MASTER\_CONFIG (1Ah) and the TIMER\_PEDO\_FIFO\_DRDY bit of FIFO\_CTRL2 (07h) are set to 0.

### Table 36. FIFO mode selection

| FIFO_MODE_[2:0] | Configuration mode                                                             |
|-----------------|--------------------------------------------------------------------------------|
| 000             | Bypass mode. FIFO disabled.                                                    |
| 001             | FIFO mode. Stops collecting data when FIFO is full.                            |
| 010             | Reserved                                                                       |
| 011             | Continuous mode until trigger is deasserted, then FIFO mode.                   |
| 100             | Bypass mode until trigger is deasserted, then Continuous mode.                 |
| 101             | Reserved                                                                       |
| 110             | Continuous mode. If the FIFO is full, the new sample overwrites the older one. |
| 111             | Reserved                                                                       |

# 9.8 ORIENT\_CFG\_G (0Bh)

Angular rate sensor sign and orientation register (r/w).

## Table 37. ORIENT\_CFG\_G register

| 0 <sup>(1)</sup> | 0 <sup>(1)</sup> | SignX_G | SignY_G | SignZ_G | Orient_2 | Orient_1 | Orient_0 |
|------------------|------------------|---------|---------|---------|----------|----------|----------|
|------------------|------------------|---------|---------|---------|----------|----------|----------|

<sup>1.</sup> This bit must be set to '0' for the correct operation of the device.

52/104 DocID028370 Rev 4

## Table 38. ORIENT\_CFG\_G register description

| SignX_G      | Pitch axis (X) angular rate sign. Default value: 0 (0: positive sign; 1: negative sign)                              |
|--------------|----------------------------------------------------------------------------------------------------------------------|
| SignY_G      | Roll axis (Y) angular rate sign. Default value: 0 (0: positive sign; 1: negative sign)                               |
| SignZ_G      | Yaw axis (Z) angular rate sign. Default value: 0 (0: positive sign; 1: negative sign)                                |
| Orient [2:0] | Directional user-orientation selection. Default value: 000 For the configuration setting, refer to <i>Table 39</i> . |

## Table 39. Settings for orientation of axes

| Orient [2:0] | 000 | 001 | 010 | 011 | 100 | 101 |
|--------------|-----|-----|-----|-----|-----|-----|
| Pitch        | Х   | Х   | Υ   | Υ   | Z   | Z   |
| Roll         | Υ   | Z   | Х   | Z   | Х   | Υ   |
| Yaw          | Z   | Υ   | Z   | Х   | Υ   | Х   |

# 9.9 INT1\_CTRL (0Dh)

INT1 pad control register (r/w).

Each bit in this register enables a signal to be carried through INT1. The pad's output will supply the OR combination of the selected signals.

### Table 40. INT1\_CTRL register

| INT1_<br>STEP_<br>DETECTOR | INT1_SIGN<br>_MOT | INT1_FULL<br>_FLAG | INT1_<br>FIFO_OVR | INT1_<br>FTH | INT1_<br>BOOT | INT1_<br>DRDY_G | INT1_<br>DRDY_XL |
|----------------------------|-------------------|--------------------|-------------------|--------------|---------------|-----------------|------------------|
|----------------------------|-------------------|--------------------|-------------------|--------------|---------------|-----------------|------------------|

### Table 41. INT1\_CTRL register description

| INT1_STEP_                            | Pedometer step recognition interrupt enable on INT1 pad. Default value: 0 |
|---------------------------------------|---------------------------------------------------------------------------|
| DETECTOR                              | (0: disabled; 1: enabled)                                                 |
| INT1_SIGN_MOT                         | Significant motion interrupt enable on INT1 pad. Default value: 0         |
|                                       | (0: disabled; 1: enabled)                                                 |
| INT1 FULL FLAG                        | FIFO full flag interrupt enable on INT1 pad. Default value: 0             |
| INTI_I OLL_I LAG                      | (0: disabled; 1: enabled)                                                 |
| INT1 FIFO OVR                         | FIFO overrun interrupt on INT1 pad. Default value: 0                      |
|                                       | (0: disabled; 1: enabled)                                                 |
| INT1 FTH                              | FIFO threshold interrupt on INT1 pad. Default value: 0                    |
| "   "   "   "   "   "   "   "   "   " | (0: disabled; 1: enabled)                                                 |
| INT1 BOOT                             | Boot status available on INT1 pad. Default value: 0                       |
| 11111_0001                            | (0: disabled; 1: enabled)                                                 |
| INT1 DRDY G                           | Gyroscope Data Ready on INT1 pad. Default value: 0                        |
| INTI_DRDT_G                           | (0: disabled; 1: enabled)                                                 |
| INT1 DRDY XL                          | Accelerometer Data Ready on INT1 pad. Default value: 0                    |
| INTI_DINDI_XL                         | (0: disabled; 1: enabled)                                                 |

## 9.10 INT2\_CTRL (0Eh)

INT2 pad control register (r/w).

Each bit in this register enables a signal to be carried through INT2. The pad's output will supply the OR combination of the selected signals.

Table 42. INT2\_CTRL register

| INT2_STE | INT2_STEP_<br>COUNT_OV | INT2_<br>FULL_FLAG | INT2_<br>FIFO_OVR | ''' ' ' | INT2_<br>DRDY<br>_TEMP | INT2_<br>DRDY_G | INT2_<br>DRDY_XL |  |
|----------|------------------------|--------------------|-------------------|---------|------------------------|-----------------|------------------|--|
|----------|------------------------|--------------------|-------------------|---------|------------------------|-----------------|------------------|--|

Table 43. INT2 CTRL register description

|                 | Table 40. INTE_OTTE register description                                                               |
|-----------------|--------------------------------------------------------------------------------------------------------|
| INT2_STEP_DELTA | Pedometer step recognition interrupt on delta time <sup>(1)</sup> enable on INT2 pad. Default value: 0 |
|                 | (0: disabled; 1: enabled)                                                                              |
| INT2_STEP_COUNT | Step counter overflow interrupt enable on INT2 pad. Default value: 0                                   |
| _OV             | (0: disabled; 1: enabled)                                                                              |
| INT2_ FULL_FLAG | FIFO full flag interrupt enable on INT2 pad. Default value: 0                                          |
| IN12_ FULL_FLAG | (0: disabled; 1: enabled)                                                                              |
| INTO FIEO OVD   | FIFO overrun interrupt on INT2 pad. Default value: 0                                                   |
| INT2_FIFO_OVR   | (0: disabled; 1: enabled)                                                                              |
| INT2 FTH        | FIFO threshold interrupt on INT2 pad. Default value: 0                                                 |
|                 | (0: disabled; 1: enabled)                                                                              |
| INT2 DRDY TEMP  | Temperature Data Ready in INT2 pad. Default value: 0                                                   |
| INTZ_DRDT_TEWF  | (0: disabled; 1: enabled)                                                                              |
| INTO DRDV C     | Gyroscope Data Ready on INT2 pad. Default value: 0                                                     |
| INT2_DRDY_G     | (0: disabled; 1: enabled)                                                                              |
| INT2 DRDY XL    | Accelerometer Data Ready on INT2 pad. Default value: 0                                                 |
| INTZ_DRDT_AL    | (0: disabled; 1: enabled)                                                                              |
|                 |                                                                                                        |

<sup>1.</sup> Delta time value is defined in register STEP\_COUNT\_DELTA (15h).

## 9.11 WHO\_AM\_I (0Fh)

Who\_AM\_I register (r). This register is a read-only register. Its value is fixed at 69h.

Table 44. WHO\_AM\_I register

| 0 | 1 | 1 | 0 | 1 | 0 | 0 | 1 |
|---|---|---|---|---|---|---|---|
|   |   |   |   | l |   |   |   |

## 9.12 CTRL1\_XL (10h)

Linear acceleration sensor control register 1 (r/w).

Table 45. CTRL1\_XL register

| ODR_XL3 | ODR_XL2 | ODR_XL1 | ODR_XL0 | FS_XL1 | FS_XL0 | BW_XL1 | BW_XL0 |
|---------|---------|---------|---------|--------|--------|--------|--------|
|---------|---------|---------|---------|--------|--------|--------|--------|

54/104 DocID028370 Rev 4



## Table 46. CTRL1\_XL register description

| ODR_XL [3:0] | Output data rate and power mode selection. Default value: 0000 (see <i>Table 47</i> ).                      |
|--------------|-------------------------------------------------------------------------------------------------------------|
| FS_XL [1:0]  | Accelerometer full-scale selection. Default value: 00. (00: ±2 g; 01: ±16 g; 10: ±4 g; 11: ±8 g)            |
| BW_XL [1:0]  | Anti-aliasing filter bandwidth selection. Default value: 00 (00: 400 Hz; 01: 200 Hz; 10: 100 Hz; 11: 50 Hz) |

## Table 47. Accelerometer ODR register setting

| ODR_<br>XL3 | ODR_<br>XL2 | ODR_<br>XL1 | ODR_<br>XL0 | ODR selection [Hz] when XL_HM_MODE = 1 | ODR selection [Hz] when XL_HM_MODE = 0 |
|-------------|-------------|-------------|-------------|----------------------------------------|----------------------------------------|
| 0           | 0           | 0           | 0           | Power-down                             | Power-down                             |
| 0           | 0           | 0           | 1           | 12.5 Hz (low power)                    | 12.5 Hz (high performance)             |
| 0           | 0           | 1           | 0           | 26 Hz (low power)                      | 26 Hz (high performance)               |
| 0           | 0           | 1           | 1           | 52 Hz (low power)                      | 52 Hz (high performance)               |
| 0           | 1           | 0           | 0           | 104 Hz (normal mode)                   | 104 Hz (high performance)              |
| 0           | 1           | 0           | 1           | 208 Hz (normal mode)                   | 208 Hz (high performance)              |
| 0           | 1           | 1           | 0           | 416 Hz (high performance)              | 416 Hz (high performance)              |
| 0           | 1           | 1           | 1           | 833 Hz (high performance)              | 833 Hz (high performance)              |
| 1           | 0           | 0           | 0           | 1.66 kHz (high performance)            | 1.66 kHz (high performance)            |
| 1           | 0           | 0           | 1           | 3.33 kHz (high performance)            | 3.33 kHz (high performance)            |
| 1           | 0           | 1           | 0           | 6.66 kHz (high performance)            | 6.66 kHz (high performance)            |

## Table 48. BW and ODR (high-performance mode)

| ODR <sup>(1)</sup> | Analog filter BW (XL_HM_MODE = 0) |                                         |  |  |  |
|--------------------|-----------------------------------|-----------------------------------------|--|--|--|
| ODIC               | XL_BW_SCAL_ODR = 0                | XL_BW_SCAL_ODR = 1                      |  |  |  |
| 6.66 - 3.33 kHz    | Filter not used                   |                                         |  |  |  |
| 1.66 kHz           | 400 Hz                            |                                         |  |  |  |
| 833 Hz             | 400 Hz                            | Bandwidth is determined by              |  |  |  |
| 416 Hz             | 200 Hz                            | setting BW_XL[1:0] in<br>CTRL1_XL (10h) |  |  |  |
| 208 Hz             | 100 Hz                            | 1 - , ,                                 |  |  |  |
| 104 - 12.5 Hz      | 50 Hz                             |                                         |  |  |  |

<sup>1.</sup> Filter not used when accelerometer is in normal and low-power modes.

# 9.13 CTRL2\_G (11h)

Angular rate sensor control register 2 (r/w).

## Table 49. CTRL2\_G register

| ODR_G3 | ODR_G2 | ODR_G1 | ODR_G0 | FS_G1 | FS_G0 | FS_125 | 0 <sup>(1)</sup> |
|--------|--------|--------|--------|-------|-------|--------|------------------|

<sup>1.</sup> This bit must be set to '0' for the correct operation of the device.

## Table 50. CTRL2\_G register description

| ODR_G [3:0] | Gyroscope output data rate selection. Default value: 0000 (Refer to <i>Table 51</i> )                    |
|-------------|----------------------------------------------------------------------------------------------------------|
| FS_G [1:0]  | Gyroscope full-scale selection. Default value: 00 (00: 245 dps; 01: 500 dps; 10: 1000 dps; 11: 2000 dps) |
| FS_125      | Gyroscope full-scale at 125 dps. Default value: 0 (0: disabled; 1: enabled)                              |

## Table 51. Gyroscope ODR configuration setting

| ODR_G3 | ODR_G2 | ODR_G1 | ODR_G0 | ODR [Hz] when G_HM_MODE = 1 | ODR [Hz] when G_HM_MODE = 0 |
|--------|--------|--------|--------|-----------------------------|-----------------------------|
| 0      | 0      | 0      | 0      | Power down                  | Power down                  |
| 0      | 0      | 0      | 1      | 12.5 Hz (low power)         | 12.5 Hz (high performance)  |
| 0      | 0      | 1      | 0      | 26 Hz (low power)           | 26 Hz (high performance)    |
| 0      | 0      | 1      | 1      | 52 Hz (low power)           | 52 Hz (high performance)    |
| 0      | 1      | 0      | 0      | 104 Hz (normal mode)        | 104 Hz (high performance)   |
| 0      | 1      | 0      | 1      | 208 Hz (normal mode)        | 208 Hz (high performance)   |
| 0      | 1      | 1      | 0      | 416 Hz (high performance)   | 416 Hz (high performance)   |
| 0      | 1      | 1      | 1      | 833 Hz (high performance)   | 833 Hz (high performance)   |
| 1      | 0      | 0      | 0      | 1.66 kHz (high performance) | 1.66 kHz (high performance) |

# 9.14 CTRL3\_C (12h)

Control register 3 (r/w).

## Table 52. CTRL3\_C register

|      |     |           |       |     | _      |     |          |
|------|-----|-----------|-------|-----|--------|-----|----------|
| воот | BDU | H_LACTIVE | PP_OD | SIM | IF_INC | BLE | SW_RESET |

## Table 53. CTRL3\_C register description

| воот      | Reboot memory content. Default value: 0 (0: normal mode; 1: reboot memory content <sup>(1)</sup> )                                                                     |
|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BDU       | Block Data Update. Default value: 0<br>(0: continuous update; 1: output registers not updated until MSB and LSB have been read)                                        |
| H_LACTIVE | Interrupt activation level. Default value: 0 (0: interrupt output pads active high; 1: interrupt output pads active low)                                               |
| PP_OD     | Push-pull/open-drain selection on INT1 and INT2 pads. Default value: 0 (0: push-pull mode; 1: open-drain mode)                                                         |
| SIM       | SPI Serial Interface Mode selection. Default value: 0 (0: 4-wire interface; 1: 3-wire interface).                                                                      |
| IF_INC    | Register address automatically incremented during a multiple byte access with a serial interface (I <sup>2</sup> C or SPI). Default value: 1 (0: disabled; 1: enabled) |
| BLE       | Big/Little Endian Data selection. Default value 0 (0: data LSB @ lower address; 1: data MSB @ lower address)                                                           |
| SW_RESET  | Software reset. Default value: 0 (0: normal mode; 1: reset device) This bit is cleared by hardware after next flash boot.                                              |

Boot request is executed as soon as internal oscillator is turned on. It is possible to set bit while in power-down mode, in this case it will be served at the next normal mode or sleep mode.

# 9.15 CTRL4\_C (13h)

Control register 4 (r/w).

## Table 54. CTRL4\_C register

| XL_BW_<br>SCAL_ODR | SLEEP_G | INT2_on_<br>INT1 | FIFO_<br>TEMP_EN | DRDY_<br>MASK | I2C_disable | 3.3kHz_<br>ODR | STOP_ON<br>_FTH |
|--------------------|---------|------------------|------------------|---------------|-------------|----------------|-----------------|
|--------------------|---------|------------------|------------------|---------------|-------------|----------------|-----------------|

### Table 55. CTRL4\_C register description

| XL_BW_<br>SCAL_ODR | Accelerometer bandwidth selection. Default value: 0 (0 <sup>(1)</sup> : bandwidth determined by ODR selection, refer to <i>Table 48</i> ; 1 <sup>(2)</sup> : bandwidth determined by setting BW_XL[1:0] in <i>CTRL1_XL</i> (10h) register.)           |
|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SLEEP_G            | Gyroscope sleep mode enable. Default value: 0 (0: disabled; 1: enabled)                                                                                                                                                                               |
| INT2_on_INT1       | All interrupt signals available on INT1 pad enable. Default value: 0 (0: interrupt signals divided between INT1 and INT2 pads; 1: all interrupt signals in logic or on INT1 pad)                                                                      |
| FIFO_TEMP_EN       | Enable temperature data as 4 <sup>th</sup> FIFO data set <sup>(3)</sup> . Default: 0 (0: disable temperature data as 4 <sup>th</sup> FIFO data set; 1: enable temperature data as 4 <sup>th</sup> FIFO data set)                                      |
| DRDY_MASK          | Data-ready mask enable. If enabled, when switching from Power-Down to an active mode, the accelerometer and gyroscope data-ready signals are masked until the settling of the sensor filters is completed. Default value: 0 (0: disabled; 1: enabled) |
| I2C_disable        | Disable I <sup>2</sup> C interface. Default value: 0 (0: both I <sup>2</sup> C and SPI enabled; 1: I <sup>2</sup> C disabled, SPI only)                                                                                                               |
| 3.3kHz_ODR         | Enable 3.3 kHz in primary SPI interface. (0: disable; 1: enable 3.3 kHz ODR for gyroscope part with full scale and high-pass filter coherent with control registers setting). <sup>(4) (5)</sup>                                                      |
| STOP_ON_FTH        | Enable FIFO threshold level use. Default value: 0. (0: FIFO depth is not limited; 1: FIFO depth is limited to threshold level)                                                                                                                        |

- 1. Filter used in high-performance mode only with ODR less than 3.33 kHz.
- 2. Filter used in high-performance mode only.
- 3. This bit is effective if the TIMER\_PEDO\_FIFO\_EN bit of FIFO\_CTRL2 (07h) register is set to 0.
- 4. FIFO and gyroscope low-power mode are not supported when this bit is set to '1'.
- 5. DataReady (pulsed or latched) is available on the INT1/INT2 pins.

# 9.16 CTRL5\_C (14h)

Control register 5 (r/w).

### Table 56. CTRL5\_C register

| ROUNDING2 | ROUNDING1 | ROUNDING0 | 0 <sup>(1)</sup> | ST1_G | ST0_G | ST1_XL | ST0_XL | ١ |
|-----------|-----------|-----------|------------------|-------|-------|--------|--------|---|

1. This bit must be set to '0' for the correct operation of the device



## Table 57. CTRL5\_C register description

| ROUNDING[2:0] | Circular burst-mode (rounding) read from output registers. Default: 000 (000: no rounding; Others: refer to <i>Table 58</i> ) |
|---------------|-------------------------------------------------------------------------------------------------------------------------------|
| ST_G [1:0]    | Angular rate sensor self-test enable. Default value: 00 (00: Self-test disabled; Other: refer to <i>Table 59</i> )            |
| ST_XL [1:0]   | Linear acceleration sensor self-test enable. Default value: 00 (00: Self-test disabled; Other: refer to <i>Table 60</i> )     |

## Table 58. Output registers rounding pattern

| ROUNDING[2:0] | Rounding pattern                                                                                                                                        |
|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|
| 000           | No rounding                                                                                                                                             |
| 001           | Accelerometer only                                                                                                                                      |
| 010           | Gyroscope only                                                                                                                                          |
| 011           | Gyroscope + accelerometer                                                                                                                               |
| 100           | Registers from SENSORHUB1_REG (2Eh) to SENSORHUB6_REG (33h) only                                                                                        |
| 101           | Accelerometer + registers from SENSORHUB1_REG (2Eh) to SENSORHUB6_REG (33h)                                                                             |
| 110           | Gyroscope + accelerometer + registers from SENSORHUB1_REG (2Eh) to SENSORHUB6_REG (33h) and registers from SENSORHUB7_REG (34h) to SENSORHUB12_REG(39h) |
| 111           | Gyroscope + accelerometer + registers from SENSORHUB1_REG (2Eh) to SENSORHUB6_REG (33h)                                                                 |

### Table 59. Angular rate sensor self-test mode selection

| ST1_G | ST0_G                     | Self-test mode          |  |
|-------|---------------------------|-------------------------|--|
| 0     | 0                         | Normal mode             |  |
| 0     | 1 Positive sign self-test |                         |  |
| 1     | 0                         | Not allowed             |  |
| 1     | 1                         | Negative sign self-test |  |

#### Table 60. Linear acceleration sensor self-test mode selection

| ST1_XL | ST0_XL        | Self-test mode          |
|--------|---------------|-------------------------|
| 0      | 0 Normal mode |                         |
| 0      | 1             | Positive sign self-test |
| 1      | 0             | Negative sign self-test |
| 1      | 1             | Not allowed             |



# 9.17 CTRL6\_C (15h)

Angular rate sensor control register 6 (r/w).

## Table 61. CTRL6\_C register

|         |       |         | <del>-</del> | _                |                  |                  |                  |
|---------|-------|---------|--------------|------------------|------------------|------------------|------------------|
| TRIG_EN | LVLen | LVL2_EN | XL_HM_MODE   | 0 <sup>(1)</sup> | 0 <sup>(1)</sup> | 0 <sup>(1)</sup> | 0 <sup>(1)</sup> |

<sup>1.</sup> This bit must be set to '0' for the correct operation of the device.

## Table 62. CTRL6\_C register description

| TRIG_EN    | Gyroscope data edge-sensitive trigger enable. Default value: 0 (0: external trigger disabled; 1: external trigger enabled)                                                            |
|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LVLen      | Gyroscope data level-sensitive trigger enable. Default value: 0 (0: level-sensitive trigger disabled; 1: level sensitive trigger enabled)                                             |
| LVL2_EN    | Gyroscope level-sensitive latched enable. Default value: 0 (0: level-sensitive latched disabled; 1: level sensitive latched enabled)                                                  |
| XL_HM_MODE | High-performance operating mode disable for accelerometer <sup>(1)</sup> . Default value: 0 (0: high-performance operating mode enabled; 1: high-performance operating mode disabled) |

<sup>1.</sup> Normal and low-power mode depends on the ODR setting, for details refer to *Table 47*.

## 9.18 CTRL7\_G (16h)

Angular rate sensor control register 7 (r/w).

## Table 63. CTRL7\_G register

| G_HM_MODE | HP_G_<br>EN | HPCF_G1 | HPCF_G0 | HP_G_R<br>ST | ROUNDING_<br>STATUS | 0 <sup>(1)</sup> | 0 <sup>(1)</sup> |
|-----------|-------------|---------|---------|--------------|---------------------|------------------|------------------|

<sup>1.</sup> This bit must be set to '0' for the correct operation of the device.

## Table 64. CTRL7\_G register description

|                     | <u> </u>                                                                                                                                                                    |
|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| G_HM_MODE           | High-performance operating mode disable for gyroscope <sup>(1)</sup> . Default: 0 (0: high-performance operating mode enabled; 1: high-performance operating mode disabled) |
| HP_G_EN             | Gyroscope digital high-pass filter enable. The filter is enabled only if the gyro is in HP mode. Default value: 0 (0: HPF disabled; 1: HPF enabled)                         |
| HP_G_RST            | Gyro digital HP filter reset. Default: 0 (0: gyro digital HP filter reset OFF; 1: gyro digital HP filter reset ON)                                                          |
| ROUNDING_<br>STATUS | Source register rounding function enable on STATUS_REG (1Eh), FUNC_SRC (53h) and WAKE_UP_SRC (1Bh) registers. Default value: 0 (0: disabled; 1: enabled)                    |
| HPCF_G[1:0]         | Gyroscope high-pass filter cutoff frequency selection. Default value: 00. Refer to <i>Table 65</i> .                                                                        |

<sup>1.</sup> Normal and low-power mode depends on the ODR setting, for details refer to *Table 51*.



Table 65. Gyroscope high-pass filter mode configuration

| HPCF_G1 HPCF_G0 |   | High-pass filter cutoff frequency |
|-----------------|---|-----------------------------------|
| 0               | 0 | 0.0081 Hz                         |
| 0               | 1 | 0.0324 Hz                         |
| 1               | 0 | 2.07 Hz                           |
| 1               | 1 | 16.32 Hz                          |

## 9.19 CTRL8\_XL (17h)

Linear acceleration sensor control register 8 (r/w).

## Table 66. CTRL8\_XL register

| LPF2_XL_<br>EN | HPCF_<br>XL1 | HPCF_<br>XL0 | 0 <sup>(1)</sup> | 0 <sup>(1)</sup> | HP_SLOPE_X<br>L_EN | 0 <sup>(1)</sup> | LOW_PASS<br>_ON_6D |  |
|----------------|--------------|--------------|------------------|------------------|--------------------|------------------|--------------------|--|
|----------------|--------------|--------------|------------------|------------------|--------------------|------------------|--------------------|--|

<sup>1.</sup> This bit must be set to '0' for the correct operation of the device.

### Table 67. CTRL8\_XL register description

| LPF2_XL_EN     | Accelerometer low-pass filter LPF2 selection. Refer to Figure 7.                                                                                                                                                                                                                                                                                |  |  |  |
|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| HPCF_XL[1:0]   | Accelerometer slope filter and high-pass filter configuration and cutoff setting. Refer to <i>Table 68</i> . It is also used to select the cutoff frequency of the LPF2 filter, as shown in <i>Table 69</i> . This low-pass filter can also be used in the 6D/4D functionality by setting the LOW_PASS_ON_6D bit of <i>CTRL8_XL</i> (17h) to 1. |  |  |  |
| HP_SLOPE_XL_EN | Accelerometer slope filter / high-pass filter selection. Refer to Figure 7.                                                                                                                                                                                                                                                                     |  |  |  |
| LOW_PASS_ON_6D | Low-pass filter on 6D function selection. Refer to Figure 7.                                                                                                                                                                                                                                                                                    |  |  |  |

## Table 68. Accelerometer slope and high-pass filter selection and cutoff frequency

| HPCF_XL[1:0] | Applied filter | HP filter cutoff frequency [Hz] |  |
|--------------|----------------|---------------------------------|--|
| 00           | Slope          | ODR_XL/4                        |  |
| 01           | High-pass      | ODR_XL/100                      |  |
| 10           | High-pass      | ODR_XL/9                        |  |
| 11           | High-pass      | ODR_XL/400                      |  |

### Table 69. Accelerometer LPF2 cutoff frequency

| HPCF_XL[1:0] | LPF2 digital filter cutoff frequency [Hz] |
|--------------|-------------------------------------------|
| 00           | ODR_XL/50                                 |
| 01           | ODR_XL/100                                |
| 10           | ODR_XL/9                                  |
| 11           | ODR_XL/400                                |



# 9.20 CTRL9\_XL (18h)

Linear acceleration sensor control register 9 (r/w).

### Table 70. CTRL9\_XL register

| 0 <sup>(1)</sup> | 0 <sup>(1</sup> | Zen_XL | Yen_XL | Xen_XL | SOFT_EN | 0 <sup>(1)</sup> | 0 <sup>(1)</sup> |
|------------------|-----------------|--------|--------|--------|---------|------------------|------------------|

<sup>1.</sup> This bit must be set to '0' for the correct operation of the device.

## Table 71. CTRL9\_XL register description

| Zen_XL  | Accelerometer Z-axis output enable. Default value: 1 (0: Z-axis output disabled; 1: Z-axis output enabled)                                                                        |
|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Yen_XL  | Accelerometer Y-axis output enable. Default value: 1 (0: Y-axis output disabled; 1: Y-axis output enabled)                                                                        |
| Xen_XL  | Accelerometer X-axis output enable. Default value: 1 (0: X-axis output disabled; 1: X-axis output enabled)                                                                        |
| SOFT_EN | Enable soft-iron correction algorithm for magnetometer <sup>(1)</sup> . Default value: 0 (0: soft-iron correction algorithm disabled; 1: soft-iron correction algorithm disabled) |

<sup>1.</sup> This bit is effective if the IRON\_EN bit of MASTER\_CONFIG (1Ah) is set to 1.

# 9.21 CTRL10\_C (19h)

62/104

Control register 10 (r/w).

## Table 72. CTRL10\_C register

|  | 0 <sup>(1)</sup> 0 <sup>(1)</sup> | Zen_G | Yen_G | Xen_G | FUNC_EN | PEDO_RST<br>_STEP | SIGN_<br>MOTION_EN |
|--|-----------------------------------|-------|-------|-------|---------|-------------------|--------------------|
|--|-----------------------------------|-------|-------|-------|---------|-------------------|--------------------|

<sup>1.</sup> This bit must be set to '0' for the correct operation of the device.

## Table 73. CTRL10\_C register description

| Zen_G              | Gyroscope yaw axis (Z) output enable. Default value: 1 (0: Z-axis output disabled; 1: Z-axis output enabled)                                                                                                                                                                                                                               |
|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Yen_G              | Gyroscope roll axis (Y) output enable. Default value: 1 (0: Y-axis output disabled; 1: Y axis output enabled)                                                                                                                                                                                                                              |
| Xen_G              | Gyroscope pitch axis (X) output enable. Default value: 1 (0: X-axis output disabled; 1: X-axis output enabled)                                                                                                                                                                                                                             |
| FUNC_EN            | Enable embedded functionalities (pedometer, tilt, significant motion, sensor hub and ironing) and accelerometer HP and LPF2 filters (refer to <i>Figure 7</i> ). Default value: 0  (0: disable functionalities of embedded functions and accelerometer filters; 1: enable functionalities of embedded functions and accelerometer filters) |
| PEDO_RST_<br>STEP  | Reset pedometer step counter. Default value: 0 (0: disabled; 1: enabled)                                                                                                                                                                                                                                                                   |
| SIGN_MOTION<br>_EN | Enable significant motion function. Default value: 0 (0: disabled; 1: enabled)                                                                                                                                                                                                                                                             |

# 9.22 MASTER\_CONFIG (1Ah)

Master configuration register (r/w).

## Table 74. MASTER\_CONFIG register

<sup>1.</sup> This bit must be set to '0' for the correct operation of the device.

### Table 75. MASTER\_CONFIG register description

| DRDY_ON_<br>INT1        | Manage the Master DRDY signal on INT1 pad. Default: 0 0: disable Master DRDY on INT1; 1: enable Master DRDY on INT1)                                                                                                                              |  |  |  |  |  |  |
|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| DATA_VALID_<br>SEL_FIFO | Selection of FIFO data-valid signal. Default value: 0 (0: data-valid signal used to write data in FIFO is the XL/Gyro data-ready or step detection <sup>(1)</sup> ; 1: data-valid signal used to write data in FIFO is the sensor hub data-ready) |  |  |  |  |  |  |
| START_<br>CONFIG        | Sensor Hub trigger signal selection. Default value: 0 (0: Sensor hub signal is the XL/Gyro data-ready; 1: Sensor hub signal external from INT2 pad.)                                                                                              |  |  |  |  |  |  |
| PULL_UP_EN              | Auxiliary I <sup>2</sup> C pull-up. Default value: 0 (0: internal pull-up on auxiliary I <sup>2</sup> C line disabled; 1: internal pull-up on auxiliary I <sup>2</sup> C line enabled)                                                            |  |  |  |  |  |  |
| PASS_THROUGH<br>_MODE   | I <sup>2</sup> C interface pass-through. Default value: 0 (0: through disabled; 1: through enabled)                                                                                                                                               |  |  |  |  |  |  |
| IRON_EN                 | Enable hard-iron correction algorithm for magnetometer. Default value: 0 (0:hard-iron correction algorithm disabled; 1: hard-iron correction algorithm enabled)                                                                                   |  |  |  |  |  |  |
| MASTER_ON               | Sensor hub I <sup>2</sup> C master enable. Default: 0<br>(0: master I <sup>2</sup> C of sensor hub disabled; 1: master I <sup>2</sup> C of sensor hub enabled)                                                                                    |  |  |  |  |  |  |

If the TIMER\_PEDO\_FIFO\_DRDY bit in FIFO\_CTRL2 (07h) is set to 0, the trigger for writing data in FIFO is XL/Gyro data-ready, otherwise it's the step detection.

# 9.23 WAKE\_UP\_SRC (1Bh)

Wake up interrupt source register (r).

## Table 76. WAKE\_UP\_SRC register

| 0 <sup>(1)</sup> | 0 <sup>(1)</sup> | FF_IA | SLEEP_<br>STATE_IA | WU_IA | X_WU | Y_WU | Z_WU |
|------------------|------------------|-------|--------------------|-------|------|------|------|
|------------------|------------------|-------|--------------------|-------|------|------|------|

<sup>1.</sup> This bit must be set to '0' for the correct operation of the device.

## Table 77. WAKE\_UP\_SRC register description

| FF_IA              | Free-fall event detection status. Default: 0 (0: free-fall event not detected; 1: free-fall event detected)                            |
|--------------------|----------------------------------------------------------------------------------------------------------------------------------------|
| SLEEP_<br>STATE_IA | Sleep event status. Default value: 0 (0: sleep event not detected; 1: sleep event detected)                                            |
| WU_IA              | Wakeup event detection status. Default value: 0 (0: wakeup event not detected; 1: wakeup event detected.)                              |
| x_wu               | Wakeup event detection status on X-axis. Default value: 0 (0: wakeup event on X-axis not detected; 1: wakeup event on X-axis detected) |
| Y_WU               | Wakeup event detection status on Y-axis. Default value: 0 (0: wakeup event on Y-axis not detected; 1: wakeup event on Y-axis detected) |
| z_wu               | Wakeup event detection status on Z-axis. Default value: 0 (0: wakeup event on Z-axis not detected; 1: wakeup event on Z-axis detected) |

# 9.24 TAP\_SRC (1Ch)

Tap source register (r).

## Table 78. TAP\_SRC register

| 0 <sup>(1)</sup> | TAP_IA | SINGLE_<br>TAP | DOUBLE_<br>TAP | TAP_SIGN | X_TAP | Y_TAP | Z_TAP |  |
|------------------|--------|----------------|----------------|----------|-------|-------|-------|--|
|------------------|--------|----------------|----------------|----------|-------|-------|-------|--|

<sup>1.</sup> This bit must be set to '0' for the correct operation of the device.

## Table 79. TAP\_SRC register description

| TAP_IA     | Tap event detection status. Default: 0 (0: tap event not detected; 1: tap event detected)                                                                               |  |  |  |  |  |
|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| SINGLE_TAP | Single-tap event status. Default value: 0 (0: single tap event not detected; 1: single tap event detected)                                                              |  |  |  |  |  |
| DOUBLE_TAP | Double-tap event detection status. Default value: 0 (0: double-tap event not detected; 1: double-tap event detected.)                                                   |  |  |  |  |  |
| TAP_SIGN   | Sign of acceleration detected by tap event. Default: 0 (0: positive sign of acceleration detected by tap event; 1: negative sign of acceleration detected by tap event) |  |  |  |  |  |
| X_TAP      | Tap event detection status on X-axis. Default value: 0 (0: tap event on X-axis not detected; 1: tap event on X-axis detected)                                           |  |  |  |  |  |
| Y_TAP      | Tap event detection status on Y-axis. Default value: 0 (0: tap event on Y-axis not detected; 1: tap event on Y-axis detected)                                           |  |  |  |  |  |
| Z_TAP      | Tap event detection status on Z-axis. Default value: 0 (0: tap event on Z-axis not detected; 1: tap event on Z-axis detected)                                           |  |  |  |  |  |

64/104 DocID028370 Rev 4

# 9.25 D6D\_SRC (1Dh)

Portrait, landscape, face-up and face-down source register (r)

## Table 80. D6D\_SRC register

| 0 <sup>(1)</sup> | D6D_IA | ZH | ZL | ΥH | YL | XH | XL |
|------------------|--------|----|----|----|----|----|----|

<sup>1.</sup> This bit must be set to '0' for the correct operation of the device.

## Table 81. D6D\_SRC register description

| D6D_<br>IA | Interrupt active for change position portrait, landscape, face-up, face-down. Default value: 0 (0: change position not detected; 1: change position detected) |
|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ZH         | Z-axis high event (over threshold). Default value: 0 (0: event not detected; 1: event (over threshold) detected)                                              |
| ZL         | Z-axis low event (under threshold). Default value: 0 (0: event not detected; 1: event (under threshold) detected)                                             |
| YH         | Y-axis high event (over threshold). Default value: 0 (0: event not detected; 1: event (over-threshold) detected)                                              |
| YL         | Y-axis low event (under threshold). Default value: 0 (0: event not detected; 1: event (under threshold) detected)                                             |
| X_H        | X-axis high event (over threshold). Default value: 0 (0: event not detected; 1: event (over threshold) detected)                                              |
| X_L        | X-axis low event (under threshold). Default value: 0 (0: event not detected; 1: event (under threshold) detected)                                             |



## 9.26 STATUS\_REG/STATUS\_SPIAux (1Eh)

The STATUS\_REG register is read by the primary interface SPI/I<sup>2</sup>C.

## Table 82. STATUS\_REG register

|   |   |   |   |   | _   |     |      |
|---|---|---|---|---|-----|-----|------|
| 0 | 0 | 0 | 0 | 0 | TDA | GDA | XLDA |

### Table 83. STATUS\_REG register description

| TDA  | Temperature new data available. Default: 0 (0: no set of data is available at temperature sensor output; 1: a new set of data is available at temperature sensor output) |
|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GDA  | Gyroscope new data available. Default value: 0 (0: no set of data available at gyroscope output; 1: a new set of data is available at gyroscope output)                  |
| XLDA | Accelerometer new data available. Default value: 0 (0: no set of data available at accelerometer output; 1: a new set of data is available at accelerometer output)      |

The STATUS\_SPIAux register is read by the auxiliary SPI.

### Table 84. STATUS\_SPIAux register

| 0 | 0 | 0 | 0 | 0 | GYRO_<br>SETTING | GDA | 0 |  |
|---|---|---|---|---|------------------|-----|---|--|
|---|---|---|---|---|------------------|-----|---|--|

## Table 85. STATUS\_SPIAux description

| GYRO_<br>SETTING | High when the gyroscope output is in the setting phase                             |
|------------------|------------------------------------------------------------------------------------|
| GDA              | Gyroscope data available (reset when one of the high parts of output data is read) |

# 9.27 OUT\_TEMP\_L (20h), OUT\_TEMP (21h)

Temperature data output register (r). L and H registers together express a 16-bit word in two's complement.

## Table 86. OUT\_TEMP\_L register

| Temp7  | Temp6  | Temp5  | Temp4     | Temp3    | Temp2  | Temp1 | Temp0 |
|--------|--------|--------|-----------|----------|--------|-------|-------|
|        |        | Table  | 87. OUT_1 | EMP_H re | gister |       |       |
| Temp15 | Temp14 | Temp13 | Temp12    | Temp11   | Temp10 | Temp9 | Temp8 |

## Table 88. OUT\_TEMP register description

| Temp[15:0]   | Temperature sensor output data                                       |  |
|--------------|----------------------------------------------------------------------|--|
| 101116[1010] | The value is expressed as two's complement sign extended on the MSB. |  |

## 9.28 OUTX L G (22h)

Angular rate sensor pitch axis (X) angular rate output register (r). The value is expressed as a 16-bit word in two's complement.

If this register is read by the primary interface, data are according to the full scale and ODR settings (*CTRL2\_G* (11h)) of gyro user interface.

If this register is read by the auxiliary interface, data are according to the full scale (250 dps) and ODR (3.33 kHz) settings of the OIS gyro.

### Table 89. OUTX\_L\_G register

| D7         D6         D5         D4         D3         D2         D1         D |
|--------------------------------------------------------------------------------|
|--------------------------------------------------------------------------------|

#### Table 90. OUTX\_L\_G register description

|                | Pitch axis (X) angular rate value (LSbyte)                                         |
|----------------|------------------------------------------------------------------------------------|
| 1 )1 / '()1    | D[15:0] expressed in two's complement and its value depends on the interface used: |
| <i>D</i> [7.0] | SPI1/I <sup>2</sup> C: Gyro UI chain pitch axis output                             |
|                | SPI2: Gyro OIS chain pitch axis output                                             |

## 9.29 OUTX\_H\_G (23h)

Angular rate sensor pitch axis (X) angular rate output register (r). The value is expressed as a 16-bit word in two's complement.

If this register is read by the primary interface, data are according to the full scale and ODR settings (*CTRL2\_G* (11h)) of gyro user interface.

If this register is read by the auxiliary interface, data are according to the full scale (250 dps) and ODR (3.33 kHz) settings of the OIS gyro.

#### Table 91. OUTX\_H\_G register

| D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 |
|-----|-----|-----|-----|-----|-----|----|----|
|     | 1   |     |     | l   |     |    |    |

### Table 92. OUTX\_H\_G register description

|         | Pitch axis (X) angular rate value (MSbyte)                                         |  |
|---------|------------------------------------------------------------------------------------|--|
| D[15:8] | D[15:0] expressed in two's complement and its value depends on the interface used: |  |
| [15.6]  | SPI1/I <sup>2</sup> C: Gyro UI chain pitch axis output                             |  |
|         | SPI2: Gyro OIS chain pitch axis output                                             |  |

# 9.30 OUTY\_L\_G (24h)

Angular rate sensor roll axis (Y) angular rate output register (r). The value is expressed as a 16-bit word in two's complement.

If this register is read by the primary interface, data are according to the full scale and ODR settings (CTRL2\_G (11h)) of gyro user interface.

If this register is read by the auxiliary interface, data are according to the full scale (250 dps) and ODR (3.33 kHz) settings of the OIS gyro.

### Table 93. OUTY\_L\_G register

|    |    |    |    |    |    |    |    | _ |
|----|----|----|----|----|----|----|----|---|
| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |   |

### Table 94. OUTY\_L\_G register description

| Roll axis (Y) angular rate value (LSbyte)                                          |
|------------------------------------------------------------------------------------|
| D[15:0] expressed in two's complement and its value depends on the interface used: |
| SPI1/I <sup>2</sup> C: Gyro UI chain roll axis output                              |
| SPI2: Gyro OIS chain roll axis output                                              |
|                                                                                    |

## 9.31 OUTY\_H\_G (25h)

Angular rate sensor roll axis (Y) angular rate output register (r). The value is expressed as a 16-bit word in two's complement.

If this register is read by the primary interface, data are according to the full scale and ODR settings (CTRL2\_G (11h)) of gyro user interface.

If this register is read by the auxiliary interface, data are according to the full scale (250 dps) and ODR (3.33 kHz) settings of the OIS gyro.

#### Table 95. OUTY\_H\_G register

| D15   D14   D13   D12   D11   D10   D9   D8 |
|---------------------------------------------|
|---------------------------------------------|

### Table 96. OUTY\_H\_G register description

|         | Roll axis (Y) angular rate value (MSbyte)                                          |
|---------|------------------------------------------------------------------------------------|
| D[15:8] | D[15:0] expressed in two's complement and its value depends on the interface used: |
| D[15.6] | SPI1/I <sup>2</sup> C: Gyro UI chain roll axis output                              |
|         | SPI2: Gyro OIS chain roll axis output                                              |

# 9.32 OUTZ\_L\_G (26h)

Angular rate sensor yaw axis (Z) angular rate output register (r). The value is expressed as a 16-bit word in two's complement.

If this register is read by the primary interface, data are according to the full scale and ODR settings (CTRL2 G (11h)) of gyro user interface.

If this register is read by the auxiliary interface, data are according to the full scale (250 dps) and ODR (3.33 kHz) settings of the OIS gyro.

#### Table 97. OUTZ\_L\_G register

|    |    |    |    |    |    |    |    | _ |
|----|----|----|----|----|----|----|----|---|
| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |   |

#### Table 98. OUTZ\_L\_G register description

| D[7:0] | Yaw axis (Z) angular rate value (LSbyte) D[15:0] expressed in two's complement and its value depends on the interface used: SPI1/I <sup>2</sup> C: Gyro UI chain yaw axis output |  |
|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|        | SPI7/I-C: Gyro OI chain yaw axis output SPI2: Gyro OIS chain yaw axis output                                                                                                     |  |



## 9.33 OUTZ\_H\_G (27h)

Angular rate sensor Yaw axis (Z) angular rate output register (r). The value is expressed as a 16-bit word in two's complement.

If this register is read by the primary interface, data are according to the full scale and ODR settings (CTRL2 G (11h)) of gyro user interface.

If this register is read by the auxiliary interface, data are according to the full scale (250 dps) and ODR (3.33 kHz) settings of the OIS gyro.

## Table 99. OUTZ\_H\_G register

| D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 |
|-----|-----|-----|-----|-----|-----|----|----|
|     |     |     |     |     |     |    |    |

### Table 100. OUTZ\_H\_G register description

| 1   1   1   1   1   1   1   1 | Yaw axis (Z) angular rate value (MSbyte) D[15:0] expressed in two's complement and its value depends on the interface used: SPI1/I <sup>2</sup> C: Gyro UI chain yaw axis output |
|-------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                               | SPI2: Gyro OIS chain yaw axis output                                                                                                                                             |

## 9.34 OUTX\_L\_XL (28h)

Linear acceleration sensor X-axis output register (r). The value is expressed as a 16-bit word in two's complement.

## Table 101. OUTX\_L\_XL register

| D7 D6 D5 D4 D3 D2 D1 | D0 |
|----------------------|----|
|----------------------|----|

#### Table 102. OUTX\_L\_XL register description

| D[7:0] X-axis linear acceleration value (LSbyte) |
|--------------------------------------------------|
|--------------------------------------------------|

## 9.35 OUTX\_H\_XL (29h)

Linear acceleration sensor X-axis output register (r). The value is expressed as a 16-bit word in two's complement.

#### Table 103. OUTX\_H\_XL register

| D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 |
|-----|-----|-----|-----|-----|-----|----|----|

#### Table 104. OUTX\_H\_XL register description

| D[15:8] | X-axis linear acceleration value (MSbyte) |
|---------|-------------------------------------------|
| 1       |                                           |

## 9.36 **OUTY\_L\_XL** (2Ah)

Linear acceleration sensor Y-axis output register (r). The value is expressed as a 16-bit word in two's complement.

### Table 105. OUTY\_L\_XL register

| D7 D6 D5 D4 D3 | D2 D1 D0 | D0 |
|----------------|----------|----|
|----------------|----------|----|

### Table 106. OUTY\_L\_XL register description

| D[7:0] | Y-axis linear acceleration value (LSbyte) |
|--------|-------------------------------------------|
|--------|-------------------------------------------|

## 9.37 OUTY\_H\_XL (2Bh)

Linear acceleration sensor Y-axis output register (r). The value is expressed as a 16-bit word in two's complement.

#### Table 107. OUTY H G register

| D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 |
|-----|-----|-----|-----|-----|-----|----|----|
|     |     |     |     |     |     |    |    |

### Table 108. OUTY\_H\_G register description

| D[15:8] | Y-axis linear acceleration value (MSbyte) |
|---------|-------------------------------------------|
|---------|-------------------------------------------|

## 9.38 **OUTZ\_L\_XL** (2Ch)

Linear acceleration sensor Z-axis output register (r). The value is expressed as a 16-bit word in two's complement.

#### Table 109. OUTZ\_L\_XL register

| D7   D6   D5   D4   D3   D2   D1   D0 |
|---------------------------------------|
|---------------------------------------|

#### Table 110. OUTZ\_L\_XL register description

|  | D[7:0] | Z-axis linear acceleration value (LSbyte) |  |
|--|--------|-------------------------------------------|--|
|--|--------|-------------------------------------------|--|

## 9.39 **OUTZ\_H\_XL** (2Dh)

Linear acceleration sensor Z-axis output register (r). The value is expressed as a 16-bit word in two's complement.

## Table 111. OUTZ\_H\_XL register

| D15 D14 D13 | D12 D11 | D10 D9 | D8 |
|-------------|---------|--------|----|
|-------------|---------|--------|----|

### Table 112. OUTZ\_H\_XL register description

| D[15:8] | Z-axis linear acceleration value (MSbyte) |
|---------|-------------------------------------------|
|---------|-------------------------------------------|

## 9.40 SENSORHUB1\_REG (2Eh)

First byte associated to external sensors. The content of the register is consistent with the  $SLAVEx\_CONFIG$  number of read operation configurations (for external sensors from x = 0 to x = 3).

### Table 113. SENSORHUB1\_REG register

|  | SHub1_7 SHub1_6 SHub1 | _5 SHub1_4 | SHub1_3 | SHub1_2 | SHub1_1 | SHub1_0 |  |
|--|-----------------------|------------|---------|---------|---------|---------|--|
|--|-----------------------|------------|---------|---------|---------|---------|--|

#### Table 114. SENSORHUB1\_REG register description

SHub1\_[7:0] First byte associated to external sensors

# 9.41 SENSORHUB2\_REG (2Fh)

Second byte associated to external sensors. The content of the register is consistent with the SLAVEx CONFIG number of read operations configurations (for external sensors from x = 0 to x = 3).

#### Table 115. SENSORHUB2\_REG register

| SHub2_7   SHub2_6   SHub2_5   SHub2_4   SHub2_3   S | SHub2 2   SHub2 1 | SHub2 0 |
|-----------------------------------------------------|-------------------|---------|
|-----------------------------------------------------|-------------------|---------|

#### Table 116. SENSORHUB2\_REG register description

SHub2\_[7:0] Second byte associated to external sensors

# 9.42 SENSORHUB3\_REG (30h)

Third byte associated to external sensors. The content of the register is consistent with the SLAVEx CONFIG number of read operations configurations (for external sensors from x = 0 to x = 3).

### Table 117. SENSORHUB3\_REG register

| SHub | 3_7 SHub3 | _6 SHub3_5 | SHub3_4 | SHub3_3 | SHub3_2 | SHub3_1 | SHub3_0 |
|------|-----------|------------|---------|---------|---------|---------|---------|
|------|-----------|------------|---------|---------|---------|---------|---------|

#### Table 118. SENSORHUB3\_REG register description

SHub3\_[7:0] Third byte associated to external sensors

## 9.43 SENSORHUB4\_REG (31h)

Fourth byte associated to external sensors. The content of the register is consistent with the  $SLAVEx\_CONFIG$  number of read operation configurations (for external sensors from x = 0 to x = 3).

#### Table 119. SENSORHUB4\_REG register

#### Table 120. SENSORHUB4\_REG register description

SHub4\_[7:0] Fourth byte associated to external sensors

## 9.44 SENSORHUB5\_REG (32h)

Fifth byte associated to external sensors. The content of the register is consistent with the SLAVEx CONFIG number of read operation configurations (for external sensors from x = 0 to x = 3).

### Table 121. SENSORHUB5\_REG register

### Table 122. SENSORHUB5\_REG register description

SHub5\_[7:0] Fifth byte associated to external sensors

## 9.45 SENSORHUB6\_REG (33h)

Sixth byte associated to external sensors. The content of the register is consistent with the SLAVEx CONFIG number of read operation configurations (for external sensors from x = 0 to x = 3).

#### Table 123. SENSORHUB6\_REG register

| SHub6_7 | SHub6_6 | SHub6_5 | SHub6_4 | SHub6_3 | SHub6_2 | SHub6_1 | SHub6_0 | Ì |
|---------|---------|---------|---------|---------|---------|---------|---------|---|
|---------|---------|---------|---------|---------|---------|---------|---------|---|

#### Table 124. SENSORHUB6\_REG register description

SHub6\_[7:0] Sixth byte associated to external sensors

## 9.46 SENSORHUB7\_REG (34h)

Seventh byte associated to external sensors. The content of the register is consistent with the SLAVEx CONFIG number of read operation configurations (for external sensors from x = 0 to x = 3).

#### Table 125. SENSORHUB7\_REG register

| SHub7_ | SHub7_6 | SHub7_5 | SHub7_4 | SHub7_3 | SHub7_2 | SHub7_1 | SHub7_0 |  |
|--------|---------|---------|---------|---------|---------|---------|---------|--|
|--------|---------|---------|---------|---------|---------|---------|---------|--|

#### Table 126. SENSORHUB7\_REG register description

SHub7\_[7:0] Seventh byte associated to external sensors

## 9.47 SENSORHUB8\_REG(35h)

Eighth byte associated to external sensors. The content of the register is consistent with the  $SLAVEx\_CONFIG$  number of read operation configurations (for external sensors from x = 0 to x = 3).

#### Table 127. SENSORHUB8\_REG register

#### Table 128. SENSORHUB8\_REG register description

SHub8\_[7:0] Eighth byte associated to external sensors

72/104 DocID028370 Rev 4

### 9.48 SENSORHUB9\_REG (36h)

Ninth byte associated to external sensors. The content of the register is consistent with the  $SLAVEx\_CONFIG$  number of read operation configurations (for external sensors from x = 0 to x = 3).

### Table 129. SENSORHUB9\_REG register

| SHub9_7 | SHub9_6 | SHub9_5 | SHub9_4 | SHub9_3 | SHub9_2 | SHub9_1 | SHub9_0 |
|---------|---------|---------|---------|---------|---------|---------|---------|

#### Table 130. SENSORHUB9\_REG register description

SHub9\_[7:0] Ninth byte associated to external sensors

### 9.49 **SENSORHUB10\_REG** (37h)

Tenth byte associated to external sensors. The content of the register is consistent with the SLAVEx CONFIG number of read operation configurations (for external sensors from x = 0 to x = 3).

### Table 131. SENSORHUB10\_REG register

|  |  | SHub10_7 | SHub10_6 | SHub10_5 | SHub10_4 | SHub10_3 | SHub10_2 | SHub10_1 | SHub10_0 |
|--|--|----------|----------|----------|----------|----------|----------|----------|----------|
|--|--|----------|----------|----------|----------|----------|----------|----------|----------|

#### Table 132. SENSORHUB10\_REG register description

SHub10\_[7:0] | Tenth byte associated to external sensors

### 9.50 SENSORHUB11\_REG (38h)

Eleventh byte associated to external sensors. The content of the register is consistent with the SLAVEx CONFIG number of read operation configurations (for external sensors from x = 0 to x = 3).

### Table 133. SENSORHUB11\_REG register

|  |  | SHub11 7 | SHub11 6 | SHub11 5 | SHub11 4 | SHub11 3 | SHub11 2 | SHub11 1 | SHub11 0 |
|--|--|----------|----------|----------|----------|----------|----------|----------|----------|
|--|--|----------|----------|----------|----------|----------|----------|----------|----------|

#### Table 134. SENSORHUB11\_REG register description

SHub11\_[7:0] Eleventh byte associated to external sensors

# 9.51 SENSORHUB12\_REG(39h)

Twelfth byte associated to external sensors. The content of the register is consistent with the  $SLAVEx\_CONFIG$  number of read operation configurations (for external sensors from x = 0 to x = 3).

#### Table 135. SENSORHUB12\_REG register

| SHub12_7 | SHub12_6 | SHub12_5 | SHub12_4 | SHub12_3 | SHub12_2 | SHub12_1 | SHub12_0 |
|----------|----------|----------|----------|----------|----------|----------|----------|
|          |          |          |          |          |          |          |          |

#### Table 136. SENSORHUB12\_REG register description

SHub12[7:0] Twelfth byte associated to external sensors

### 9.52 FIFO\_STATUS1 (3Ah)

FIFO status control register (r). For a proper reading of the register it is suggested to set BDU bit in CTRL3\_C (12h) to 0.

### Table 137. FIFO\_STATUS1 register

| DIFF_  |
|--------|--------|--------|--------|--------|--------|--------|--------|
| FIFO_7 | FIFO_6 | FIFO_5 | FIFO_4 | FIFO_3 | FIFO_2 | FIFO_1 | FIFO_0 |

### Table 138. FIFO\_STATUS1 register description

| DIFF_FIFO_[7:0] | Number of unread words (16-bit axes) stored in FIFO <sup>(1)</sup> . |
|-----------------|----------------------------------------------------------------------|

<sup>1.</sup> For a complete number of unread samples, consider DIFF\_FIFO [11:8] in FIFO\_STATUS2 (3Bh)

### 9.53 FIFO\_STATUS2 (3Bh)

FIFO status control register (r). For a proper reading of the register it is recommended to set the BDU bit in CTRL3\_C (12h) to 0.

### Table 139. FIFO\_STATUS2 register

| СТ  | FIFO_    | FIFO_ | FIFO_ | DIFF_   | DIFF_   | DIFF_  | DIFF_  |
|-----|----------|-------|-------|---------|---------|--------|--------|
| FTH | OVER_RUN | FULL  | EMPTY | FIFO_11 | FIFO_10 | FIFO_9 | FIFO_8 |

### Table 140. FIFO\_STATUS2 register description

| FTH             | FIFO watermark status. Default value: 0 (0: FIFO filling is lower than watermark level <sup>(1)</sup> ; 1: FIFO filling is equal to or higher than the watermark level) |
|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FIFO_OVER_RUN   | FIFO overrun status. Default value: 0 (0: FIFO is not completely filled; 1: FIFO is completely filled)                                                                  |
| FIFO_FULL       | FIFO full status. Default value: 0 (0: FIFO is not full; 1: FIFO will be full at the next ODR)                                                                          |
| FIFO_EMPTY      | FIFO empty bit. Default value: 0 (0: FIFO contains data; 1: FIFO is empty)                                                                                              |
| DIFF_FIFO_[7:0] | Number of unread words (16-bit axes) stored in FIFO <sup>(2)</sup> .                                                                                                    |

<sup>1.</sup> FIFO watermark level is set in FTH\_[11:0] in FIFO\_CTRL1 (06h) and FIFO\_CTRL2 (07h)

<sup>2.</sup> For a complete number of unread samples, consider DIFF\_FIFO [11:8] in FIFO\_STATUS1 (3Ah)

### 9.54 FIFO\_STATUS3 (3Ch)

FIFO status control register (r). For a proper reading of the register it is recommended to set the BDU bit in CTRL3\_C (12h) to 0.

#### Table 141. FIFO\_STATUS3 register

| FIFO_ FIFO_ FIFO_      | FIFO_     | FIFO_   | FIFO_   | FIFO_   | FIFO_   |
|------------------------|-----------|---------|---------|---------|---------|
| PATTERN PATTERN PATTER | N PATTERN | PATTERN | PATTERN | PATTERN | PATTERN |
| 7 6 5                  | _4        | _3      | _2      | _1      | _0      |

### Table 142. FIFO\_STATUS3 register description

| FIFO_<br>PATTERN_[7:0] | Word of recursive pattern read at the next reading. |
|------------------------|-----------------------------------------------------|
|------------------------|-----------------------------------------------------|

# 9.55 FIFO\_STATUS4 (3Dh)

FIFO status control register (r). For a proper reading of the register it is recommended to set the BDU bit in *CTRL3\_C* (12h) to 0.

### Table 143. FIFO\_STATUS4 register

| 0 <sup>(1)</sup> | FIFO_<br>PATTERN_9 | FIFO_<br>PATTERN_8 |
|------------------|------------------|------------------|------------------|------------------|------------------|--------------------|--------------------|
|------------------|------------------|------------------|------------------|------------------|------------------|--------------------|--------------------|

<sup>1.</sup> This bit must be set to '0' for the correct operation of the device.

### Table 144. FIFO\_STATUS4 register description

| FIFO_<br>PATTERN_[9:8] | Word of recursive pattern read at the next reading. |
|------------------------|-----------------------------------------------------|
|------------------------|-----------------------------------------------------|

# 9.56 FIFO\_DATA\_OUT\_L (3Eh)

FIFO data output register (r). For a proper reading of the register it is recommended to set the BDU bit in *CTRL3\_C* (12h) to 0.

### Table 145. FIFO\_DATA\_OUT\_L register

| DATA_    |
|----------|----------|----------|----------|----------|----------|----------|----------|
| OUT_     |
| FIFO_L_7 | FIFO_L_6 | FIFO_L_5 | FIFO_L_4 | FIFO_L_3 | FIFO_L_2 | FIFO_L_1 | FIFO_L_0 |

### Table 146. FIFO\_DATA\_OUT\_L register description

| DATA_OUT_FIFO_L_[7:0] | FIFO data output (first byte) |
|-----------------------|-------------------------------|
|-----------------------|-------------------------------|

### 9.57 FIFO\_DATA\_OUT\_H (3Fh)

FIFO data output register (r). For a proper reading of the register it is suggested to set BDU bit in *CTRL3\_C* (12h) to 0.

#### Table 147. FIFO\_DATA\_OUT\_H register

| ſ | DATA_    |
|---|----------|----------|----------|----------|----------|----------|----------|----------|
|   | OUT_     |
|   | FIFO_H_7 | FIFO_H_6 | FIFO_H_5 | FIFO_H_4 | FIFO_H_3 | FIFO_H_2 | FIFO_H_1 | FIFO_H_0 |

#### Table 148. FIFO\_DATA\_OUT\_H register description

| DATA_OUT_FIFO_H_[7:0] | FIFO data output (second byte) |
|-----------------------|--------------------------------|
|-----------------------|--------------------------------|

### 9.58 TIMESTAMP0\_REG (40h)

Timestamp first byte data output register (r). The value is expressed as a 24-bit word and the bit resolution is defined by setting the value in *WAKE\_UP\_DUR* (5Ch).

#### Table 149. TIMESTAMP0\_REG register

| TIMESTA |
|---------|---------|---------|---------|---------|---------|---------|---------|
| MP0_7   | MP0_6   | MP0_5   | MP0_4   | MP0_3   | MP0_2   | MP0_1   | MP0_0   |

### Table 150. TIMESTAMP0\_REG register description

| TIMESTAMP0_[7:0] | TIMESTAMP first byte data output |
|------------------|----------------------------------|
|------------------|----------------------------------|

### 9.59 TIMESTAMP1\_REG (41h)

Timestamp second byte data output register (r). The value is expressed as a 24-bit word and the bit resolution is defined by setting value in *WAKE\_UP\_DUR* (5Ch).

### Table 151. TIMESTAMP1\_REG register

| TIME | STA | TIMESTA |
|------|-----|---------|---------|---------|---------|---------|---------|---------|
| MP   | 1_7 | MP1_6   | MP1_5   | MP1_4   | MP1_3   | MP1_2   | MP1_1   | MP1_0   |

#### Table 152. TIMESTAMP1 REG register description

| TIMESTAMP1_[7:0] | TIMESTAMP second byte data output |
|------------------|-----------------------------------|
|------------------|-----------------------------------|

# 9.60 TIMESTAMP2\_REG (42h)

Timestamp third byte data output register (r/w). The value is expressed as a 24-bit word and the bit resolution is defined by setting the value in *WAKE\_UP\_DUR* (5Ch). To reset the timer, the AAh value has to be stored in this register.

#### Table 153. TIMESTAMP2\_REG register

| TIMESTA |
|---------|---------|---------|---------|---------|---------|---------|---------|
| MP2_7   | MP2_6   | MP2_5   | MP2_4   | MP2_3   | MP2_2   | MP2_1   | MP2_0   |

#### Table 154. TIMESTAMP2\_REG register description

| TIMESTAMP2_ | [7:0] | TIMESTAMP third byte data output |
|-------------|-------|----------------------------------|
|-------------|-------|----------------------------------|



### 9.61 STEP\_TIMESTAMP\_L (49h)

Step counter timestamp information register (r). When a step is detected, the value of TIMESTAMP\_REG1 register is copied in STEP\_TIMESTAMP\_L.

#### Table 155. STEP\_TIMESTAMP\_L register

| Γ | STEP_   |
|---|---------|---------|---------|---------|---------|---------|---------|---------|
|   | TIMESTA |
|   | MP_L_7  | MP_L_6  | MP_L_5  | MP_L_4  | MP_L_3  | MP_L_2  | MP_L_1  | MP_L_0  |

#### Table 156. STEP\_TIMESTAMP\_L register description

| STEP_TIMESTAMP_L[7:0] | Timestamp of last step detected. |
|-----------------------|----------------------------------|
|-----------------------|----------------------------------|

### 9.62 STEP\_TIMESTAMP\_H (4Ah)

Step counter timestamp information register (r). When a step is detected, the value of TIMESTAMP\_REG2 register is copied in STEP\_TIMESTAMP\_H.

### Table 157. STEP\_TIMESTAMP\_H register

| STEP_   |
|---------|---------|---------|---------|---------|---------|---------|---------|
| TIMESTA |
| MP_H_7  | MP_H_6  | MP_H_5  | MP_H_4  | MP_H_3  | MP_H_2  | MP_H_1  | MP_H_0  |

### Table 158. STEP\_TIMESTAMP\_H register description

| STEP_TIMESTAMP_H[7:0] | Timestamp of last step detected. |
|-----------------------|----------------------------------|
|-----------------------|----------------------------------|

### 9.63 STEP\_COUNTER\_L (4Bh)

Step counter output register (r).

### Table 159. STEP\_COUNTER\_L register

| ſ | STEP_CO |
|---|---------|---------|---------|---------|---------|---------|---------|---------|
|   | UNTER_L |
|   | _7      | _6      | _5      | _4      | _3      | _2      | _1      | _0      |

#### Table 160. STEP\_COUNTER\_L register description

| STEP_COUNTER_L_[7:0] | Step counter output (LSbyte) |
|----------------------|------------------------------|
|----------------------|------------------------------|

# 9.64 STEP\_COUNTER\_H (4Ch)

Step counter output register (r).

### Table 161. STEP\_COUNTER\_H register

| STEP | _CO   STEF     | CO STE         | P_CO   STE | P_CO   STE | P_CO   STEF | P_CO   STE | P_CO   STE | .P_CO |
|------|----------------|----------------|------------|------------|-------------|------------|------------|-------|
| UNTE | r h unte       | R H UNT        | ER H UNT   | ER H UNT   | ER H UNTE   | ER H UNT   | TER H UNT  | ER H  |
| 7    | · <sup>-</sup> | 6 <sup>-</sup> | 5          | 4          | 3           | 2          | 1          | 0     |

### Table 162. STEP\_COUNTER\_H register description

| STEP_COUNTER_H_[7:0] | Step counter output (MSbyte) |
|----------------------|------------------------------|
|----------------------|------------------------------|



### 9.65 SENSORHUB13\_REG (4Dh)

Thirteenth byte associated to external sensors. The content of the register is consistent with the SLAVEx\_CONFIG number of read operation configurations (for external sensors from x = 0 to x = 3).

### Table 163. SENSORHUB13\_REG register

| SHub13 7 | SHub13 6 | SHub13 5 | SHub13 4 | SHub13 3 | SHub13 2 | SHub13 1 | SHub13 0 |
|----------|----------|----------|----------|----------|----------|----------|----------|
| _        | _        | _        | _        | _        | _        | _        | _        |

#### Table 164. SENSORHUB13\_REG register description

| SHub13_[7:0] | Thirteenth byte associated to external sensors |
|--------------|------------------------------------------------|
|--------------|------------------------------------------------|

### 9.66 SENSORHUB14\_REG (4Eh)

Fourteenth byte associated to external sensors. The content of the register is consistent with the SLAVEx\_CONFIG number of read operation configurations (for external sensors from x = 0 to x = 3).

### Table 165. SENSORHUB14\_REG register

| SHub14 7 S | SHub14 6        | SHub14 5      | SHub14 4             | SHub14 3        | SHub14 2 | SHub14 1             | SHub14 0 |
|------------|-----------------|---------------|----------------------|-----------------|----------|----------------------|----------|
| 0          | • · · · · · _ • | · · · · · _ · | • · · • · · <u> </u> | · · · · · · _ · |          | • · · • · · <u> </u> |          |

#### Table 166. SENSORHUB14 REG register description

| SHub14_[7:0] | Fourteenth byte associated to external sensors |
|--------------|------------------------------------------------|
|--------------|------------------------------------------------|

### 9.67 SENSORHUB15\_REG (4Fh)

Fifteenth byte associated to external sensors. The content of the register is consistent with the SLAVEx\_CONFIG number of read operation configurations (for external sensors from x = 0 to x = 3).

### Table 167. SENSORHUB15\_REG register

| SHub15_7   SHub15_6   SHub15_5   SHub15_4   SHub15_3   SHub15_2   SHub15_1   SHub15_0 | ſ | SHub15_7 | SHub15_6 | SHub15_5 | SHub15_4 | SHub15_3 | SHub15_2 | SHub15_1 | SHub15_0 |
|---------------------------------------------------------------------------------------|---|----------|----------|----------|----------|----------|----------|----------|----------|
|---------------------------------------------------------------------------------------|---|----------|----------|----------|----------|----------|----------|----------|----------|

#### Table 168. SENSORHUB15\_REG register description

| SHub15_[7:0] | Fifteenth byte associated to external sensors |
|--------------|-----------------------------------------------|
|--------------|-----------------------------------------------|

# 9.68 SENSORHUB16\_REG (50h)

Sixteenth byte associated to external sensors. The content of the register is consistent with the SLAVEx\_CONFIG number of read operation configurations (for external sensors from x = 0 to x = 3).

### Table 169. SENSORHUB16\_REG register

| SHub16 7 | SHub16 6 | SHub16 5 | SHub16 4 | SHub16 3 | SHub16 2 | SHub16 1 | SHub16 0 |
|----------|----------|----------|----------|----------|----------|----------|----------|
| _        | _        | _        | _        | _        | _        | _        | _        |

### Table 170. SENSORHUB16\_REG register description

| SHub16_[7:0] | Sixteenth byte associated to external sensors |
|--------------|-----------------------------------------------|
|--------------|-----------------------------------------------|

47/

### 9.69 **SENSORHUB17\_REG** (51h)

Seventeenth byte associated to external sensors. The content of the register is consistent with the SLAVEx\_CONFIG number of read operation configurations (for external sensors from x = 0 to x = 3).

### Table 171. SENSORHUB17\_REG register

### Table 172. SENSORHUB17\_REG register description

|  | SHub17_[7:0] | Seventeenth byte associated to external sensors |
|--|--------------|-------------------------------------------------|
|--|--------------|-------------------------------------------------|

### 9.70 **SENSORHUB18\_REG** (52h)

Eighteenth byte associated to external sensors. The content of the register is consistent with the SLAVEx\_CONFIG number of read operation configurations (for external sensors from x = 0 to x = 3).

#### Table 173. SENSORHUB18\_REG register

| SHub18_0 | SHub18_1 | SHub18_2 | SHub18_3 | SHub18_4 | SHub18_5 | SHub18_6 | SHub18_7 |  |
|----------|----------|----------|----------|----------|----------|----------|----------|--|
|----------|----------|----------|----------|----------|----------|----------|----------|--|

### Table 174. SENSORHUB18\_REG register description

| SHub18_[7:0] | Eighteenth byte associated to external sensors |
|--------------|------------------------------------------------|
|--------------|------------------------------------------------|

### 9.71 FUNC\_SRC (53h)

Significant motion, tilt, step detector, hard/soft-iron and sensor hub interrupt source register (r).

### Table 175. FUNC\_SRC register

<sup>1.</sup> This bit must be set to '0' for the correct operation of the device.

#### Table 176. FUNC\_SRC register description

| STEP_COUNT<br>_DELTA_IA | Pedometer step recognition on delta time status. Default value: 0 (0: no step recognized during delta time; 1: at least one step recognized during delta time) |
|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SIGN_<br>MOTION_IA      | Significant motion event detection status. Default value: 0 (0: significant motion event not detected; 1: significant motion event detected)                   |
| TILT_IA                 | Tilt event detection status. Default value: 0 (0: tilt event not detected; 1: tilt event detected)                                                             |
| STEP_<br>DETECTED       | Step detector event detection status. Default value: 0 (0: step detector event not detected; 1: step detector event detected)                                  |
| STEP_<br>OVERFLOW       | Step counter overflow status. Default value: 0 (0: step counter value < 2 <sup>16</sup> ; 1: step counter value reached 2 <sup>16</sup> )                      |

### Table 176. FUNC\_SRC register description (continued)

| SI_END_OP            | Hard/soft-iron calculation status. Default value: 0 (0: Hard/soft-iron calculation not concluded; 1: Hard/soft-iron calculation concluded) |
|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------|
| SENSORHUB<br>_END_OP | Sensor hub communication status. Default value: 0 (0: sensor hub communication not concluded; 1: sensor hub communication concluded)       |

# 9.72 TAP\_CFG (58h)

Timestamp, pedometer, tilt, filtering, and tap recognition functions configuration register (r/w).

### Table 177. TAP\_CFG register

| TIMER_<br>EN | PEDO_EN | TILT_EN | SLOPE<br>_FDS | TAP_X_EN | TAP_Y_EN | TAP_Z_EN | LIR |
|--------------|---------|---------|---------------|----------|----------|----------|-----|
|--------------|---------|---------|---------------|----------|----------|----------|-----|

### Table 178. TAP\_CFG register description

| TIMER_EN  | Timestamp count enable, output data are collected in <i>TIMESTAMP0_REG</i> (40h), <i>TIMESTAMP1_REG</i> (41h), <i>TIMESTAMP2_REG</i> (42h) register. Default: 0 (0: timestamp count disabled; 1: timestamp count enabled) |
|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PEDO_EN   | Pedometer algorithm enable. Default value: 0 (0: pedometer algorithm disabled; 1: pedometer algorithm enabled)                                                                                                            |
| TILT_EN   | Tilt calculation enable. Default value: 0 (0: tilt calculation disabled; 1: tilt calculation enabled.)                                                                                                                    |
| SLOPE_FDS | Enable accelerometer HP and LPF2 filters (refer to <i>Figure 7</i> ). Default value: 0 (0: disable; 1: enable)                                                                                                            |
| TAP_X_EN  | Enable X direction in tap recognition. Default value: 0 (0: X direction disabled; 1:X direction enabled)                                                                                                                  |
| TAP_Y_EN  | Enable Y direction in tap recognition. Default value: 0 (0: Y direction disabled; 1:Y direction enabled)                                                                                                                  |
| TAP_Z_EN  | Enable Z direction in tap recognition. Default value: 0 (0: Z direction disabled; 1:Z direction enabled)                                                                                                                  |
| LIR       | Latched Interrupt. Default value: 0 (0: interrupt request not latched; 1: interrupt request latched)                                                                                                                      |

# 9.73 TAP\_THS\_6D (59h)

Portrait/landscape position and tap function threshold register (r/w).

### Table 179. TAP\_THS\_6D register

| D4D FN | SIXD_THS | SIXD_THS | TAP_THS | TAP_THS | TAP_THS | TAP_THS | TAP_THS |
|--------|----------|----------|---------|---------|---------|---------|---------|
| D4D_EN | 1        | 0        | 4       | 3       | 2       | 1       | 0       |

### Table 180. TAP\_THS\_6D register description

| D4D_EN        | 4D orientation detection enable. Z-axis position detection is disabled.  Default value: 0 (0: enabled; 1: disabled) |
|---------------|---------------------------------------------------------------------------------------------------------------------|
| SIXD_THS[1:0] | Threshold for D6D function. Default value: 00 For details, refer to <i>Table 181</i> .                              |
| TAP_THS[4:0]  | Threshold for tap recognition. Default value: 00000                                                                 |

### Table 181. Threshold for D4D/D6D function

| SIXD_THS[1:0] | Threshold value |
|---------------|-----------------|
| 00            | 80 degrees      |
| 01            | 70 degrees      |
| 10            | 60 degrees      |
| 11            | 50 degrees      |

# 9.74 INT\_DUR2 (5Ah)

Tap recognition function setting register (r/w).

### Table 182. INT\_DUR2 register

| <del>_</del> |      |      |      |        |        |        |        |
|--------------|------|------|------|--------|--------|--------|--------|
| DUR3         | DUR2 | DUR1 | DUR0 | QUIET1 | QUIET0 | SHOCK1 | SHOCK0 |

### Table 183. INT\_DUR2 register description

| DUR[3:0]   | Duration of maximum time gap for double tap recognition. Default: 0000 When double tap recognition is enabled, this register expresses the maximum time between two consecutive detected taps to determine a double tap event. The default value of these bits is 0000b which corresponds to 16*ODR_XL time. If the DUR[3:0] bits are set to a different value, 1LSB corresponds to 32*ODR_XL time. |
|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| QUIET[1:0] | Expected quiet time after a tap detection. Default value: 00  Quiet time is the time after the first detected tap in which there must not be any overthreshold event. The default value of these bits is 00b which corresponds to 2*ODR_XL time. If the QUIET[1:0] bits are set to a different value, 1LSB corresponds to 4*ODR_XL time.                                                            |
| SHOCK[1:0] | Maximum duration of overthreshold event. Default value: 00  Maximum duration is the maximum time of an overthreshold signal detection to be recognized as a tap event. The default value of these bits is 00b which corresponds to 4*ODR_XL time. If the SHOCK[1:0] bits are set to a different value, 1LSB corresponds to 8*ODR_XL time.                                                           |

### 9.75 **WAKE\_UP\_THS** (5Bh)

Single and double-tap function threshold register (r/w).

#### Table 184. WAKE\_UP\_THS register

| SINGLE_ |            |         |         |         |         |         |         |
|---------|------------|---------|---------|---------|---------|---------|---------|
| DOUBLE  | INACTIVITY | WK_THS5 | WK_THS4 | WK_THS3 | WK_THS2 | WK_THS1 | WK_THS0 |
| _TAP    |            |         |         |         |         |         |         |

### Table 185. WAKE\_UP\_THS register description

| SINGLE_<br>DOUBLE_TAP | Single/double-tap event enable. Default: 0 (0: only single-tap event enabled; 1: both single and double-tap events enabled) |
|-----------------------|-----------------------------------------------------------------------------------------------------------------------------|
| INACTIVITY            | Inactivity event enable. Default value: 0 (0: sleep disabled; 1: sleep enabled)                                             |
| WK_THS[5:0]           | Threshold for wakeup. Default value: 000000                                                                                 |

# 9.76 **WAKE\_UP\_DUR** (5Ch)

Free-fall, wakeup, timestamp and sleep mode functions duration setting register (r/w).

### Table 186. WAKE\_UP\_DUR register

| FE DURS | WAKE_ | WAKE_ | TIMER_ | SLEEP_ | SLEEP_ | SLEEP_ | SLEEP_ |
|---------|-------|-------|--------|--------|--------|--------|--------|
| FF_DUR5 | DUR1  | DUR0  | HR _   | DUR3   | DUR2   | DUR1   | DUR0   |

### Table 187. WAKE\_UP\_DUR register description

| FF_DUR5        | Free fall duration event. Default: 0 For the complete configuration of the free-fall duration, refer to FF_DUR[4:0] in FREE_FALL (5Dh) configuration. |
|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| WAKE_DUR[1:0]  | Wake up duration event. Default: 00 1LSB = 1 ODR_time                                                                                                 |
| TIMER_HR       | Timestamp register resolution setting <sup>(1)</sup> . Default value: 0 (0: 1LSB = 6.4 ms; 1: 1LSB = 25 $\mu$ s)                                      |
| SLEEP_DUR[3:0] | Duration to go in sleep mode. Default value: 0000<br>1 LSB = 512 ODR                                                                                  |

Configuration of this bit affects TIMESTAMP0\_REG (40h), TIMESTAMP1\_REG (41h), TIMESTAMP2\_REG (42h), STEP\_TIMESTAMP\_L (49h), STEP\_TIMESTAMP\_H (4Ah), and STEP\_COUNT\_DELTA (15h) registers.

# 9.77 FREE\_FALL (5Dh)

Free-fall function duration setting register (r/w).

### Table 188. FREE\_FALL register

| FF DUR4 | FF DUR3 | FF DUR2 | FF DUR1 | FF DUR0 | FF THS2 | FF THS1 | FF THS0 |
|---------|---------|---------|---------|---------|---------|---------|---------|
|         |         |         |         |         |         | _       | _       |

### Table 189. FREE\_FALL register description

|             | Free-fall duration event. Default: 0                                          |
|-------------|-------------------------------------------------------------------------------|
| FF_DUR[4:0] | For the complete configuration of the free fall duration, refer to FF_DUR5 in |
|             | WAKE_UP_DUR (5Ch) configuration                                               |
| EE THEID:01 | Free fall threshold setting. Default: 000                                     |
| FF_THS[2:0] | For details refer to <i>Table 190</i> .                                       |

#### Table 190. Threshold for free-fall function

| FF_THS[2:0] | Threshold value |
|-------------|-----------------|
| 000         | 156 mg          |
| 001         | 219 mg          |
| 010         | 250 mg          |
| 011         | 312 mg          |
| 100         | 344 mg          |
| 101         | 406 mg          |
| 110         | 469 mg          |
| 111         | 500 mg          |

# 9.78 MD1\_CFG (5Eh)

Functions routing on INT1 register (r/w).

### Table 191. MD1\_CFG register

| _ |                          |                         |         |         |                         |         |           |                |
|---|--------------------------|-------------------------|---------|---------|-------------------------|---------|-----------|----------------|
|   | INT1_<br>INACT_<br>STATE | INT1_<br>SINGLE_<br>TAP | INT1_WU | INT1_FF | INT1_<br>DOUBLE_<br>TAP | INT1_6D | INT1_TILT | INT1_<br>TIMER |

### Table 192. MD1\_CFG register description

| INT1_INACT_<br>STATE | Routing on INT1 of inactivity mode. Default: 0 (0: routing on INT1 of inactivity disabled; 1: routing on INT1 of inactivity enabled)                 |
|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| INT1_SINGLE_<br>TAP  | Single-tap recognition routing on INT1. Default: 0 (0: routing of single-tap event on INT1 disabled; 1: routing of single-tap event on INT1 enabled) |
| INT1_WU              | Routing of wakeup event on INT1. Default value: 0 (0: routing of wakeup event on INT1 disabled; 1: routing of wakeup event on INT1 enabled)          |



### Table 192. MD1\_CFG register description

| INT1_FF             | Routing of free-fall event on INT1. Default value: 0 (0: routing of free-fall event on INT1 disabled; 1: routing of free-fall event on INT1 enabled)                                        |
|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| INT1_DOUBLE<br>_TAP | Routing of tap event on INT1. Default value: 0 (0: routing of double-tap event on INT1 disabled; 1: routing of double-tap event on INT1 enabled)                                            |
| INT1_6D             | Routing of 6D event on INT1. Default value: 0 (0: routing of 6D event on INT1 disabled; 1: routing of 6D event on INT1 enabled)                                                             |
| INT1_TILT           | Routing of tilt event on INT1. Default value: 0 (0: routing of tilt event on INT1 disabled; 1: routing of tilt event on INT1 enabled)                                                       |
| INT1_TIMER          | Routing of end counter event of timer on INT1. Default value: 0 (0: routing of end counter event of timer on INT1 disabled; 1: routing of end counter event of timer event on INT1 enabled) |

# 9.79 MD2\_CFG (5Fh)

Functions routing on INT2 register (r/w).

### Table 193. MD2\_CFG register

| ſ | INT2_  | INT2_   |         |         | INT2_   |         |           | INT2 |  |
|---|--------|---------|---------|---------|---------|---------|-----------|------|--|
|   | INACT_ | SINGLE_ | INT2_WU | INT2_FF | DOUBLE_ | INT2_6D | INT2_TILT | _    |  |
|   | STATE  | TAP     | _       | _       | TAP     | _       | _         | IRON |  |

### Table 194. MD2\_CFG register description

| INT2_INACT_ | Routing on INT2 of inactivity mode. Default: 0                                        |
|-------------|---------------------------------------------------------------------------------------|
| STATE       | (0: routing on INT2 of inactivity disabled; 1: routing on INT2 of inactivity enabled) |
| INT2 SINGLE | Single-tap recognition routing on INT2. Default: 0                                    |
| TAP         | (0: routing of single-tap event on INT2 disabled;                                     |
|             | 1: routing of single-tap event on INT2 enabled)                                       |
|             | Routing of wakeup event on INT2. Default value: 0                                     |
| INT2_WU     | (0: routing of wakeup event on INT2 disabled;                                         |
|             | 1: routing of wake-up event on INT2 enabled)                                          |
|             | Routing of free-fall event on INT2. Default value: 0                                  |
| INT2_FF     | (0: routing of free-fall event on INT2 disabled;                                      |
|             | 1: routing of free-fall event on INT2 enabled)                                        |
| INT2 DOUBLE | Routing of tap event on INT2. Default value: 0                                        |
| TAP         | (0: routing of double-tap event on INT2 disabled;                                     |
| _           | 1: routing of double-tap event on INT2 enabled)                                       |
| INT2_6D     | Routing of 6D event on INT2. Default value: 0                                         |
| 11172_05    | (0: routing of 6D event on INT2 disabled; 1: routing of 6D event on INT2 enabled)     |
| INITO TILT  | Routing of tilt event on INT2. Default value: 0                                       |
| INT2_TILT   | (0: routing of tilt event on INT2 disabled; 1: routing of tilt event on INT2 enabled) |
|             | Routing of soft-iron/hard-iron algorithm end event on INT2. Default value: 0          |
| INT2_IRON   | (0: routing of soft-iron/hard-iron algorithm end event on INT2 disabled;              |
|             | 1: routing of soft-iron/hard-iron algorithm end event on INT2 enabled)                |
|             |                                                                                       |



### 9.80 **OUT\_MAG\_RAW\_X\_L** (66h)

External magnetometer raw data (r).

#### Table 195. OUT\_MAG\_RAW\_X\_L register

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|----|----|----|----|----|----|----|----|

### Table 196. OUT\_MAG\_RAW\_X\_L register description

D[7:0] X-axis external magnetometer value (LSbyte)

## 9.81 **OUT\_MAG\_RAW\_X\_H** (67h)

External magnetometer raw data (r).

#### Table 197. OUT\_MAG\_RAW\_X\_H register

|     |     |     |     |     | _   |    |    |  |
|-----|-----|-----|-----|-----|-----|----|----|--|
| D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 |  |

#### Table 198. OUT\_MAG\_RAW\_X\_H register description

| D[15:8] | X-axis external magnetometer value (MSbyte) |  |
|---------|---------------------------------------------|--|
|---------|---------------------------------------------|--|

### 9.82 **OUT\_MAG\_RAW\_Y\_L** (68h)

External magnetometer raw data (r).

### Table 199. OUT\_MAG\_RAW\_Y\_L register

| D7 D6 D5 D4 D3 D2 D1 | D0 |
|----------------------|----|
|----------------------|----|

#### Table 200. OUT\_MAG\_RAW\_Y\_L register description

D[7:0] Y-axis external magnetometer value (LSbyte)

# 9.83 **OUT\_MAG\_RAW\_Y\_H** (69h)

External magnetometer raw data (r).

### Table 201. OUT\_MAG\_RAW\_Y\_H register

| D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 |
|-----|-----|-----|-----|-----|-----|----|----|
|     |     |     |     |     |     |    | ı  |

#### Table 202. OUT\_MAG\_RAW\_Y\_H register description

| D[15:8] Y-axis external magnetometer value (MSbyte) |  |  |
|-----------------------------------------------------|--|--|
|-----------------------------------------------------|--|--|

# 9.84 OUT\_MAG\_RAW\_Z\_L (6Ah)

External magnetometer raw data (r).

### Table 203. OUT\_MAG\_RAW\_Z\_L register

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|----|----|----|----|----|----|----|----|

### Table 204. OUT\_MAG\_RAW\_Z\_L register description

| D[7:0] | Z-axis external magnetometer value (LSbyte) |
|--------|---------------------------------------------|
|--------|---------------------------------------------|

# 9.85 OUT\_MAG\_RAW\_Z\_H (6Bh)

External magnetometer raw data (r).

### Table 205. OUT\_MAG\_RAW\_Z\_H register

| D15 D14 | D13 | D12 | D11 | D10 | D9 | D8 |
|---------|-----|-----|-----|-----|----|----|
|---------|-----|-----|-----|-----|----|----|

### Table 206. OUT\_MAG\_RAW\_Z\_H register description

| D[15:8] | Z-axis external magnetometer value (MSbyte) |
|---------|---------------------------------------------|
|---------|---------------------------------------------|

### 9.86 CTRL\_SPIAux (70h)

### Table 207. CTRL\_SPIAux register

| BLE_SPI2 | 0 <sup>(1)</sup> | SPI_READ<br>EN | 0 <sup>(1)</sup> | 0 <sup>(1)</sup> | 0 <sup>(1)</sup> | 0 <sup>(1)</sup> | 3.3KHz_<br>SPI2_EN |
|----------|------------------|----------------|------------------|------------------|------------------|------------------|--------------------|
|          |                  | ''             |                  |                  |                  |                  | 0,                 |

<sup>1.</sup> This bit must be set to '0' for the correct operation of the device.

### Table 208. CTRL\_SPIAux register description

| BLE_SPI2       | Big/little endian selection (same as primary interface bit)                                                         |
|----------------|---------------------------------------------------------------------------------------------------------------------|
| SPI_READ_EN    | Set to '1' to enable 3-wire SPI read (mandatory with current substrate but ASIC default compatible with 4-wire SPI) |
| 3.3KHz_SPI2_EN | Enable output @ 3.3 kHz and FS = 250 dps on output data registers (22h to 27h) read by SPI2.                        |

# 10 Embedded functions register mapping

The table given below provides a list of the registers for the embedded functions available in the device and the corresponding addresses. Embedded functions registers are accessible when FUNC\_CFG\_EN is set to '1' in FUNC\_CFG\_ACCESS (01h).

Note:

All modifications of the content of the embedded functions registers have to be performed with the device in power-down mode.

Table 209. Registers address map - embedded functions

|                                 |      |       | r address |           |          |
|---------------------------------|------|-------|-----------|-----------|----------|
| Name                            | Type | Hex   | Binary    | - Default | Comment  |
| SLV0_ADD                        | r/w  | 02    | 00000010  | 00000000  |          |
| SLV0_SUBADD                     | r/w  | 03    | 00000011  | 00000000  |          |
| SLAVE0_CONFIG                   | r/w  | 04    | 00000100  | 00000000  |          |
| SLV1_ADD                        | r/w  | 05    | 00000101  | 00000000  |          |
| SLV1_SUBADD                     | r/w  | 06    | 00000110  | 00000000  |          |
| SLAVE1_CONFIG                   | r/w  | 07    | 00000111  | 00000000  |          |
| SLV2_ADD                        | r/w  | 08    | 00001000  | 00000000  |          |
| SLV2_SUBADD                     | r/w  | 09    | 00001001  | 00000000  |          |
| SLAVE2_CONFIG                   | r/w  | 0A    | 00001010  | 00000000  |          |
| SLV3_ADD                        | r/w  | 0B    | 00001011  | 00000000  |          |
| SLV3_SUBADD                     | r/w  | 0C    | 00001100  | 00000000  |          |
| SLAVE3_CONFIG                   | r/w  | 0D    | 00001101  | 00000000  |          |
| DATAWRITE_SRC_<br>MODE_SUB_SLV0 | r/w  | 0E    | 00001110  | 00000000  |          |
| PEDO_THS_REG                    | r/w  | 0F    | 00001111  | 00010000  |          |
| RESERVED                        | -    | 10-12 |           | -         | Reserved |
| SM_THS                          | r/w  | 13    | 00010011  | 00000110  |          |
| PEDO_DB_REG                     | r/w  | 14    | 00010100  | 01101110  |          |
| STEP_COUNT_DELTA                | r/w  | 15    | 00010101  | 00000000  |          |
| MAG_SI_XX                       | r/w  | 24    | 00100100  | 00001000  |          |
| MAG_SI_XY                       | r/w  | 25    | 00100101  | 00000000  |          |
| MAG_SI_XZ                       | r/w  | 26    | 00100110  | 00000000  |          |
| MAG_SI_YX                       | r/w  | 27    | 00100111  | 00000000  |          |
| MAG_SI_YY                       | r/w  | 28    | 00101000  | 00001000  |          |
| MAG_SI_YZ                       | r/w  | 29    | 00101001  | 00000000  |          |
| MAG_SI_ZX                       | r/w  | 2A    | 00101010  | 00000000  |          |
| MAG_SI_ZY                       | r/w  | 2B    | 00101011  | 00000000  |          |



Table 209. Registers address map - embedded functions (continued)

| Name       | Type | Register | address  | Default  | Comment |  |
|------------|------|----------|----------|----------|---------|--|
| Name       | Type | Hex      | Binary   | Delault  | Comment |  |
| MAG_SI_ZZ  | r/w  | 2C       | 00101100 | 00001000 |         |  |
| MAG_OFFX_L | r/w  | 2D       | 00101101 | 00000000 |         |  |
| MAG_OFFX_H | r/w  | 2E       | 00101110 | 00000000 |         |  |
| MAG_OFFY_L | r/w  | 2F       | 00101111 | 00000000 |         |  |
| MAG_OFFY_H | r/w  | 30       | 00110000 | 00000000 |         |  |
| MAG_OFFZ_L | r/w  | 31       | 00110001 | 00000000 |         |  |
| MAG_OFFZ_H | r/w  | 32       | 00110010 | 00000000 |         |  |

Registers marked as *Reserved* must not be changed. Writing to those registers may cause permanent damage to the device.

The content of the registers that are loaded at boot should not be changed. They contain the factory calibration values. Their content is automatically restored when the device is powered up.

# 11 Embedded functions registers description

Note:

All modifications of the content of the embedded functions registers have to be performed with the device in power-down mode.

### 11.1 SLV0\_ADD (02h)

I<sup>2</sup>C slave address of the first external sensor (Sensor1) register (r/w).

### Table 210. SLV0\_ADD register

### Table 211. SLV0\_ADD register description

| Slave0_add[6:0] | I <sup>2</sup> C slave address of Sensor1 that can be read by sensor hub.  Default value: 0000000 |
|-----------------|---------------------------------------------------------------------------------------------------|
| rw_0            | Read/write operation on Sensor1. Default value: 0 (0: write operation; 1: read operation)         |

### 11.2 SLV0\_SUBADD (03h)

Address of register on the first external sensor (Sensor1) register (r/w).

### Table 212. SLV0\_SUBADD register

| Slave0_ |
|---------|---------|---------|---------|---------|---------|---------|---------|
| reg7    | reg6    | reg5    | reg4    | reg3    | reg2    | reg1    | reg0    |

### Table 213. SLV0\_SUBADD register description

| Slave0 reg[7:0] | Address of register on Sensor1 that has to be read/write according to the rw_0 bit |
|-----------------|------------------------------------------------------------------------------------|
| olaveo_reg[r.o] | value in <i>SLV0_ADD</i> (02h). Default value: 00000000                            |

# 11.3 SLAVE0\_CONFIG (04h)

First external sensor (Sensor1) configuration and sensor hub settings register (r/w).

#### Table 214. SLAVE0\_CONFIG register

| Slave0_ | Slave0_ | Aux_sens | Aux_sens | Src mode   | Slave0_ | Slave0_ | Slave0_ | l |
|---------|---------|----------|----------|------------|---------|---------|---------|---|
| rate1   | rate0   | _on1     | _on0     | Sic_illoue | numop2  | numop1  | numop0  |   |

### Table 215. SLAVE0\_CONFIG register description

|                   | Decimation of read operation on Sensor1 starting from the sensor hub trigger. Default value: 00                                            |
|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------|
| Clayed rate[1:0]  | (00: no decimation                                                                                                                         |
| Slave0_rate[1:0]  | 01: update every 2 samples                                                                                                                 |
|                   | 10: update every 4 samples                                                                                                                 |
|                   | 11: update every 8 samples)                                                                                                                |
| Aux_sens_on[1:0]  | Number of external sensors to be read by sensor hub. Default value: 00 (00: one sensor 01: two sensors 10: three sensors 11: four sensors) |
| Src_mode          | Source mode conditioned read <sup>(1)</sup> . Default value: 0 (0: source mode read disabled; 1: source mode read enabled)                 |
| Slave0_numop[2:0] | Number of read operations on Sensor1.                                                                                                      |

Read conditioned by the content of the register at address specified in DATAWRITE\_SRC\_MODE\_SUB\_SLV0 (0Eh) register. If the content is non-zero the operation continues with the reading of the address specified in the SLV0\_SUBADD (03h) register, else the operation is interrupted.

# 11.4 SLV1\_ADD (05h)

I<sup>2</sup>C slave address of the second external sensor (Sensor2) register (r/w).

### Table 216. SLV1\_ADD register

| Slave1_ | r 1 |
|---------|---------|---------|---------|---------|---------|---------|-----|
| add6    | add5    | add4    | add3    | add2    | add1    | add0    | '_' |

### Table 217. SLV1\_ADD register description

|                  | I <sup>2</sup> C slave address of Sensor2 that can be read by sensor hub. |
|------------------|---------------------------------------------------------------------------|
| Glave I_dad[0.0] | Default value: 0000000                                                    |
| r 1              | Read operation on Sensor2 enable. Default value: 0                        |
| <u>'-</u> '      | (0: read operation disabled; 1: read operation enabled)                   |

# 11.5 SLV1\_SUBADD (06h)

Address of register on the second external sensor (Sensor2) register (r/w).

### Table 218. SLV1\_SUBADD register

| Slave1_ |  |
|---------|---------|---------|---------|---------|---------|---------|---------|--|
| reg7    | reg6    | reg5    | reg4    | reg3    | reg2    | reg1    | reg0    |  |

### Table 219. SLV1\_SUBADD register description

| Slave1_reg[7:0] |
|-----------------|
|-----------------|



### 11.6 **SLAVE1\_CONFIG (07h)**

Second external sensor (Sensor2) configuration register (r/w).

### Table 220. SLAVE1\_CONFIG register

| Slave1_<br>rate1 | Slave1_<br>rate0 | 0 <sup>(1)</sup> | 0 <sup>(1)</sup> | 0 <sup>(1)</sup> | Slave1_<br>numop2 | Slave1_<br>numop1 | Slave1_<br>numop0 |  |
|------------------|------------------|------------------|------------------|------------------|-------------------|-------------------|-------------------|--|
|------------------|------------------|------------------|------------------|------------------|-------------------|-------------------|-------------------|--|

<sup>1.</sup> This bit must be set to '0' for the correct operation of the device.

#### Table 221. SLAVE1\_CONFIG register description

| Slave1_rate[1:0]  | Decimation of read operation on Sensor2 starting from the sensor hub trigger. Default value: 00 (00: no decimation 01: update every 2 samples |
|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|
|                   | 10: update every 4 samples 11: update every 8 samples)                                                                                        |
| Slave1_numop[2:0] | Number of read operations on Sensor2.                                                                                                         |

# 11.7 SLV2\_ADD (08h)

I<sup>2</sup>C slave address of the third external sensor (Sensor3) register (r/w).

### Table 222. SLV2\_ADD register

| ĺ | Slave2_ | . 0 |
|---|---------|---------|---------|---------|---------|---------|---------|-----|
|   | add6    | add5    | add4    | add3    | add2    | add1    | add0    | 1_2 |

### Table 223. SLV2\_ADD register description

| Slave2_add[6:0] | I <sup>2</sup> C slave address of Sensor3 that can be read by sensor hub.  Default value: 0000000          |
|-----------------|------------------------------------------------------------------------------------------------------------|
| r_2             | Read operation on Sensor3 enable. Default value: 0 (0: read operation disabled; 1: read operation enabled) |

# 11.8 SLV2\_SUBADD (09h)

Address of register on the third external sensor (Sensor3) register (r/w).

### Table 224. SLV2\_SUBADD register

| Slave | 2_ Slave2_ | Slave2_ | Slave2_ | Slave2_ | Slave2_ | Slave2_ | Slave2_ |
|-------|------------|---------|---------|---------|---------|---------|---------|
| reg7  | reg6       | reg5    | reg4    | reg3    | reg2    | reg1    | reg0    |

### Table 225. SLV2\_SUBADD register description

| Slove2 reg[7:0] | Address of register on Sensor3 that has to be read according to the r_2 bit value |
|-----------------|-----------------------------------------------------------------------------------|
| Slavez_reg[7.0] | in SLV2_ADD (08h). Default value: 00000000                                        |



### 11.9 SLAVE2\_CONFIG (0Ah)

Third external sensor (Sensor3) configuration register (r/w).

### Table 226. SLAVE2\_CONFIG register

| Slave2_ Slave2_ rate1 rate0 | 0 <sup>(1)</sup> | 0 <sup>(1)</sup> | 0 <sup>(1)</sup> | Slave2_<br>numop2 | Slave2_<br>numop1 | Slave2_<br>numop0 | ] |
|-----------------------------|------------------|------------------|------------------|-------------------|-------------------|-------------------|---|
|-----------------------------|------------------|------------------|------------------|-------------------|-------------------|-------------------|---|

<sup>1.</sup> This bit must be set to '0' for the correct operation of the device.

### Table 227. SLAVE2\_CONFIG register description

|                   | Decimation of read operation on Sensor3 starting from the sensor hub trigger.  Default value: 00 |
|-------------------|--------------------------------------------------------------------------------------------------|
| Slave2 rate[1:0]  | (00: no decimation                                                                               |
| Olavez_late[1.0]  | 01: update every 2 samples                                                                       |
|                   | 10: update every 4 samples                                                                       |
|                   | 11: update every 8 samples)                                                                      |
| Slave2_numop[2:0] | Number of read operations on Sensor3.                                                            |

# 11.10 SLV3\_ADD (0Bh)

I<sup>2</sup>C slave address of the fourth external sensor (Sensor4) register (r/w).

### Table 228. SLV3\_ADD register

| Slave3_ | . 0 |
|---------|---------|---------|---------|---------|---------|---------|-----|
| add6    | add5    | add4    | add3    | add2    | add1    | add0    | I_3 |

### Table 229. SLV3\_ADD register description

| Slave3_add[6:0] | I <sup>2</sup> C slave address of Sensor4 that can be read by the sensor hub.  Default value: 0000000      |
|-----------------|------------------------------------------------------------------------------------------------------------|
| r_3             | Read operation on Sensor4 enable. Default value: 0 (0: read operation disabled; 1: read operation enabled) |

# 11.11 SLV3\_SUBADD (0Ch)

Address of register on the fourth external sensor (Sensor4) register (r/w).

### Table 230. SLV3\_SUBADD register

| Slave3_ |
|---------|---------|---------|---------|---------|---------|---------|---------|
| reg7    | reg6    | reg5    | reg4    | reg3    | reg2    | reg1    | reg0    |

### Table 231. SLV3\_SUBADD register description

| Slave3_red[7:0] | Address of register on Sensor4 that has to be read according to the r_3 bit value |
|-----------------|-----------------------------------------------------------------------------------|
| Olaveo_reg[7.0] | in SLV3_ADD (0Bh). Default value: 00000000                                        |



# 11.12 SLAVE3\_CONFIG (0Dh)

Fourth external sensor (Sensor4) configuration register (r/w).

### Table 232. SLAVE3\_CONFIG register

| Slave3_ | Slave3_ | o(1) | o <sup>(1)</sup> | O <sup>(1)</sup> | Slave3_ | Slave3_ | Slave3_ |
|---------|---------|------|------------------|------------------|---------|---------|---------|
| rate1   | rate0   | 0. / | 0. 7             | 0. 7             | numop2  | numop1  | numop0  |

<sup>1.</sup> This bit must be set to '0' for the correct operation of the device.

### Table 233. SLAVE3\_CONFIG register description

| Slave3_rate[1:0]  | Decimation of read operation on Sensor4 starting from the sensor hub trigger.  Default value: 00 (00: no decimation 01: update every 2 samples 10: update every 4 samples 11: update every 8 samples) |
|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Slave3_numop[2:0] | Number of read operations on Sensor4.                                                                                                                                                                 |

# 11.13 DATAWRITE\_SRC\_MODE\_SUB\_SLV0 (0Eh)

Data to be written into the slave device register (r/w).

### Table 234. DATAWRITE\_SRC\_MODE\_SUB\_SLV0 register

| Slave_ |
|--------|--------|--------|--------|--------|--------|--------|--------|
| dataw7 | dataw6 | dataw5 | dataw4 | dataw3 | dataw2 | dataw1 | dataw0 |

### Table 235. DATAWRITE\_SRC\_MODE\_SUB\_SLV0 register description

|                  | Data to be written into the slave device according to the rw_0 bit in SLV0_ADD |
|------------------|--------------------------------------------------------------------------------|
| Slave_dataw[7:0] | (02h) register or address to be read in source mode.                           |
|                  | Default value: 00000000                                                        |



### 11.14 PEDO\_THS\_REG (0Fh)

Pedometer minimum threshold and internal full-scale configuration register (r/w).

#### Table 236. PEDO\_THS\_REG register

| PEDO_4G | - | - | THS_MIN4 | THS_MIN3 | THS_MIN2 | THS_MIN1 | THS_MIN0 |  |
|---------|---|---|----------|----------|----------|----------|----------|--|

### Table 237. PEDO\_THS\_REG register description

| PEDO_4G      | This bit sets the internal full scale used in pedometer functions. Using this bit, saturation is avoided (e.g. FAST walk).  0: internal full scale = $2 g$ .  1: internal full scale 4 $g$ (device full_scale @CTRL1_XL must be $\geq 4 g$ , otherwise internal full scale is $2 g$ ) |
|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| THS_MIN[4:0] | Configurable minimum threshold. 1LSB = 16 mg @ PEDO_4G = 0, 1LSB = 32 mg @ PEDO_4G = 1                                                                                                                                                                                                |

# 11.15 SM\_THS (13h)

Significant motion configuration register (r/w).

### Table 238. SM\_THS register

| SM_THS_ |
|---------|---------|---------|---------|---------|---------|---------|---------|
| 7       | 6       | 5       | 4       | 3       | 2       | 1       | 0       |

### Table 239. SM\_THS register description

| SM_THS[7:0] | Significant motion threshold. Default value: 00000110 |
|-------------|-------------------------------------------------------|
|-------------|-------------------------------------------------------|

# 11.16 PEDO\_DEB\_REG (14h)

Pedometer debounce configuration register (r/w).

### Table 240. PEDO\_DEB\_REG register

| ſ | DEB_  |
|---|-------|-------|-------|-------|-------|-------|-------|-------|
|   | TIME4 | TIME3 | TIME2 | TIME1 | TIME0 | STEP2 | STEP1 | STEP0 |

### Table 241. PEDO\_DEB\_REG register description

| DEB_TIME[4:0] | Debounce time. If the time between two consecutive steps is greater than DEB_TIME*80ms, the debouncer is reactivated. Default value: 01101 |  |  |  |
|---------------|--------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| DEB_STEP[2:0] | Debounce threshold. Minimum number of steps to increment the step counter (debounce). Default value: 110                                   |  |  |  |

### 11.17 STEP\_COUNT\_DELTA (15h)

Time period register for step detection on delta time (r/w).

#### Table 242. STEP\_COUNT\_DELTA register

|         |         |         | _       | _       | _       |         |         |
|---------|---------|---------|---------|---------|---------|---------|---------|
| SC_     |
| DELTA_7 | DELTA_6 | DELTA_5 | DELTA_4 | DELTA_3 | DELTA_2 | DELTA_1 | DELTA_0 |

### Table 243. STEP\_COUNT\_DELTA register description

| SC DELTA[7:0]   | Time period value <sup>(1)</sup> (1LSB = 1.6384 s) |
|-----------------|----------------------------------------------------|
| 00_BEE17 ([7.0] | Time period value (1205 1.00010)                   |

This value is effective if the TIMER\_EN bit of the TAP\_CFG (58h) register is set to 1 and the TIMER\_HR bit of the WAKE\_UP\_DUR (5Ch) register is set to 0.

# 11.18 MAG\_SI\_XX (24h)

Soft-iron matrix correction register (r/w).

### Table 244. MAG\_SI\_XX register

| MAG_SI_ |
|---------|---------|---------|---------|---------|---------|---------|---------|
| XX_7    | XX_6    | XX_5    | XX_4    | XX_3    | XX_2    | XX_1    | XX_0    |

### Table 245. MAG\_SI\_XX register description

<sup>1.</sup> Value is expressed in sign-module format.

## 11.19 MAG\_SI\_XY (25h)

Soft-iron matrix correction register (r/w).

### Table 246. MAG\_SI\_XY register

| MAG_SI_ |
|---------|---------|---------|---------|---------|---------|---------|---------|
| XY_7    | XY_6    | XY_5    | XY_4    | XY_3    | XY_2    | XY_1    | XY_0    |

### Table 247. MAG\_SI\_XY register description

MAG\_SI\_XY\_[7:0] Soft-iron correction row1 col2 coefficient<sup>(1)</sup>. Default value: 00000000

# 11.20 MAG\_SI\_XZ (26h)

Soft-iron matrix correction register (r/w).

### Table 248. MAG\_SI\_XZ register

| MAG_SI_ |
|---------|---------|---------|---------|---------|---------|---------|---------|
| XZ_7    | XZ_6    | XZ_5    | XZ_4    | XZ_3    | XZ_2    | XZ_1    | XZ_0    |

### Table 249. MAG\_SI\_XZ register description

<sup>1.</sup> Value is expressed in sign-module format.



<sup>1.</sup> Value is expressed in sign-module format.

### 11.21 MAG\_SI\_YX (27h)

Soft-iron matrix correction register (r/w).

#### Table 250. MAG\_SI\_YX register

| MAG_SI_ |
|---------|---------|---------|---------|---------|---------|---------|---------|
| YX_7    | YX_6    | YX_5    | YX_4    | YX_3    | YX_2    | YX_1    | YX_0    |

### Table 251. MAG\_SI\_YX register description

| MAG_SI_YX_[7:0]   Soft-iron correction row2 col1 coefficient <sup>(1)</sup> . Default value: | : 00000000 |
|----------------------------------------------------------------------------------------------|------------|
|----------------------------------------------------------------------------------------------|------------|

<sup>1.</sup> Value is expressed in sign-module format.

### 11.22 MAG\_SI\_YY (28h)

Soft-iron matrix correction register (r/w).

### Table 252. MAG\_SI\_YY register

| Γ | MAG_SI_ |
|---|---------|---------|---------|---------|---------|---------|---------|---------|
|   | YY_7    | YY_6    | YY_5    | YY_4    | YY_3    | YY_2    | YY_1    | YY_0    |

### Table 253. MAG\_SI\_YY register description

| MAG_SI_YY_[7:0] | Soft-iron correction row2 col2 coefficient <sup>(1)</sup> . Default value: 00001000 |
|-----------------|-------------------------------------------------------------------------------------|
|-----------------|-------------------------------------------------------------------------------------|

<sup>1.</sup> Value is expressed in sign-module format.

### 11.23 MAG\_SI\_YZ (29h)

Soft-iron matrix correction register (r/w).

#### Table 254. MAG\_SI\_YZ register

| MAG_SI_ |
|---------|---------|---------|---------|---------|---------|---------|---------|
| YZ_7    | YZ_6    | YZ_5    | YZ_4    | YZ_3    | YZ_2    | YZ_1    | YZ_0    |

### Table 255. MAG\_SI\_YZ register description

| MAG_SI_YZ_[7:0] Soft-iron correction row2 col3 coefficient <sup>(1)</sup> . Default value: 000000 | 000 |
|---------------------------------------------------------------------------------------------------|-----|
|---------------------------------------------------------------------------------------------------|-----|

<sup>1.</sup> Value is expressed in sign-module format.

# 11.24 MAG\_SI\_ZX (2Ah)

Soft-iron matrix correction register (r/w).

### Table 256. MAG\_SI\_ZX register

| MAG_SI_ |
|---------|---------|---------|---------|---------|---------|---------|---------|
| ZX_7    | ZX_6    | ZX_5    | ZX_4    | ZX_3    | ZX_2    | ZX_1    | ZX_0    |

### Table 257. MAG\_SI\_ZX register description

| MAG_SI_ZX_[7:0] | Soft-iron correction row3 col1 coefficient <sup>(1)</sup> . Default value: 00000000 |
|-----------------|-------------------------------------------------------------------------------------|
|-----------------|-------------------------------------------------------------------------------------|

<sup>1.</sup> Value is expressed in sign-module format.

57/

### 11.25 MAG\_SI\_ZY (2Bh)

Soft-iron matrix correction register (r/w).

### Table 258. MAG\_SI\_ZY register

| MAG_SI_ |
|---------|---------|---------|---------|---------|---------|---------|---------|
| ZY_7    | ZY_6    | ZY_5    | ZY_4    | ZY_3    | ZY_2    | ZY_1    | ZY_0    |

### Table 259. MAG\_SI\_ZY register description

| MAG_SI_ZY_[7:0] | Soft-iron correction row3 col2 coefficient <sup>(1)</sup> . Default value: 00000000 |
|-----------------|-------------------------------------------------------------------------------------|
|-----------------|-------------------------------------------------------------------------------------|

<sup>1.</sup> Value is expressed in sign-module format.

### 11.26 MAG\_SI\_ZZ (2Ch)

Soft-iron matrix correction register (r/w).

### Table 260. MAG\_SI\_ZZ register

| MAG_SI_ |
|---------|---------|---------|---------|---------|---------|---------|---------|
| ZZ_7    | ZZ_6    | ZZ_5    | ZZ_4    | ZZ_3    | ZZ_2    | ZZ_1    | ZZ_0    |

### Table 261. MAG\_SI\_ZZ register description

| MAG_SI_ZZ_[7:0] | Soft-iron correction row3 col3 coefficient <sup>(1)</sup> . Default value: 00001000 |
|-----------------|-------------------------------------------------------------------------------------|
|-----------------|-------------------------------------------------------------------------------------|

<sup>1.</sup> Value is expressed in sign-module format.

## 11.27 MAG\_OFFX\_L (2Dh)

Offset for X-axis hard-iron compensation register (r/w). The value is expressed as a 16-bit word in two's complement.

### Table 262. MAG\_OFFX\_L register

| MAG_OFF |
|---------|---------|---------|---------|---------|---------|---------|---------|
| X_L_7   | X_L_6   | X_L_5   | X_L_4   | X_L_3   | X_L_2   | X_L_1   | X_L_0   |

### Table 263. MAG\_OFFX\_L register description

MAG\_OFFX\_L\_[7:0] Offset for X-axis hard-iron compensation. Default value: 00000000

# 11.28 MAG\_OFFX\_H (2Eh)

Offset for X-axis hard-iron compensation register (r/w). The value is expressed as a 16-bit word in two's complement.

### Table 264. MAG\_OFFX\_H register

| MAG_OFF |
|---------|---------|---------|---------|---------|---------|---------|---------|
| X_H_7   | X_H_6   | X_H_5   | X_H_4   | X_H_3   | X_H_2   | X_H_1   | X_H_0   |

### Table 265. MAG\_OFFX\_L register description

| MAG_OFFX_H_[7:0] | Offset for X-axis hard-iron compensation. Default value: 00000000 |
|------------------|-------------------------------------------------------------------|
|------------------|-------------------------------------------------------------------|



### 11.29 MAG OFFY L (2Fh)

Offset for Y-axis hard-iron compensation register (r/w). The value is expressed as a 16-bit word in two's complement.

### Table 266. MAG\_OFFY\_L register

| MAG_OFF |  |
|---------|---------|---------|---------|---------|---------|---------|---------|--|
| Y_L_7   | Y_L_6   | Y_L_5   | Y_L_4   | Y_L_3   | Y_L_2   | Y_L_1   | Y_L_0   |  |

#### Table 267. MAG\_OFFY\_L register description

MAG\_OFFY\_L\_[7:0] Offset for Y-axis hard-iron compensation. Default value: 00000000

### 11.30 MAG\_OFFY\_H (30h)

Offset for Y-axis hard-iron compensation register (r/w). The value is expressed as a 16-bit word in two's complement.

#### Table 268. MAG\_OFFY\_H register

| MAG_OFF |
|---------|---------|---------|---------|---------|---------|---------|---------|
| Y_H_7   | Y_H_6   | Y_H_5   | Y_H_4   | Y_H_3   | Y_H_2   | Y_H_1   | Y_H_0   |

### Table 269. MAG\_OFFY\_L register description

MAG OFFY H [7:0] Offset for Y-axis hard-iron compensation. Default value: 00000000

### 11.31 MAG\_OFFZ\_L (31h)

Offset for Z-axis hard-iron compensation register (r/w). The value is expressed as a 16-bit word in two's complement.

### Table 270. MAG\_OFFZ\_L register

| MAG_OFF |
|---------|---------|---------|---------|---------|---------|---------|---------|
| Z_L_7   | Z_L_6   | Z_L_5   | Z_L_4   | Z_L_3   | Z_L_2   | Z_L_1   | Z_L_0   |

#### Table 271. MAG\_OFFZ\_L register description

MAG\_OFFZ\_L\_[7:0] Offset for Z-axis hard-iron compensation. Default value: 00000000

# 11.32 MAG\_OFFZ\_H (32h)

Offset for Z-axis hard-iron compensation register (r/w). The value is expressed as a 16-bit word in two's complement.

#### Table 272. MAG\_OFFZ\_H register

| MAG_OFF |  |
|---------|---------|---------|---------|---------|---------|---------|---------|--|
| Z_H_7   | Z_H_6   | Z_H_5   | Z_H_4   | Z_H_3   | Z_H_2   | Z_H_1   | Z_H_0   |  |

#### Table 273. MAG OFFX L register description

MAG\_OFFZ\_H\_[7:0] Offset for Z-axis hard-iron compensation. Default value: 00000000

DocID028370 Rev 4

# 12 Soldering information

The LGA package is compliant with the ECOPACK®, RoHS and "Green" standard. It is qualified for soldering heat resistance according to JEDEC J-STD-020.

Leave "Pin 1 Indicator" unconnected during soldering.

Land pattern and soldering recommendations are available at www.st.com/mems.



**Package information** LSM6DS3H

#### 13 **Package information**

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK® specifications, grade definitions and product status are available at: www.st.com. ECOPACK is an ST trademark.

#### 13.1 **LGA-14** package information

Figure 18. LGA-14 2.5x3x0.86 14L package outline and mechanical data



LSM6DS3H Package information

# 13.2 LGA-14 packing information

Figure 19. Carrier tape information for LGA-14 package





Package information LSM6DS3H



Figure 21. Reel information for carrier tape of LGA-14 package

Table 274. Reel dimensions for carrier tape of LGA-14 package

| Reel dimensions (mm) |            |  |  |  |
|----------------------|------------|--|--|--|
| A (max)              | 330        |  |  |  |
| B (min)              | 1.5        |  |  |  |
| С                    | 13 ±0.25   |  |  |  |
| D (min)              | 20.2       |  |  |  |
| N (min)              | 60         |  |  |  |
| G                    | 12.4 +2/-0 |  |  |  |
| T (max)              | 18.4       |  |  |  |

LSM6DS3H Revision history

# 14 Revision history

Table 275. Document revision history

| Date        | Revision | Changes                                                                                                                                                                                                                                                                                |
|-------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 14-Sep-2015 | 1        | Initial release                                                                                                                                                                                                                                                                        |
| 15-Sep-2015 | 2        | Updated Features                                                                                                                                                                                                                                                                       |
| 14-Oct-2015 | 3        | Updated Figure 7: Accelerometer composite filter  Updated description of HPCF_XL bits in Table 67: CTRL8_XL register description  Added Table 69: Accelerometer LPF2 cutoff frequency  Added PEDO_THS_REG (0Fh) and PEDO_DEB_REG (14h)  Added Section 13.2: LGA-14 packing information |
| 03-Feb-2016 | 4        | Document status promoted to "production data" Updated Table 3: Mechanical characteristics Updated Table 4: Electrical characteristics Updated Table 8: Absolute maximum ratings Updated Register description                                                                           |

### IMPORTANT NOTICE - PLEASE READ CAREFULLY

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2016 STMicroelectronics – All rights reserved

