

# 8-Bit Serial-Input/Serial or Parallel-Output Shift Register with Latched 3-State Outputs

# **High-Performance Silicon-Gate CMOS**

The 74HC595A consists of an 8-bit shift register and an 8-bit D-type latch with three-state parallel outputs. The shift register accepts serial data and provides a serial output. The shift register also provides parallel data to the 8-bit latch. The shift register and latch have independent clock inputs. This device also has an asynchronous reset for the shift register.

The HC595A directly interfaces with the SPI serial data port on CMOS MPUs and MCUs.

- Output Drive Capability: 15 LSTTL Loads
- Outputs Directly Interface to CMOS, NMOS, and TTL
- Operating Voltage Range: 2.0 to 6.0 V
- Low Input Current: 1.0 μA
- High Noise Immunity Characteristic of CMOS Devices
- In Compliance with the Requirements Defined by JEDEC Standard No. 7A
- Chip Complexity: 328 FETs or 82 Equivalent Gates
- Improvements over HC595
  - Improved Propagation Delays
  - 50% Lower Quiescent Power
  - Improved Input Noise and Latchup Immunity







#### **PIN ASSIGNMENT**

| QB [             | 1 ● | 16 | v <sub>CC</sub>   |
|------------------|-----|----|-------------------|
| OC [             | 2   | 15 | ] Q <sub>A</sub>  |
| QD [             | 3   | 14 | PΑ                |
| Q <sub>E</sub> [ | 4   | 13 | OUTPUT ENABLE     |
| Q <sub>F</sub> [ | 5   | 12 | LATCH CLOCK       |
| Q <sub>G</sub> [ | 6   | 11 | SHIFT CLOCK       |
| Q <sub>H</sub> [ | 7   | 10 | RESET             |
| GND [            | 8   | 9  | ] SQ <sub>H</sub> |
|                  |     |    | -                 |

#### **ORDERING INFORMATION**

| Device      | Package | Shipping    |  |  |
|-------------|---------|-------------|--|--|
| 74HC595N    | DIP-16  | 2000 / Box  |  |  |
| 74HC595M/TR | SOP-16  | 2500 / Reel |  |  |



#### **MAXIMUM RATINGS\***

| Symbol           | Parameter                                                                 | Value                          | Unit |
|------------------|---------------------------------------------------------------------------|--------------------------------|------|
| VCC              | DC Supply Voltage (Referenced to GND)                                     | - 0.5 to + 7.0                 | V    |
| V <sub>in</sub>  | DC Input Voltage (Referenced to GND)                                      | - 0.5 to V <sub>CC</sub> + 0.5 | V    |
| V <sub>out</sub> | DC Output Voltage (Referenced to GND)                                     | - 0.5 to V <sub>CC</sub> + 0.5 | V    |
| l <sub>in</sub>  | DC Input Current, per Pin                                                 | ± 20                           | mA   |
| l <sub>out</sub> | DC Output Current, per Pin                                                | ± 35                           | mA   |
| ICC              | DC Supply Current, V <sub>CC</sub> and GND Pins                           | ± 75                           | mA   |
| PD               | Power Dissipation in Still Air, Plastic DIP† SOIC Package† TSSOP Package† | 750<br>500<br>450              | mW   |
| T <sub>stg</sub> | Storage Temperature                                                       | - 65 to + 150                  | °C   |
| TL               | Lead Temperature, 1 mm from Case for 10 Seconds                           | 260                            | °C   |

This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high–impedance circuit. For proper operation,  $V_{in}$  and  $V_{out}$  should be constrained to the range GND  $\leq$  ( $V_{in}$  or  $V_{out}$ )  $\leq$   $V_{CC}$ .

Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or V<sub>CC</sub>). Unused outputs must be left open.

Functional operation should be restricted to the Recommended Operating Conditions.

SOP Package:  $-\,7$  mW/  $^{\circ}C$  from  $65^{\circ}$  to  $125^{\circ}C$ 

For high frequency or heavy load considerations, see Chapter 2 of the ON Semiconductor High-Speed CMOS Data Book (DL129/D).

#### RECOMMENDED OPERATING CONDITIONS

| Symbol                             | Parameter                                            | Min                                                                           | Max         | Unit               |    |
|------------------------------------|------------------------------------------------------|-------------------------------------------------------------------------------|-------------|--------------------|----|
| VCC                                | DC Supply Voltage (Referenced to GN                  | 2.0                                                                           | 6.0         | V                  |    |
| V <sub>in</sub> , V <sub>out</sub> | DC Input Voltage, Output Voltage (Referenced to GND) | 0                                                                             | Vcc         | ٧                  |    |
| TA                                 | Operating Temperature, All Package 1                 | - 55                                                                          | + 125       | °C                 |    |
| t <sub>r</sub> , t <sub>f</sub>    | Input Rise and Fall Time<br>(Figure 1)               | V <sub>CC</sub> = 2.0 V<br>V <sub>CC</sub> = 4.5 V<br>V <sub>CC</sub> = 6.0 V | 0<br>0<br>0 | 1000<br>500<br>400 | ns |

#### DC ELECTRICAL CHARACTERISTICS (Voltages Referenced to GND)

|                 |                                                                       |                                                                                                                                        |                          | Guaranteed Limit          |                           |                           |      |
|-----------------|-----------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|--------------------------|---------------------------|---------------------------|---------------------------|------|
| Symbol          | Parameter                                                             | Test Conditions                                                                                                                        | v <sub>CC</sub>          | – 55 to<br>25°C           | ≤ 85°C                    | ≤ 125°C                   | Unit |
| VIH             | Minimum High–Level Input<br>Voltage                                   | $V_{out} = 0.1 \text{ V or } V_{CC} - 0.1 \text{ V}$<br>$ I_{out}  \le 20 \mu\text{A}$                                                 | 2.0<br>3.0<br>4.5<br>6.0 | 1.5<br>2.1<br>3.15<br>4.2 | 1.5<br>2.1<br>3.15<br>4.2 | 1.5<br>2.1<br>3.15<br>4.2 | V    |
| VIL             | Maximum Low–Level Input<br>Voltage                                    | $V_{Out} = 0.1 \text{ V or } V_{CC} - 0.1 \text{ V}$<br>$ I_{Out}  \le 20 \mu\text{A}$                                                 | 2.0<br>3.0<br>4.5<br>6.0 | 0.5<br>0.9<br>1.35<br>1.8 | 0.5<br>0.9<br>1.35<br>1.8 | 0.5<br>0.9<br>1.35<br>1.8 | ٧    |
| VOH             | Minimum High-Level Output<br>Voltage, Q <sub>A</sub> - Q <sub>H</sub> | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$ I_{out}  \le 20 \ \mu\text{A}$                                                               | 2.0<br>4.5<br>6.0        | 1.9<br>4.4<br>5.9         | 1.9<br>4.4<br>5.9         | 1.9<br>4.4<br>5.9         | ٧    |
|                 |                                                                       | $V_{in} = V_{IH} \text{ or } V_{IL}   I_{out}  \le 2.4 \text{ mA}$<br>$ I_{out}  \le 6.0 \text{ mA}$<br>$ I_{out}  \le 7.8 \text{ mA}$ | 3.0<br>4.5<br>6.0        | 2.48<br>3.98<br>5.48      | 2.34<br>3.84<br>5.34      | 2.2<br>3.7<br>5.2         |      |
| V <sub>OL</sub> | Maximum Low–Level Output<br>Voltage, Q <sub>A</sub> – Q <sub>H</sub>  | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$ I_{out}  \le 20 \mu\text{A}$                                                                 | 2.0<br>4.5<br>6.0        | 0.1<br>0.1<br>0.1         | 0.1<br>0.1<br>0.1         | 0.1<br>0.1<br>0.1         | ٧    |
|                 |                                                                       | $V_{in}$ = $V_{IH}$ or $V_{IL}$ $ I_{out}  \le 2.4$ mA $ I_{out}  \le 6.0$ mA $ I_{out}  \le 7.8$ mA                                   | 3.0<br>4.5<br>6.0        | 0.26<br>0.26<br>0.26      | 0.33<br>0.33<br>0.33      | 0.4<br>0.4<br>0.4         |      |

<sup>\*</sup>Maximum Ratings are those values beyond which damage to the device may occur.

<sup>†</sup>Derating — Plastic DIP: - 10 mW/°C from 65° to 125°C



# DC ELECTRICAL CHARACTERISTICS (Voltages Referenced to GND)

|                    |                                                                            |                                                                                                                                                                                                                         |                   | Gu                   | aranteed Li          | mit               |      |
|--------------------|----------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|----------------------|----------------------|-------------------|------|
| Symbol             | Parameter                                                                  | Test Conditions                                                                                                                                                                                                         | v <sub>CC</sub>   | – 55 to<br>25°C      | ≤ 85°C               | ≤ 125°C           | Unit |
| VOH                | Minimum High-Level Output<br>Voltage, SQ <sub>H</sub>                      | $V_{in} = V_{IH} \text{ or } V_{IL}$ $II_{out}I \le 20 \mu\text{A}$                                                                                                                                                     | 2.0<br>4.5<br>6.0 | 1.9<br>4.4<br>5.9    | 1.9<br>4.4<br>5.9    | 1.9<br>4.4<br>5.9 | V    |
|                    |                                                                            | $V_{\text{in}} = V_{\text{IH}} \text{ or } V_{\text{IL}}   I_{\text{Out}}  \leq 2.4 \text{ mA} \\  I_{\text{Out}}  \leq 4.0 \text{ mA} \\  I _{\text{Out}}  \leq 5.2 \text{ mA}$                                        | 3.0<br>4.5<br>6.0 | 2.98<br>3.98<br>5.48 | 2.34<br>3.84<br>5.34 | 2.2<br>3.7<br>5.2 |      |
| V <sub>OL</sub>    | Maximum Low–Level Output<br>Voltage, SQ <sub>H</sub>                       | $V_{in} = V_{IH} \text{ or } V_{IL}$ $II_{out}I \le 20 \mu A$                                                                                                                                                           | 2.0<br>4.5<br>6.0 | 0.1<br>0.1<br>0.1    | 0.1<br>0.1<br>0.1    | 0.1<br>0.1<br>0.1 | V    |
|                    |                                                                            | $ \begin{aligned} V_{\text{in}} = V_{\text{IH}} \text{ or } V_{\text{IL}} &  I_{\text{Out}}  \leq 2.4 \text{ mA} \\ &  I_{\text{Out}}  \leq 4.0 \text{ mA} \\ &  I _{\text{Out}}  I \leq 5.2 \text{ mA} \end{aligned} $ | 3.0<br>4.5<br>6.0 | 0.26<br>0.26<br>0.26 | 0.33<br>0.33<br>0.33 | 0.4<br>0.4<br>0.4 |      |
| l <sub>in</sub>    | Maximum Input Leakage<br>Current                                           | $V_{in} = V_{CC}$ or GND                                                                                                                                                                                                | 6.0               | ± 0.1                | ± 1.0                | ± 1.0             | μΑ   |
| loz                | Maximum Three–State<br>Leakage<br>Current, Q <sub>A</sub> – Q <sub>H</sub> | Output in High–Impedance State Vin = VIL or VIH Vout = VCC or GND                                                                                                                                                       | 6.0               | ± 0.5                | ± 5.0                | ± 10              | μΑ   |
| lcd <sub>DL1</sub> | Waximum Quiescent Supply<br>Current (per Package)                          | V <sub>in</sub> = V <sub>CC</sub> or GND<br>I <sub>out</sub> = 0 µA                                                                                                                                                     | 6.0               | 4.0                  | 40                   | 160               | μА   |

NOTE: Information on typical parametric values can be found in Chapter 2 of the ON Semiconductor High-Speed CMOS Data Book

# AC ELECTRICAL CHARACTERISTICS ( $C_L$ = 50 pF, Input $t_r$ = $t_f$ = 6.0 ns)

|                                                   |                                                                                               |                          | Gu                     | aranteed Li            | mit                    |      |
|---------------------------------------------------|-----------------------------------------------------------------------------------------------|--------------------------|------------------------|------------------------|------------------------|------|
| Symbol                                            | Parameter                                                                                     | V <sub>CC</sub>          | – 55 to<br>25°C        | ≤ 85°C                 | ≤ 125°C                | Unit |
| fmax                                              | Maximum Clock Frequency (50% Duty Cycle) (Figures 1 and 7)                                    | 2.0<br>3.0<br>4.5<br>6.0 | 6.0<br>15<br>30<br>35  | 4.8<br>10<br>24<br>28  | 4.0<br>8.0<br>20<br>24 | MHz  |
| tPLH,<br>tPHL                                     | Maximum Propagation Delay, Shift Clock to SQ <sub>H</sub> (Figures 1 and 7)                   | 2.0<br>3.0<br>4.5<br>6.0 | 140<br>100<br>28<br>24 | 175<br>125<br>35<br>30 | 210<br>150<br>42<br>36 | ns   |
| <sup>t</sup> PHL                                  | Maximum Propagation Delay, Reset to SQH (Figures 2 and 7)                                     | 2.0<br>3.0<br>4.5<br>6.0 | 145<br>100<br>29<br>25 | 180<br>125<br>36<br>31 | 220<br>150<br>44<br>38 | ns   |
| tPLH,<br>tPHL                                     | Maximum Propagation Delay, Latch Clock to Q <sub>A</sub> – Q <sub>H</sub> (Figures 3 and 7)   | 2.0<br>3.0<br>4.5<br>6.0 | 140<br>100<br>28<br>24 | 175<br>125<br>35<br>30 | 210<br>150<br>42<br>36 | ns   |
| <sup>t</sup> PLZ <sup>,</sup><br><sup>t</sup> PHZ | Maximum Propagation Delay, Output Enable to Q <sub>A</sub> – Q <sub>H</sub> (Figures 4 and 8) | 2.0<br>3.0<br>4.5<br>6.0 | 150<br>100<br>30<br>26 | 190<br>125<br>38<br>33 | 225<br>150<br>45<br>38 | ns   |
| tPZL <sup>,</sup><br><sup>t</sup> PZH             | Maximum Propagation Delay, Output Enable to Q <sub>A</sub> – Q <sub>H</sub> (Figures 4 and 8) | 2.0<br>3.0<br>4.5<br>6.0 | 135<br>90<br>27<br>23  | 170<br>110<br>34<br>29 | 205<br>130<br>41<br>35 | ns   |
| tTLH,<br>tTHL                                     | Maximum Output Transition Time, Q <sub>A</sub> – Q <sub>H</sub> (Figures 3 and 7)             | 2.0<br>3.0<br>4.5<br>6.0 | 60<br>23<br>12<br>10   | 75<br>27<br>15<br>13   | 90<br>31<br>18<br>15   | ns   |



# AC ELECTRICAL CHARACTERISTICS ( $C_L = 50 \text{ pF}$ , Input $t_f = t_f = 6.0 \text{ ns}$ )

|                                        |                                                                                                          |                          | Guaranteed Limit     |                      |                       |      |
|----------------------------------------|----------------------------------------------------------------------------------------------------------|--------------------------|----------------------|----------------------|-----------------------|------|
| Symbol                                 | Parameter                                                                                                | v <sub>CC</sub>          | – 55 to<br>25°C      | ≤ 85°C               | ≤ 125°C               | Unit |
| t <sub>TLH</sub> ,<br>t <sub>THL</sub> | Maximum Output Transition Time, SQ <sub>H</sub> (Figures 1 and 7)                                        | 2.0<br>3.0<br>4.5<br>6.0 | 75<br>27<br>15<br>13 | 95<br>32<br>19<br>16 | 110<br>36<br>22<br>19 | ns   |
| C <sub>in</sub>                        | Maximum Input Capacitance                                                                                | _                        | 10                   | 10                   | 10                    | pF   |
| C <sub>out</sub>                       | Maximum Three–State Output Capacitance (Output in High–Impedance State), Q <sub>A</sub> – Q <sub>H</sub> | _                        | 15                   | 15                   | 15                    | pF   |

NOTE: For propagation delays with loads other than 50 pF, and information on typical parametric values, see Chapter 2 of the ON Semiconductor High-Speed CMOS Data Book (DL129/D).

|                 |                                              | Typical @ $25^{\circ}$ C, $V_{CC} = 5.0 \text{ V}$ |    |
|-----------------|----------------------------------------------|----------------------------------------------------|----|
| C <sub>PD</sub> | Power Dissipation Capacitance (Per Package)* | 300                                                | pF |

<sup>\*</sup> Used to determine the no–load dynamic power consumption:  $P_D = C_{PD} \ V_{CC}^2 f + I_{CC} \ V_{CC}$ . For load considerations, see Chapter 2 of the ON Semiconductor High–Speed CMOS Data Book (DL129/D).

# TIMING REQUIREMENTS (Input $t_r = t_f = 6.0 \text{ ns}$ )

|                                 |                                                                   |                          | Gu                        | aranteed Li               | mit                       |      |
|---------------------------------|-------------------------------------------------------------------|--------------------------|---------------------------|---------------------------|---------------------------|------|
| Symbol                          | Parameter                                                         | V <sub>CC</sub>          | 25°C to<br>- 55°C         | ≤ 85°C                    | ≤ 125°C                   | Unit |
| <sup>t</sup> su                 | Minimum Setup Time, Serial Data Input A to Shift Clock (Figure 5) | 2.0<br>3.0<br>4.5<br>6.0 | 50<br>40<br>10<br>9.0     | 65<br>50<br>13<br>11      | 75<br>60<br>15<br>13      | ns   |
| <sup>t</sup> su                 | Minimum Setup Time, Shift Clock to Latch Clock (Figure 6)         | 2.0<br>3.0<br>4.5<br>6.0 | 75<br>60<br>15<br>13      | 95<br>70<br>19<br>16      | 110<br>80<br>22<br>19     | ns   |
| <sup>t</sup> h                  | Minimum Hold Time, Shift Clock to Serial Data Input A (Figure 5)  | 2.0<br>3.0<br>4.5<br>6.0 | 5.0<br>5.0<br>5.0<br>5.0  | 5.0<br>5.0<br>5.0<br>5.0  | 5.0<br>5.0<br>5.0<br>5.0  | ns   |
| <sup>t</sup> rec                | Minimum Recovery Time, Reset Inactive to Shift Clock (Figure 2)   | 2.0<br>3.0<br>4.5<br>6.0 | 50<br>40<br>10<br>9.0     | 65<br>50<br>13<br>11      | 75<br>60<br>15<br>13      | ns   |
| t <sub>W</sub>                  | Minimum Pulse Width, Reset<br>(Figure 2)                          | 2.0<br>3.0<br>4.5<br>6.0 | 60<br>45<br>12<br>10      | 75<br>60<br>15<br>13      | 90<br>70<br>18<br>15      | ns   |
| t <sub>W</sub>                  | Minimum Pulse Width, Shift Clock<br>(Figure 1)                    | 2.0<br>3.0<br>4.5<br>6.0 | 50<br>40<br>10<br>9.0     | 65<br>50<br>13<br>11      | 75<br>60<br>15<br>13      | ns   |
| t <sub>W</sub>                  | Minimum Pulse Width, Latch Clock<br>(Figure 6)                    | 2.0<br>3.0<br>4.5<br>6.0 | 50<br>40<br>10<br>9.0     | 65<br>50<br>13<br>11      | 75<br>60<br>15<br>13      | ns   |
| t <sub>r</sub> , t <sub>f</sub> | Maximum Input Rise and Fall Times<br>(Figure 1)                   | 2.0<br>3.0<br>4.5<br>6.0 | 1000<br>800<br>500<br>400 | 1000<br>800<br>500<br>400 | 1000<br>800<br>500<br>400 | ns   |



#### **FUNCTION TABLE**

| Inputs Resulting Function                          |       |                      |                |                | unction          |                                                          |                                 |                                     |                                                        |
|----------------------------------------------------|-------|----------------------|----------------|----------------|------------------|----------------------------------------------------------|---------------------------------|-------------------------------------|--------------------------------------------------------|
| Operation                                          | Reset | Serial<br>Input<br>A | Shift<br>Clock | Latch<br>Clock | Output<br>Enable | Shift<br>Register<br>Contents                            | Latch<br>Register<br>Contents   | Serial<br>Output<br>SQ <sub>H</sub> | Parallel<br>Outputs<br>Q <sub>A</sub> – Q <sub>H</sub> |
| Reset shift register                               | L     | Х                    | Х              | L, H, ↓        | L                | L                                                        | U                               | L                                   | U                                                      |
| Shift data into shift register                     | Н     | D                    | 1              | L, H, ↓        | L                | D SR <sub>A</sub> ;<br>SR <sub>N</sub> SR <sub>N+1</sub> | U                               | SR <sub>G</sub> SR <sub>H</sub>     | U                                                      |
| Shift register remains unchanged                   | Н     | Х                    | L, H, ↓        | L, H, ↓        | L                | U                                                        | U                               | U                                   | U                                                      |
| Transfer shift register contents to latch register | Н     | Х                    | L, H, ↓        | 1              | L                | U                                                        | SR <sub>N</sub> LR <sub>N</sub> | U                                   | SR <sub>N</sub>                                        |
| Latch register remains unchanged                   | Х     | Х                    | Х              | L, H, ↓        | L                | *                                                        | U                               | *                                   | U                                                      |
| Enable parallel outputs                            | Х     | Х                    | Х              | Х              | L                | *                                                        | **                              | *                                   | Enabled                                                |
| Force outputs into high impedance state            | Х     | Х                    | Х              | Х              | Н                | *                                                        | **                              | *                                   | Z                                                      |

SR = shift register contents LR = latch register contents

# PIN DESCRIPTIONS

#### INPUTS A (Pin 14)

Serial Data Input. The data on this pin is shifted into the 8-bit serial shift register.

# **CONTROL INPUTS**Shift Clock (Pin 11)

Shift Register Clock Input. A low–to–high transition on this input causes the data at the Serial Input pin to be shifted into the 8–bit shift register.

#### Reset (Pin 10)

Active—low, Asynchronous, Shift Register Reset Input. A low on this pin resets the shift register portion of this device only. The 8—bit latch is not affected.

# Latch Clock (Pin 12)

Storage Latch Clock Input. A low-to-high transition on this input latches the shift register data.

#### **Output Enable (Pin 13)**

Active—low Output Enable. A low on this input allows the data from the latches to be presented at the outputs. A high on this input forces the outputs  $(Q_A-Q_H)$  into the high—impedance state. The serial output is not affected by this control unit.

#### **OUTPUTS**

Q<sub>A</sub> - Q<sub>H</sub> (Pins 15, 1, 2, 3, 4, 5, 6, 7)

Noninverted, 3-state, latch outputs.

#### SQ<sub>H</sub> (Pin 9)

Noninverted, Serial Data Output. This is the output of the eighth stage of the 8-bit shift register. This output does not have three-state capability.

D = data (L, H) logic level U = remains unchanged

 $<sup>\</sup>uparrow$  = Low-to-High  $\downarrow$  = High-to-Low

<sup>\* =</sup> depends on Reset and Shift Clock inputs
\*\* = depends on Latch Clock input



#### **SWITCHING WAVEFORMS**



Figure 1.



Figure 2.



Figure 3.



Figure 4.



Figure 5.



Figure 6.

#### **TEST CIRCUITS**



\*Includes all probe and jig capacitance

Figure 7.



\*Includes all probe and jig capacitance

Figure 8.



#### **EXPANDED LOGIC DIAGRAM**





#### **TIMING DIAGRAM**

