# Commissioning of the Mu2e Data AcQuisition system and the Vertical Slice Test of the straw tracker

## 11. Mu2e ROC simulation

version 1.0 October 23, 2023

#### **Abstract**

This note presents an analysis of data coming from the teststand of the motherboard and the comparison with ROC simulation.

# **Contents**

| 1 | Notes for the authors        | 2 |
|---|------------------------------|---|
|   | 1.1 Revision history         | 2 |
| 2 | Introduction to the analysis | 2 |
| 3 | Monte Carlo simulation       | 2 |
| 4 | Full buffer mode: RUN281     | 3 |
|   | 4.1 Time distribution        | 3 |
|   | 4.2 nh vs ch                 | 3 |
|   | 4.3 nhits                    | 5 |
| 5 | buffer not full              | 5 |
|   | 5.1 Time distribution        | 5 |
|   | 5.2 nh vs ch                 | 5 |
|   | 5.3 nhits                    |   |
| 6 | rate                         | 5 |
| 7 | Summary                      | 6 |

## 1 Notes for the authors

### 1.1 Revision history

• v1.01: initial version

## 2 Introduction to the analysis

In this note, we present an analysis of the data derived from the readout teststands of the motherboard. This analysis was performed with the aim of characterizing the functionality of the Data Acquisition (DAQ) system. A signal generator was employed to send pulses and we tried to understand the output and non-output of the DTC. Our study centered on testing the performance of ROCs and DTCs, actually we were reading 1 ROC (96 channels), which is the equivalent of one panel or 2 ROCs. The analysis was executed employing a single DTC. During the analysis, we had the capability to change different generator's features. We varied the event window duration between successive pulses and modulated the generator's operating frequency. Specifically, we could operate with two distinct frequencies: 31.29 MHz/(2<sup>7</sup>+1), resulting in approximately 250 kHz, and 31.29 MHz/(2<sup>9</sup>+1), 60 kHz.

The selection of the event window duration and the frequency played an important role in determining the number of hits per event, considering that the ROC buffer possessed a storage capacity for up to 255 hits. The relationship between the generator and readout counts can be summarized as follows:

- $N_{gen}$  < 255:  $N_{readout} = N_{gen}$ ;
- $N_{qen} \ge 255$ :  $N_{readout} = 255$ .

## 3 Monte Carlo simulation

To ensure a comprehensive understanding of our system, we initiated a Monte Carlo Simulation of our Data Acquisition (DAQ) system. Given that the maximum allowable number of hits per event is 255, the simulation protocol adheres to the following sequential steps:

- Within a time interval ranging from  $0 \mu s$  to the reciprocal of the generator frequency, we generated the first event  $(t_0)$  by following a uniform distribution;
- After verified that hits from the same channel, are separated by an interval equivalent to the reciprocal of the generator frequency, we proceeded to generate the second event  $(t_1)$  by summing this specific time increment to  $t_0$ ;
- Subsequently, we verified whether the second pulse remained within the predefined time window. If it did, we included this hit in the ongoing event under construction;
- The process of event creation continued until the count of hits reached the maximum threshold of 255, at which point the event construction was terminated.

Furthermore, the simulation accounts for the channel to channel and FPGA to FPGA delays. This comprehensive approach ensures a faithful representation of the real-world operational aspects of the DAQ system.

## 4 Full buffer mode: RUN281

#### 4.1 Time distribution

The analysis started analyzing the data time distribution of each channel. After a preliminary observation of the distributions, we saw a different patterns for channels in the first FPGA and in the second FPGA, as illustrated in Fig. 1: the initial though was the occurrence of a cessation in data acquisition for specific channels at a certain time.





Figure 1: right: First FPGA's channel time distribution, left: Second FPGA's channel time distribution.

We thought it was necessary to characterize the apparatus with a Monte Carlo simulation for our Data Acquisition (DAQ) system, in order to understand the interruptions, so we redirect to section 3 for further information.

#### **4.2** nh vs ch

We conducted an analysis by plotting the number of hits in each channel as a function of the channel number, which revealed a non-uniform distribution. Specifically, channels were arranged in an ascending order, spanning from channel 0 to channel 95. As second step, we managed to generate a histogram with an alternative channel order, as we would expect the filling to occur. Our expectation was to observe a declining trend in the number of hits per channel, primarily due to the progressive filling of the buffer. However, contrary to our initial hypothesis, we encountered a distinctive pattern in which the number of hits exhibited a decrease until reaching zero hits at a specific channel, followed by a subsequent increase beyond the 72nd channel, which corresponds to channel 95. Upon careful examination, we deduced that the initial channel ordering was incorrect. Consequently, we have identified a revised channel sequence, verified also by the Monte Carlo simulation, which is as follows:

#### **FIST FPGA**: CALO: lane 1 91,85,79,73,67,61,55,49, lane 2 43,37,31,25,19,13,7,1, lane 3 90,84,78,72,66,60,54,48, CAL1: lane 1 42,36,30,24,18,12,6,0, lane 2 93,87,81,75,69,63,57,51, lane 3 45,39,33,27,21,15,9,3, **SECOND FPGA:** *HV0*: lane 1 38,44,5,11,17,23,29,35, lane 2 41,92,2,8,14,20,26,32, lane 3 86,80,74,68,62,56,50,47, *HV1*: lane 1 95,89,83,22,16,28,34,40, lane 2 46,53,59,65,71,77,10,4, lane 3 94,88,82,76,70,64,58,52

At this point we have plotted the number of hits versus the channel number in the order that the filling occurred, as we can see in Fig. 2. We can see a perfect adherence between data and simulation. We can



Figure 2: Occupancy: number of hits versus channel. The ordering of channels adheres to the sequence prescribed by the Monte Carlo simulation.

interpret the histogram as it follows: the initial group of channels in the histogram, corresponds to the ones in which we accumulate 4 hits (associated with the first FPGA) and 3 hits (associated with the second FPGA). Subsequently, we observe a contrasting group of channels where the pattern reverses, 3 hits from the first FPGA followed by 4 hits from the second FPGA. We can observe a little jump in the middle and it is due to channel to channel time difference. Lastly, the concluding cluster of channels is comprised of those collecting 3 hits from the first FPGA and 3 hits from the second FPGA.

- 4.3 nhits
- 5 buffer not full
- **5.1** Time distribution
- **5.2** nh vs ch
- 5.3 nhits
- 6 rate

# 7 Summary

Upper bounds on the direct beam-related backgrounds are as follows:

- background from beam electrons scattered in the stopping target  $< 1 \times 10^{-3}$
- background from muon decay in flights < 1  $\times~10^{-3}$
- background from beam muons scattered in the stopping target  $< 1 \times 10^{-5}$