# RipTide: A Programmable, Energy-Minimal Dataflow Compiler and Architecture

Graham Gobieski, **Souradip Ghosh**, Marjin Heule, Todd C. Mowry, Tony Nowatzki\*, Nathan Beckmann, Brandon Lucia Carnegie Mellon University, \*UCLA | (SRC Task 3019.001)

## Smart sensor devices at the extreme edge are emerging with huge industrial impact



Satellites





Medical Wearables

Monitoring

**Trillions** of devices<sup>1</sup> + **sophisticated** apps

## Must sustainably & efficiently compute at the edge. How?

1. Run apps on ultra low power (ULP), µWs

2. More compute on-device, less communication<sup>2</sup>



## Goal: build a highly flexible & energy efficient compute



## Coarse-grained reconfigurable arrays are flexible & efficient!



Grid of processing elements (PE) connected by a NoC.

#### **Eliminates** fetch/decode & reg. file usage!



x: add ...

- **1.** Extract a dataflow graph from code
- 2. Map ops to a PE mix and links on the NoC
- - 3. Execute ops w/ "dataflow firing" or a static schedule

#### Prior ULP CGRAs are limited



Runs only affine inner loops. No irregularity or operation ordering.

CGRA code in assembly<sup>4</sup>

Insight: To improve efficiency, CGRAs need to run entire apps & support common PL idioms

## RipTide is a new ULP CGRA compiler & arch.



Handles arbitrary code via

- 1) Complex control-flow
- 2) Irregular mem. access
- 3) Operation **ordering**

Memory ordering:

a) Build an

ordering graph

b) **Prune** arcs via

existing data and

control deps

for mem. deps



Optimizes DFG, fuses subgraphs run control-flow. Frees PEs for ops.

## Mapping DFGs to the CGRA:

RipTide formulates PE/link place & route as **SAT** or **ILP problems**.

Adequate soln.

Better soln. Slowly solves.

## **Programmability**



### **Energy-Efficiency**

c) Perform a path-

sensitive transitive

d) Remaining

ordering arcs

are **enforced**.

reduction (St)



**Performance 10** apps from linalg, graph processing, and signal processing + Full compiler built with **LLVM** 

+ Full RTL design and **synthesized** 

+ Ran an entire **DNN** on **RipTide**!

<sup>4</sup>Gobieski et al., "SNAFU: An Ultra-Low-Power, Energy-Minimal CGRA-Generation Framework and Architecture." (ISCA '21).

S

