



### **PCISIG ReSpec Example**

#### 04 June 2014

This version:

Latest published version:

none

Latest editor"s draft:

http://sglaser.github.io/respec/examples/xxx.html

**Editor:** 

Steve Glaser

Copyright © 2014 PCI-SIG

PCI, PCI Express, PCIe, and PCI-SIG are trademarks or registered trademarks of PCI-SIG. All other product names are trademarks, registered trademarks, or servicemarks of their respective owners.

PCI-SIG disclaims all warranties and liability for the use of this document and the information contained herein and assumes no responsibility for any errors that may appear in this document, nor does PCI-SIG make a commitment to update the information contained herein.

Contact the PCI-SIG office to obtain the latest revision of this specification.

Questions regarding this specification or membership in PCI-SIG may be forwarded to:

#### **Membership Services**

**Technical Support** 

techsupp@pcisig.com

administration@pcisig.com

+1-503-619-0569 (Phone)

+1-503-644-6708 (Fax)

#### **DISCLAIMER**

This Specification is provided "as is" with no warranties whatsoever, including any warranty of merchantability, noninfringement, fitness for any particular purpose, or any warranty otherwise arising out of any proposal, specification, or sample. PCI-SIG disclaims all liability for infringement of proprietary rights, relating to use of information in this specification. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted herein.

#### Abstract

This is just a very basic document. The following items automatically generate references in the <u>References</u> Appendix. [REX] Yeah for memes [MEMES]. [DOM4], [XML10], [[WHATEVER]]

Note that this example document turns on the addDefinitionMap flag in the respecConfig. This inserts the Definition Map Appendix.

There are a number of areas that still need work. Some of them are visible in this document and some of them are background issues. The main html that users would write is pretty solid. Work areas include:

- 2. 

  <u>→Move styles into an external css file</u> **Done**
- 3. Validate external figure last modified date against the corresponding raw source file last modified date.
- 4. 

  ◆Better build process independent of w3c usage 
  ◆ Done
- 5. 

  ◆Banner at left needs to be populated automatically ◆ Done
- 6. Populate cross reference content automatically (the "See Section 1.2.3.4" stuff)
- 7. MathML doesn't work on most browsers (exception: Firefox, Safari). Switch to <a href="http://www.mathjax.org/">http://www.mathjax.org/</a>
- 8. Link field names and field in the automatically generated figure
- 9. Make Table of Contents, Table of Figures, Table of Tables into sidebars that can expand and collapse
- 10. Support breaking large documents into a set of html files for faster loading
- 11. Provide diff / changebar support. This would automatically create a derived document with <ins> and <del> tags inserted to reflect differences between two commits.
- 12. PDF output: 

  <u>→Perhaps u→U</u>sing Prince XML <a href="http://www.princexml.com">http://www.princexml.com</a>

  Done Note: The princexml tool works on a spec snapshot. It can't handle the raw spec input because it doesn't implement the setTimeout function (defined for browsers, but not part of ECMAScript).

#### Status of This Document

This specification is intended to become a PCISIG Standard. This particular document is a **Working Draft** of the **0.1 Maturity Level** document for **Author Review**.

#### **Table of Contents**

| 1. Informative section                         | 5  |
|------------------------------------------------|----|
| 1.1 Inner section                              | 5  |
| 1.2 Other inner section                        |    |
| 2. Terms and Acronyms                          | 7  |
| 2.1 References:                                | 8  |
| 3. MathML Test                                 | 11 |
| 4. JSON Example Register Figure                | 13 |
| 5. PCISIG style Registers                      | 15 |
| 6. Device Capabilities 2 Register (Offset 24h) | 17 |
| 7. Name clashes after and deep stuff           | 23 |
| A. Definition Map                              | 25 |

### Table of Figures

| Figure 4-1: Graph for JSON Defined Register Example | 13 |
|-----------------------------------------------------|----|
| Figure 5-1: PCISIG-Style Register #1                |    |
| Figure 6-1: Device Capabilities 2 Register          |    |
| Table of Tables                                     |    |
| Table 5-1: PCISIG-Style Register #1                 | 15 |
| Table 6-1: Device Capabilities 2 Register           | 17 |



### 1. Informative section §

This section is non-normative.

blah

1.1 Inner section §

blahblah

1.2 Other inner section §

blahblah



### 2. Terms and Acronyms §

Support has been added to automatically detect, format, and link terms and associated definitions.

Terms are defined using the <dfn class="xxx"> tag. Term namespaces are independent for each class (e.g. it's OK to have <dfn class="pin">foo</dfn> and <dfn class="signal">foo</dfn>. Valid class values are:

- class="dfn" the default
- class="pin"
- class="signal"
- class="term"
- class="field"
- class="register"
- class="state"
- class="value"
- class="parameter"
- class="argument"

Term references use the  $\$  tag with no href attribute. The class is OPTIONAL and is only needed to resolve ambiguity (e.g.  $\$  class="pin">foo</a> vs  $\$  class="signal">foo</a>). When the contents of a term definition contains HTML tags (e.g.  $\$  sub>,  $\$  abbr>), this HTML is remembered and is copied to the references. This makes subscripts and abbreviations more convenient since  $\$  abbreviations more convenient since  $\$  abbreviations more convenient since  $\$  abbreviations D0active</a> could expand to  $\$  href="#state-D0-active" class="state">D0 $\$  sub>active</sub> D0activeThe  $\$  references the text of the in  $\$  the  $\$  is the text after removing HTML tags. The contents of the  $\$  tag is copied into these references. The term contains subscripts, these are automatically copied into the reference.

#### Term1

This is the definition for Term #1. It uses no markup.

#### PIN2#

#### PIN2A#

This is the definition for PIN2# and PIN2a#. It uses two <dt> tags, containing <dfn class="pin">PIN2#</dfn> and <dfn class="pin">PIN2a#</dfn>.

#### TERM3

This is the definition for Term #3. It uses <dfn><abbr title="Term number 3"><u>TERM3</u><abbr></dfn>

#### Term number 4

#### Term4

This is the definition for Term #4. It uses <dfn><abbr title="Term number 4">Term4</abbr></dfn>

#### D3<sub>cold</sub>

This is the definition for D3<sub>cold</sub>. It <dfn class="state">D3<sub>cold</sub></dfn>.

#### **Detect.Quiet**

This is <dfn class="state">Detect.Quiet</dfn>

#### Term<sub>6</sub>

This is the definition for Term<sub>6</sub>. It <dfn>Term<sub>6</sub></dfn>.

#### Term<sub>7</sub>

This is the definition for Term<sub>7</sub>. It <dfn><abbr>Term<sub>7</sub></abbr></dfn>.

#### Term number 8

#### Term<sub>8</sub>

This is the definition for Term<sub>8</sub>. It <dfn><abbr title="Term number 8">Term<sub>8</sub></abbr></dfn>.

#### TERM9

This is the definition for Term #9. It uses <dfn class="pin">.

#### TERM9

This is the definition for Term #9. It uses <dfn class="signal">.

#### Term9

This is the definition for Term #9. It uses <dfn class="term">.

#### Term9 Duplicate definition of 'term-term9'

This is the definition for Term #9. It uses <dfn class="term">.

#### Term 9

This is the definition for Term #9. It uses <dfn class="term">.

#### 2.1 References: §

- Term1 Term1
- tErM1 Term1
- PIN2# PIN2#
- PIN2a# PIN2A#
- TERM3 TERM3
- term number 3 <u>TERM3</u>
- title="term number 3" This is term number 3
- TERM3 xxx
- Term number 4 Term4
- D3cold D3cold
- d3cold D3cold
- D3cold D3cold
- xyzzy title="d3cold" xyzzy
- Term<sub>6</sub> Term<sub>6</sub>
- Term<sub>7</sub> Term<sub>7</sub>
- term number 8 Term number 8
- Term9 class="pin" TERM9
- Term9 class="signal" TERM9
- Term9 class="term" Term9 Duplicate definition of 'term-term9'
- Term9 no class (ambiguous) <u>Term9 Ambiguous reference to 'pin-signal-term-term9'</u>, <u>resolved as 'pin-term9'</u>
- Term9 class="externalDFN" Term9
- Term 9 (with space before the '9') Term 9
- Detect.Quiet Detect.Quiet

- first first
- Z Z
- bit13 bit13



### 3. MathML Test §

This is a simple MathML equation (pi times r squared).  $\pi \times r^2$ 



### 4. JSON Example Register Figure §



Figure 4-1: Graph for JSON Defined Register Example

These are references to fields that were defined as terms in this JSON example.

- field 4:0 <a class="field">field 4:0</a>
- Very long name that will never fit <a class="field">Very long name that will never fit</a>
- bit9 <a class="field">bit9</a>
- bit10 <a class="field">bit10</a>
- bit11 <a class="field">bit11</a>
- bit12 <a class="field">bit12</a>
- bit13 <a class="field">bit13</a>
- bit13 <a>bit13</a>
- Bit 13 <a href="#field-bit13">Bit 13</a>



### 5. PCISIG style Registers §



Figure 5-1: PCISIG-Style Register #1

Table 5-1: PCISIG-Style Register #1

| Bit Location | Register Description                           |               |        | Attributes |
|--------------|------------------------------------------------|---------------|--------|------------|
| 0            | <b>Z</b> – This field is a very special field. |               |        | d. RO      |
|              | This is the middle paragraph.                  |               |        |            |
|              | This is th                                     | ne last parag | graph. |            |
| 2:1          | bit1_2 -                                       | Bits 1 & 2    |        | RW         |
| 3            | bit3 – th                                      | ree           |        | RW         |
| 4            | <b>Ab</b> – fou                                | r             |        | RW         |
| 5            | bit5- five                                     | е             |        | RW         |
| 6            | bit 6a – six a                                 |               |        | RW         |
|              | bit 6b – six b                                 |               |        |            |
|              | bit 6c six c                                   |               |        |            |
| 7            | bit7                                           |               |        | RW         |
| 8            | bit8 - eight                                   |               |        | RW         |
| 9            | bit9                                           |               |        | RW         |
| 14           | bit 14a                                        |               |        | RW         |
|              | Col 1 Col 2 Col 3                              |               |        |            |
|              | first second third                             |               |        |            |
|              | second row                                     |               |        |            |
|              |                                                |               |        |            |

| Bit Location | Register Description | Attributes |
|--------------|----------------------|------------|
|              | fourth               |            |

### 6. Device Capabilities 2 Register (Offset 24h) §



Figure 6-1: Device Capabilities 2 Register

Table 6-1: Device Capabilities 2 Register

| Bit Location | Register Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 3:0          | Completion Timeout Ranges Supported – This field indicates device Function support for the optional Completion Timeout programmability mechanism. This mechanism allows system software to modify the Completion Timeout value.  This field is applicable only to Root Ports, Endpoints that issue Requests on their own behalf, and PCI Express to PCI/PCI-X Bridges that take ownership of Requests issued on PCI Express. For all other Functions this field is Reserved and MUST be hardwired to 0000b.  Four time value ranges are defined: |  |  |
|              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
|              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
|              | Range A 50 μs to 10 ms                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
|              | Range B 10 ms to 250 ms                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
|              | Range C 250 ms to 4 s                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
|              | Range D 4 s to 64 s                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
|              | Bits are set according to the table below to show timeout value ranges supported.                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |

| Bit Location |                                                                                                                                                                                                        | Register Description                                                                                                                                                                                                                                                              | Attribute |
|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|
|              |                                                                                                                                                                                                        | Completion Timeout programming not supported – the Function MUST implement a timeout value in the range 50 µs to 50 ms.                                                                                                                                                           |           |
|              | 0001b                                                                                                                                                                                                  | Range A                                                                                                                                                                                                                                                                           |           |
|              | 0010b                                                                                                                                                                                                  | Range B                                                                                                                                                                                                                                                                           |           |
|              | 0011b                                                                                                                                                                                                  | Ranges A and B                                                                                                                                                                                                                                                                    |           |
|              | 0110b                                                                                                                                                                                                  | Ranges B and C                                                                                                                                                                                                                                                                    |           |
|              | 0111b                                                                                                                                                                                                  | Ranges A, B, and C                                                                                                                                                                                                                                                                |           |
|              | 1110b                                                                                                                                                                                                  | Ranges B, C, and D                                                                                                                                                                                                                                                                |           |
|              | 1111b                                                                                                                                                                                                  | Ranges A, B, C, and D                                                                                                                                                                                                                                                             |           |
|              | All other val                                                                                                                                                                                          | lues are Reserved.                                                                                                                                                                                                                                                                |           |
|              | It is STRONG<br>than 10 ms.                                                                                                                                                                            | GLY RECOMMENDED that the Completion Timeout mechanism not expire in less                                                                                                                                                                                                          |           |
| 4            | _                                                                                                                                                                                                      | Timeout Disable Supported – A value of 1b indicates support for the Timeout Disable mechanism.                                                                                                                                                                                    | RO        |
|              | The Completion Timeout Disable mechanism is REQUIRED for Endpoints that issue Requests on their own behalf and PCI Express to PCI/PCI-X Bridges that take ownership of Requests issued on PCI Express. |                                                                                                                                                                                                                                                                                   |           |
|              | This mechai                                                                                                                                                                                            | nism is OPTIONAL for Root Ports.                                                                                                                                                                                                                                                  |           |
|              | For all other                                                                                                                                                                                          | r Functions this field is Reserved and MUST be hardwired to 0b.                                                                                                                                                                                                                   |           |
| 5            | MUST be 0b                                                                                                                                                                                             | <b>ding Supported</b> – Applicable only to Switch Downstream Ports and Root Ports; for other Function types. This bit MUST be set to 1b if a Switch Downstream t Port supports this optional capability. See Section 6.13 for additional details.                                 | RO        |
| 6            | Downstrean                                                                                                                                                                                             | Routing Supported – Applicable only to Switch Upstream Ports, Switch in Ports, and Root Ports; MUST be 0b for other Function types. This bit MUST be he Port supports this optional capability. See Section 6.15 for additional                                                   | RO        |
| 7            | BARs as wel<br>AtomicOps.                                                                                                                                                                              | <b>nicOp Completer Supported</b> – Applicable to Functions with Memory Space Il as all Root Ports; MUST be 0b otherwise. Includes FetchAdd, Swap, and CAS This bit MUST be set to 1b if the Function supports this optional capability. See 5.3.1 for additional RC requirements. | RO        |
| 8            | BARs as wel<br>AtomicOps.                                                                                                                                                                              | <b>nicOp Completer Supported</b> – Applicable to Functions with Memory Space Il as all Root Ports; MUST be 0b otherwise. Includes FetchAdd, Swap, and CAS This bit MUST be set to 1b if the Function supports this optional capability. See 5.3.1 for additional RC requirements. | RO        |
| 9            | well as all R                                                                                                                                                                                          | <b>6 Completer Supported</b> – Applicable to Functions with Memory Space BARs as oot Ports; MUST be 0b otherwise. This bit MUST be set to 1b if the Function is optional capability. See Section 6.15 for additional details.                                                     | RO        |

| Bit Location | n Register Description                                                                                                                                                                                                                                                                                                                           |        |  |  |
|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|--|--|
| 10           | <b>No RO-enabled PR-PR Passing</b> – If this bit is Set, the routing element never carries out the passing permitted by Table 2-39 entry A2b that is associated with the Relaxed Ordering Attribute field being Set.                                                                                                                             | HwInit |  |  |
|              | This bit applies only for Switches and RCs that support peer-to-peer traffic between Root Ports. This bit applies only to Posted Requests being forwarded through the Switch or RC and does not apply to traffic originating or terminating within the Switch or RC itself. All Ports on a Switch or RC MUST report the same value for this bit. |        |  |  |
|              | ISSUE 1: This is an issue  Clearly this applies when both requests are forwarded. What about when only one of the requests is forwarded?                                                                                                                                                                                                         |        |  |  |
|              | For all other functions, this bit MUST be 0b                                                                                                                                                                                                                                                                                                     |        |  |  |
| 11           | LTR Mechanism Supported – A value of 1b indicates support for the optional Latency Tolerance Reporting (LTR) mechanism.                                                                                                                                                                                                                          | RO     |  |  |
|              | Root Ports, Switches and Endpoints are PERMITTED to implement this capability.                                                                                                                                                                                                                                                                   |        |  |  |
|              | For a multi-Function device associated with an Upstream Port, each Function $\underline{\text{MUST}}$ report the same value for this bit.                                                                                                                                                                                                        |        |  |  |
|              | For Bridges and other Functions that do not implement this capability, this bit MUST be hardwired to 0b.                                                                                                                                                                                                                                         |        |  |  |
| 13:12        | <b>TPH Completer Supported</b> – Value indicates Completer support for TPH or Extended TPH. Applicable only to Root Ports and Endpoints. For all other Functions, this field is Reserved.                                                                                                                                                        |        |  |  |
|              | Defined Encodings are:                                                                                                                                                                                                                                                                                                                           |        |  |  |
|              | <b>OOb</b> TPH and Extended TPH Completer not supported.                                                                                                                                                                                                                                                                                         |        |  |  |
|              | <b>01b</b> TPH Completer supported; Extended TPH Completer not supported.                                                                                                                                                                                                                                                                        |        |  |  |
|              | <b>10b</b> Reserved.                                                                                                                                                                                                                                                                                                                             |        |  |  |
|              | <b>11b</b> Both TPH and Extended TPH Completer supported.                                                                                                                                                                                                                                                                                        |        |  |  |
|              | See Section 6.17 for details.                                                                                                                                                                                                                                                                                                                    |        |  |  |
| 15:14        | <b>LN System CLS</b> – Applicable only to Root Ports and RCRBs; MUST be 00b for all other Function types. This field indicates if the Root Port or RCRB supports LN protocol as an LN Completer, and if so, what cacheline size is in effect.                                                                                                    | HWInit |  |  |
|              | Encodings are:                                                                                                                                                                                                                                                                                                                                   |        |  |  |
|              | <b>00b</b> LN Completer either not supported or not in effect                                                                                                                                                                                                                                                                                    |        |  |  |
|              | <b>01b</b> LN Completer with 64-byte cachelines in effect                                                                                                                                                                                                                                                                                        |        |  |  |
|              | <b>10b</b> LN Completer with 128-byte cachelines in effect                                                                                                                                                                                                                                                                                       |        |  |  |
|              | <b>11b</b> Reserved                                                                                                                                                                                                                                                                                                                              |        |  |  |
| 19:18        | <b>OBFF Supported</b> – This field indicates if OBFF is supported and, if so, what signaling mechanism is used.                                                                                                                                                                                                                                  | Hwinit |  |  |
|              | <b>00b</b> OBFF Not Supported                                                                                                                                                                                                                                                                                                                    |        |  |  |

| it Location | Register Description                                                                                                                                                                                                 | Attribute |  |  |
|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|--|--|
|             | 01b OBFF supported using Message signaling only                                                                                                                                                                      |           |  |  |
|             | 10b OBFF supported using WAKE# signaling only                                                                                                                                                                        |           |  |  |
|             | 11b OBFF supported using WAKE# and Message signaling                                                                                                                                                                 |           |  |  |
|             | The value reported in this field MUST indicate support for WAKE# signaling only if:                                                                                                                                  |           |  |  |
|             | <ul> <li>for a Downstream Port, driving the WAKE# signal for OBFF is supported and the<br/>connector or component connected Downstream is known to receive that same<br/>WAKE# signal</li> </ul>                     |           |  |  |
|             | <ul> <li>for an Upstream Port, receiving the WAKE# signal for OBFF is supported and, if<br/>the component is on an add-in-card, that the component is connected to the<br/>WAKE# signal on the connector.</li> </ul> |           |  |  |
|             | Root Ports, Switch Ports, and Endpoints are PERMITTED to implement this capability.                                                                                                                                  |           |  |  |
|             | For a multi-Function device associated with an Upstream Port, each Function MUST report the same value for this field.                                                                                               |           |  |  |
|             | For Bridges and Ports that do not implement this capability, this field MUST be hardwired to 00b.                                                                                                                    |           |  |  |
| 20          | <b>Extended Fmt Field Supported</b> – If Set, the Function supports the 3-bit definition of the Fmt field. If Clear, the Function supports a 2-bit definition of the Fmt field. See Section 2.2.                     |           |  |  |
|             | MUST be Set for Functions that support End-End TLP Prefixes. All Functions in an Upstream Port MUST have the same value for this bit. Each Downstream Port of a component                                            |           |  |  |
|             | It is STRONGLY RECOMMENDED that Functions support the 3-bit definition of the Fmt field.                                                                                                                             |           |  |  |
| 21          | <b>End-End TLP Prefix Supported</b> – Indicates whether End-End TLP Prefix support is offered by a Function. Values are:                                                                                             | HwInit    |  |  |
|             | <b>0b</b> No Support                                                                                                                                                                                                 |           |  |  |
|             | <b>1b</b> Support is provided to receive TLPs containing End-End TLP Prefixes.                                                                                                                                       |           |  |  |
|             | All Ports of a Switch MUST have the same value for this bit.                                                                                                                                                         |           |  |  |
| 23:22       | Max End-End TLP Prefixes – Indicates the maximum number of End-End TLP Prefixes supported by this Function. See Section 2.2.10.2 for important details. Values are:                                                  | HwInit    |  |  |
|             | 01b 1 End-End TLP Prefix                                                                                                                                                                                             |           |  |  |
|             | 10b 2 End-End TLP Prefixes                                                                                                                                                                                           |           |  |  |
|             | 11b 3 End-End TLP Prefixes                                                                                                                                                                                           |           |  |  |
|             | <b>00b</b> 4 End-End TLP Prefixes                                                                                                                                                                                    |           |  |  |
|             | If End-End TLP Prefix Supported is Clear, this field is RsvdP.                                                                                                                                                       |           |  |  |
|             | Different Root Ports that have the End-End TLP Prefix Supported bit Set                                                                                                                                              |           |  |  |

| Bit Location | Register Description                                                                                                     | Attributes |
|--------------|--------------------------------------------------------------------------------------------------------------------------|------------|
|              | capabilities of FRS Messages. MUST NOT be Set by Switch Functions that do not generate FRS Messages on their own behalf. |            |

### IMPLEMENTATION NOTE: Use of the No RO-enabled PR-PR Passing Bit

The No RO-enabled PR-PR Passing bit allows platforms to utilize PCI Express switching elements on the path between a requester and completer for requesters that could benefit from a slightly less 5 relaxed ordering model. An example is a device that cannot ensure that multiple overlapping posted writes to the same address are outstanding at the same time. The method by which such a device is enabled to utilize this mode is beyond the scope of this specification.



7. Name <u>clashes</u> after and <u>deep</u> stuff §

NOTE: About this

Just a note

# Something MUST happen. Something MUST NOT happen. Something **SHOULD** happen. Something **SHOULD NOT** happen. Something **SHALL** happen. Something **SHALL NOT** happen. Something is **REQUIRED** to happen. Something is NOT REQUIRED to happen. Something is **RECOMMENDED** to happen. Something is **NOT RECOMMENDED** to happen. Something is STRONGLY RECOMMENDED to happen. Something is STRONGLY NOT RECOMMENDED to happen. Something is **OPTIONAL**. Something is INDEPENDENTLY OPTIONAL. Something is **PERMITTED** to happen. Something is **NOT PERMITTED** to happen. ISSUE 2: A real problem This is a problem FEATURE AT RISK 3: A REAL problem This is a problem

## Working Draft — Author Review — $0.1 \, \mathrm{Maturity} \, \mathrm{Level} - \mathrm{PCISIG} \, \mathrm{ReSpec} \, \mathrm{Example}$

IMPLEMENTATION NOTE: Imp Note Text

Body of the implementation note

### A. Definition Map §

| Kind  | Name                                | ID                                             | HTML                                |
|-------|-------------------------------------|------------------------------------------------|-------------------------------------|
| dfn   | term number 3                       | dfn-term-number-3                              | TERM3                               |
| dfn   | term number 4                       | dfn-term-number-4                              | Term number 4                       |
| dfn   | term number 8                       | dfn-term-number-8                              | Term number 8                       |
| dfn   | term1                               | dfn-term1                                      | Term1                               |
| dfn   | term4                               | dfn-term4                                      | Term4                               |
| dfn   | term6                               | dfn-term6                                      | Term <sub>6</sub>                   |
| dfn   | term7                               | dfn-term7                                      | Term <sub>7</sub>                   |
| dfn   | term8                               | dfn-term8                                      | Term <sub>8</sub>                   |
| field | 128-bit cas completer supported     | field-x128-bit-cas-completer-<br>supported     | 128-bit CAS Completer Supported     |
| field | 32-bit atomicop completer supported | field-x32-bit-atomicop-<br>completer-supported | 32-bit AtomicOp Completer Supported |
| field | 64-bit atomicop completer supported | field-x64-bit-atomicop-<br>completer-supported | 64-bit AtomicOp Completer Supported |
| field | ab                                  | field-ab                                       | Ab                                  |
| field | ari forwarding<br>supported         | field-ari-forwarding-supported                 | ARI Forwarding Supported            |
| field | atomicop routing supported          | field-atomicop-routing-<br>supported           | AtomicOp Routing Supported          |
| field | bit 14a                             | field-bit-14a                                  | bit 14a                             |
| field | bit 6a                              | field-bit-6a                                   | bit 6a                              |
| field | bit 6b                              | field-bit-6b                                   | bit 6b                              |
| field | bit10                               | bit10                                          | bit10                               |
| field | bit11                               | field-json-register-bit11                      | bit11                               |
| field | bit12                               | bit12                                          | bit12                               |
| field | bit13                               | field-json-register-bit13                      | bit13                               |
| field | bit1_2                              | field-bit1_2                                   | bit1_2                              |
| field | bit3                                | field-bit3                                     | bit3                                |
| field | bit5                                | field-fig-pcisig-style-<br>register-1-bit5     | bit5                                |
| field | bit7                                | field-bit7                                     | bit7                                |

| Kind  | Name                                 | ID                                                        | HTML                                 |
|-------|--------------------------------------|-----------------------------------------------------------|--------------------------------------|
| field | bit8                                 | field-bit8                                                | bit8                                 |
| field | bit9                                 | field-bit9                                                | bit9                                 |
| field | bogus                                | field-json-register-Bogus                                 | Bogus                                |
| field | completion timeout disable supported | field-completion-timeout-<br>disable-supported            | Completion Timeout Disable Supported |
| field | completion timeout ranges supported  | field-completion-timeout-<br>ranges-supported             | Completion Timeout Ranges Supported  |
| field | end-end tlp prefix supported         | field-end-end-tlp-prefix-<br>supported                    | End-End TLP Prefix Supported         |
| field | extended fmt field<br>supported      | field-extended-fmt-field-<br>supported                    | Extended Fmt Field Supported         |
| field | field 4:0                            | field-field4_0                                            | field 4:0                            |
| field | first                                | field-first                                               | first                                |
| field | fourth                               | field-fourth                                              | fourth                               |
| field | frs supported                        | field-frs-supported                                       | FRS Supported                        |
| field | In system cls                        | field-ln-system-cls                                       | LN System CLS                        |
| field | ltr mechanism<br>supported           | field-ltr-mechanism-supported                             | LTR Mechanism Supported              |
| field | max end-end tlp prefixes             | field-max-end-end-tlp-prefixes                            | Max End-End TLP Prefixes             |
| field | no ro-enabled pr-pr<br>passing       | field-no-ro-enabled-pr-pr-<br>passing                     | No RO-enabled PR-PR Passing          |
| field | obff supported                       | field-obff-supported                                      | OBFF Supported                       |
| field | r                                    | field-json-register-R                                     | R                                    |
| field | rsvdp                                | field-fig-pcisig-style-<br>register-1-RsvdP               | RsvdP                                |
| field | second                               | field-second                                              | second                               |
| field | third                                | field-third                                               | third                                |
| field | tph completer supported              | field-tph-completer-supported                             | TPH Completer Supported              |
| field | very long name that will never fit   | field-json-register-Very long<br>name that will never fit | Very long name that will never fit   |
| field | z                                    | field-z                                                   | Z                                    |
| pin   | pin2#                                | pin-pin2                                                  | PIN2#                                |
| pin   | pin2a#                               | pin-pin2a                                                 | PIN2a#                               |

| Kind   | Name         | ID                 | HTML                                       |
|--------|--------------|--------------------|--------------------------------------------|
| pin    | term9        | pin-term9          | Term9                                      |
| signal | term9        | signal-term9       | Term9                                      |
| state  | d3cold       | state-d3cold       | D3 <sub>cold</sub>                         |
| state  | detect.quiet | state-detect.quiet | Detect.Quiet                               |
| term   | term 9       | term-term-9        | Term 9                                     |
| term   | term9        | term-term9-1       | Term9 Duplicate definition of 'term-term9' |