### UNIVERSITY OF CALIFORNIA

# Department of Electrical Engineering and Computer Sciences

# EECS 150 Fall 2001

Prof. Subramanian

# Midterm II

1) You are implementing an 4:1 Multiplexer that has the following specifications:

Inputs: I<sub>0</sub>-I<sub>3</sub>

Output: Z

Control Inputs: C<sub>2</sub>-C<sub>0</sub> (C<sub>2</sub> is MSB)

The input is selected based on a Johnson counter scheme (000- $>I_0$ , 100- $>I_1$ , 110- $>I_2$ , 111- $>I_3$ ).

All other states select  $I_0$ .

a) Write out the functional form of the truth table for this multiplexor.

$$C_2$$
  $C_1$   $C_0$   $Z$   $I_m$ 

\_\_\_\_\_

 $0 \quad 0 \quad 0 \quad I_0 \quad 1$ 

 $0 \quad 0 \quad 1 \quad I_0 \quad 0$ 

 $0 \quad 1 \quad 0 \quad I_0 \quad 1$ 

 $0 \quad 1 \quad 1 \quad I_0 \quad 0$ 

 $1 \quad 0 \quad 0 \quad I_1 \quad 0$ 

 $1 \quad 0 \quad 1 \quad I_0 \quad 0$ 

 $1 \quad 1 \quad 0 \quad I_2 \quad 1$ 

$$I-_0 = C_2 + C_1C_3$$

$$I_1 = C_2 C_1 C_0$$

$$I_2 = C_2C_1C_0$$

$$I_3 = C_2 C_1 C_0$$

b) Determine the output Boolean function. You should simplify or minimize.

$$Z = (C_2 + C_1C_0)I_0 + (C_2C_1C_0)I_1 + (C_2C_1C_0)I_2 + (C_2C_1C_0)I_3$$
  
$$Z = C_2I_0 + C_1C_0I_0 +$$

c) Implement the multiplexer using the PLA below. Indicate connections using the standard cross scheme used in class. Indicate the inputs, product terms, and outputs on the diagram.

## **₹₹₹₹₹**

$$|-|--|-x-|--x-|--|-x-|--|-x-|--|$$

Ι υ



d) Implement  $F(A,B,C) = \Sigma_1(4,7)$  using the above multiplexer. Indicate the connections in the diagram below. Simplify as appropriate.



e) Implement  $G(A,B,C) = \Sigma h(0,2,6,7)$  using the above multiplexer. Indicate the connections in the diagram below. Simplify as appropriate.

# Select $I_2$ , $I_3$ 0 ---| I0 | 0 ---| I1 | 4:1 MUX | 1 ---| I2 | $\rightarrow$ 1 ---| I3 | | C2 | C1 | C0 |

f) Implement the multiplexer using NAND gates and Tri-State Inverters. Draw the circuit below.

Use inverters active high

$$Z = C_2 I_0 + C_1 C_0 I_0 + C_2 C_1 C_0 I_1 + C_2 C_1 C_0 I_2 + C_2 C_1 C_0 I_3$$





- g) Assume the Tri-State Inverters require 4 transistors. How many transistors are required to implement the multiplexer:
- i) Using Tri-State Inverters / NAND gates:
  - ii) Using NAND / NAND gates:
- 2) Back in the days of mainframe computing, there were two standard for textual information interchange ASCII and EBCDIC. You are implementing a counter that counts in hexadecimal. The output of the counter is either in ASCII (0-9=48-57, A-F=65-70) or EBCDIC (0-9=240-249, A-F=193-198) depending on the value of a control switch (C=0-ASCII, C=1-BCDIC). You are provided with the following parts:

A 4-bit binary counter (Pins: CLK, RESET, C3-C0 outputs)

A 4:16 DEMUX (Pins: G enable, S3-S0 select lines, Z output)

A 32x8 bit ROM (Pins: A4-A0 address lines, D7-D0 data lines)

As many NAND gates as you need

You may use some or all of the parts above. You may choose to program the ROM with whatever values you need.

a) Design the ASCII/EBCDIC counter. Use block diagrams for the individual parts and label pinouts.

control 4-bit bit switch ROM counter **\** -----A4 ----| | C[3:0] D[7:0] /\\\\\\\ A[3:0] |  $\uparrow$  $\Lambda$  | output / | reset clk C = A4b) Fill out the following table with the values that you chose to store in the ROM. You should write the data in decimal for convenience (and ease of grading). | Address | Data | Address | Data | Address | Data | Address | Data | | 00000 | 48 | 01000 | 56 | 10000 | 240 | 11000 | 248 | | 00001 | 49 | 01001 | 57 | 10001 | 241 | 11001 | 249 |

Midterm II 6

| 00010 | 50 | 01010 | 65 | 10010 | 242 | 11010 | 193 |

3) Consider the following truth table:

-----

| Inputs | | Output |

-----

A BCZ

-----

10 101010 1

-----

10 | 0 | 1 | 1 | 1

-----

10 111010

-----

10 | 11 | 1 | 0 | |

\_\_\_\_\_

a) Minimize the truth table using a K-Map. Identify the prime implicants and essential prime implicants on the map.

A\BC 00 01 11 10
----0 | 0 | 0 | 0 | 1 | 0 |
----1 | 1 | 0 | 1 | 1 |

B = 1, C = 1, A = anything: essential prime implicants

A = 1, B = 1, C = anything: prime implicants

A = 1, C = 0, B = anything: essential prime implicants

b) Write a minimal SoP function (Z1) that describes the above truth table, and an SoP function (Z2) that has product terms covering all the prime (essential and non-essential) implicants.

$$Z1(A,B,C) = AB + BC$$

$$Z2(A,B,C) = AB + BC + AC$$

c) You are not provided with the complemented inputs, so you will need to use inverters as necessary. Draw circuits that implements Z1 and Z2 using AND gates, OR gates, and Inverters.



d) Complete the timing diagram below, that shows the transition from ABC = 111 to ABC = 101 for both Z1 and Z2. Assume the propagation delay is 5ns, independent of gate type.



4) Consider a finite state machine defined by the following table (X= dont care):

```
_____
a) Minimize the number of states using the implication chart below:
-----
B | B-B |
| D-F |
-----
   C \mid \backslash / \mid \backslash / \mid
| / \ | / \ |
-----
   D | \ / | \ / | A-B |
E | B-F | B-F | \ / | \ / |
-----
   F | \ / | \ / | A-B | A-A | \ / |
-----
```

A B C D E

List the equivalencies:

$$A = B, C = F, D = F, C = D$$

b) Now, suppose state F is changed such that the output is 0 when IN=1. Repeat your simplification under these new conditions.

| Present State | Next State | Output | -----| IN=0 | IN=1 | IN=0 | IN=1 | | A | B | D | 0 | 0 | | B | B | F | 0 | 0 | | C | B | F | X | 1 | | D | A | F | 1 | X | ----------

-----

List the equivalencies:

$$A = B, C = D, A = E, A = F, B = E, B = F, D = F, F = E$$

c) Is your simplification in part B unique? Are there other possible equivalencies? If so, list them. If not, give reasons for your answer.

Part A: 
$$A = B, C = F, D = F, C = D$$

Part B: 
$$A = B, C = D, A = E, A = F, B = E, B = F, D = F, F = E$$

No, since weve simplified as much as possible using the diagram.