{'wire\_C1': ['INPUT', 'wire\_C1', True, '0'], 'wire\_C0': ['INPUT', 'wire\_C0', True, '1'], 'wire\_X0': ['INPUT', 'wire\_X0', True, '0'], 'wire\_X1': ['INPUT', 'wire\_X1', True, '1'], 'wire\_X2': ['INPUT', 'wire\_X1', True, '1'], 'wire\_X1', True, '1'], 'wire\_X1': ['NOT', ['wire\_X1', True, '1'], 'wire\_X1'; ['NOT', ['wire\_X1', 'wire\_X1', False, 'U'], 'wire\_X1'; ['NOT', ['wire\_X1', 'wire\_X1', 'wire\_X1', 'wire\_X1', 'wire\_X1', 'wire\_X1', 'wire\_X1', 'wire\_X1'], False, 'U'], 'wire\_X1', 'wire\_X1' Press Enter to Continue... Progress: updating wire\_f = 0 as the output of NOT for: wire\_C0 = 1  $\,$ Press Enter to Continue... Progress: updating wire\_g = 0 as the output of AND for: wire\_f = 0 wire\_c = 1 wire\_X0 = 0 Press Enter to Continue... Progress: updating wire\_h = 1 as the output of AND for: wire\_C = 1 wire\_C0 = 1 vire\_X1 = 1

Press Enter to Continue...

Progress: updating wire\_i = 0 as the output of AND for: wire\_C1 = 0 wire\_T = 0 wire\_X2 = 1

Press Enter to Continue...

Progress: updating wire\_j = 0 as the output of AND for: wire\_C0 = 1 wire\_C1 = 0 wire\_X3 = 0

Press Enter to Continue...

Progress: updating wire\_M = 1 as the output of OR for: wire\_g = 0 wire\_h = 1 wire\_i = 0 wire\_j = 0

Press Enter to Continue...

\*\*\* Finished simulation - resulting circuit:

{'wire\_C1': ['INPUT', 'wire\_C1', True, '0'], 'wire\_C0': ['INPUT', 'wire\_C0', True, '1'], 'wire\_X0': ['INPUT', 'wire\_X0', True, '0'], 'wire\_X1': ['INPUT', 'wire\_X1', True, '1'], 'wire\_X2': ['INPUT', 'wire\_X2': ['INPUT', 'wire\_X1', True, '1'], 'wire\_X1': ['NOT', ['wire\_C0'], True, '0'], 'wire\_M': ['NOT', ['wire\_C0', 'wire\_X1'], True, '1'], 'wire\_X1'], True, '1'], 'wire\_M': ['AND', ['wire\_C1', 'wire\_C0', 'wire\_X1'], True, '1'], 'wire\_X1'], True, '1'], 'wire\_X1'], True, '1'], 'wire\_X1', 'wire\_X

\*\*\* Summary of simulation: 011010 -> 1 written into output file.

```
X2', True, '1'], 'wire_X3': ['INPUT', 'wire_X3', True, '1'], 'wire_c': ['NOT', ['wire_C1'], False, 'U'], 'wire_f': ['NOT', ['wire_C0'], False, 'U'], 'wire_C0'], False, 'U'], 'wire_c': ['AND', ['wire_c': ['AND', ['wire_c', 'wire_C1', 'wire_X2'], False, 'U'], 'wire_j': ['AND', ['wire_C0', 'wire_C1', 'wire_X2'], False, 'U'], 'wire_M': ['OR, ['wire_g', 'wire_h', 'wire_i', 'wire_i', 'wire_i', 'wire_i'], False, 'U'], 'INPUT_WIDTH': ['input width:', 6], 'INPUTS': ['Input list', ['wire_C0', 'wire_X0', 'wire_X1', 'wire_X2', 'wire_X3']], 'OUTPUTS': ['Output list', ['wire_M']], 'GATES': ['Gate list', ['wire_c', 'wire_g', 'wire_h', 'wire_i', 'wire_j', 'wire_M']])
Progress: updating wire_c = 0 as the output of NOT for:
wire_C1 = 1
Press Enter to Continue...
Progress: updating wire_f = 0 as the output of NOT for: wire_C0 = 1 \,
Press Enter to Continue...
Progress: updating wire_g = 0 as the output of AND for: wire_f = 0 wire_c = 0 wire_X0 = 1
Press Enter to Continue...
Progress: updating wire_h = 0 as the output of AND for: wire_C = 0 wire_C0 = 1 wire_X1 = 1
Press Enter to Continue...
Progress: updating wire_i = 0 as the output of AND for: wire_C1 = 1 wire_f = 0 wire_X2 = 1
Press Enter to Continue...
Progress: updating wire_j = 1 as the output of AND for: wire_C0 = 1 wire_C1 = 1 wire_X3 = 1
Press Enter to Continue...
Progress: updating wire_M = 1 as the output of OR for: wire_g = 0 wire_h = 0 wire_i = 0 wire_j = 1
Press Enter to Continue...
*** Finished simulation — resulting circuit:
{'wire_C1': ['INPUT', 'wire_C1', True, '1'], 'wire_C0': ['INPUT', 'wire_C0', True, '1'], 'wire_X0': ['INPUT', 'wire_X1': ['INPUT', 'wire_X1', True, '1'], 'wire_X1': ['INPUT', 'wire_X1', True, '1'], 'wire_X1': ['INPUT', 'wire_X1': ['INPUT', 'wire_X1': ['INPUT', 'wire_X1': ['INPUT', 'wire_X1'], 'wire_X1': ['INPUT', 'wire_X1', 'wir
*** Summary of simulation:
111111 -> 1 written into output file.
```

{'wire\_C1': ['INPUT', 'wire\_C1', True, '0'], 'wire\_C0': ['INPUT', 'wire\_C0', True, '1'], 'wire\_X0': ['INPUT', 'wire\_X0', True, '0'], 'wire\_X1': ['INPUT', 'wire\_X1', True, '1'], 'wire\_C2': ['INPUT', 'wire\_X2': ['INPUT', 'wire\_X1', True, '1'], 'wire\_X2': ['INPUT', 'wire\_X2': ['INPUT', 'wire\_X1', True, '1'], 'wire\_X2': ['NND', ['wire\_C1', 'wire\_C1', 'wi Press Enter to Continue... Progress: updating wire\_f = 0 as the output of NOT for: wire\_C0 = 1  $\,$ Press Enter to Continue... Progress: updating wire\_g = 0 as the output of AND for: wire\_f = 0 wire\_c = 1 wire\_X0 = 0 Press Enter to Continue... Progress: updating wire\_h = 1 as the output of AND for: wire\_C = 1 wire\_C0 = 1 vire\_X1 = 1

Press Enter to Continue...

Progress: updating wire\_i = 0 as the output of AND for: wire\_C1 = 0 wire\_T = 0 wire\_X2 = 0

Press Enter to Continue...

Progress: updating wire\_j = 0 as the output of AND for: wire\_C0 = 1 wire\_C1 = 0 wire\_X3 = 1

Press Enter to Continue...

Progress: updating wire\_M = 1 as the output of OR for: wire\_g = 0 wire\_h = 1 wire\_i = 0 wire\_j = 0

Press Enter to Continue...

\*\*\* Finished simulation - resulting circuit:

{'wire\_C1': ['INPUT', 'wire\_C1', True, '0'], 'wire\_C0': ['INPUT', 'wire\_C0', True, '1'], 'wire\_X0': ['INPUT', 'wire\_X0', True, '0'], 'wire\_X1': ['INPUT', 'wire\_X1', True, '1'], 'wire\_X2': ['INPUT', 'wire\_X2': ['INPUT', 'wire\_X1', True, '1'], 'wire\_X1': ['NOT', ['wire\_C0'], True, '0'], 'wire\_X1': ['NOD', ['wire\_X1', True, '1'], 'wire\_X1'], True, '1'], 'wire\_X1', 'wire\_X1',

\*\*\* Summary of simulation: 101010 -> 1 written into output file.

```
Progress: updating vire.g = 0 as the output of AND for:

vire.g = 0 vire.g =
```

OUTPUTS': ['Output list', ['wire\_M']], 'GATES': ['Gate list', ['wire\_c', 'wire\_f', 'wire\_g', 'wire\_h', 'wire\_i', 'wire\_j', 'wire\_M']]}
Progress: updating wire\_c = 0 as the output of NOT for:
wire\_C1 = 1

Press Enter to Continue...

Progress: updating wire\_f = 1 as the output of NOT for: wire\_C0 = 0

\*\*\* Now resetting circuit back to unknowns...

```
e, 'U'], 'wire_h': ['AND', ['wire_c', 'wire_C0', 'wire_X1'], False, 'U'], 'wire_i': ['AND', ['wire_X2'], False, 'U'], 'wire_j': ['AND', ['wire_C0', 'wire_C1', 'wire_X3'], False, 'U'], 'INPUTS': ['Input list', ['wire_C1', 'wire_C0', 'wire_X1', 'wire_X1', 'wire_X2', 'wire_X3']], OUTPUTS': ['Output list', ['wire_M']], 'GATES': ['Gate list', ['wire_c', 'wire_g', 'wire_h', 'wire_i', 'wire_j', 'wire_j', 'wire_M']]}
Progress: updating wire_c = 1 as the output of NOT for:
wire_C1 = 0
Press Enter to Continue...
Progress: updating wire_f = 1 as the output of NOT for: wire_C0 = 0
Press Enter to Continue...
Progress: updating wire_g = 0 as the output of AND for: wire_f = 1 wire_x0 = 0
Press Enter to Continue...
Progress: updating wire_h = 0 as the output of AND for: wire_C = 1 wire_C0 = 0 wire_X1 = 0
Press Enter to Continue...
Progress: updating wire_i = 0 as the output of AND for: wire_C1 = 0 wire_f = 1 wire_X2 = 0
Press Enter to Continue...
Progress: updating wire_j = 0 as the output of AND for: wire_C0 = 0 wire_C1 = 0 wire_X3 = 0
Press Enter to Continue...
Progress: updating wire_M = 0 as the output of OR for: wire_g = 0 wire_h = 0 wire_i = 0 wire_j = 0
Press Enter to Continue...
  *** Finished simulation - resulting circuit:
{'wire_C1': ['INPUT', 'wire_C1', True, '0'], 'wire_C0': ['INPUT', 'wire_C0', True, '0'], 'wire_X0': ['INPUT', 'wire_X1': ['INPUT', 'wire_X1', True, '0'], 'wire_X1': ['INPUT', 'w
*** Summary of simulation: 000000 -> 0 written into output file.
*** Now resetting circuit back to unknowns...
```