#### INTEGRATED CIRCUITS

## DATA SHEET

For a complete data sheet, please also download:

- The IC06 74HC/HCT/HCU/HCMOS Logic Family Specifications
- The IC06 74HC/HCT/HCU/HCMOS Logic Package Information
- The IC06 74HC/HCT/HCU/HCMOS Logic Package Outlines

# **74HC/HCT164** 8-bit serial-in/parallel-out shift register

Product specification
File under Integrated Circuits, IC06

December 1990





## 8-bit serial-in/parallel-out shift register

#### 74HC/HCT164

#### **FEATURES**

- · Gated serial data inputs
- · Asynchronous master reset
- · Output capability: standard
- I<sub>CC</sub> category: MSI

#### **GENERAL DESCRIPTION**

The 74HC/HCT164 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A.

The 74HC/HCT164 are 8-bit edge-triggered shift registers with serial data entry and an output from each of the eight stages.

Data is entered serially through one of two inputs ( $D_{sa}$  or  $D_{sb}$ ); either input can be used as an active HIGH enable for data entry through the other input.

Both inputs must be connected together or an unused input must be tied HIGH.

Data shifts one place to the right on each LOW-to-HIGH transition of the clock (CP) input and enters into  $Q_0$ , which is the logical AND of the two data inputs ( $D_{sa}$ , $D_{sb}$ ) that existed one set-up time prior to the rising clock edge.

A LOW level on the master reset  $(\overline{MR})$  input overrides all other inputs and clears the register asynchronously, forcing all outputs LOW.

#### **QUICK REFERENCE DATA**

GND = 0 V;  $T_{amb} = 25 \, ^{\circ}C$ ;  $t_r = t_f = 6 \, \text{ns}$ 

| SYMBOL                              | PARAMETER                                 | CONDITIONS                                  | TYP | UNIT |      |
|-------------------------------------|-------------------------------------------|---------------------------------------------|-----|------|------|
|                                     | PARAWETER                                 | CONDITIONS                                  | НС  | нст  | UNII |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay                         | $C_L = 15 \text{ pF}; V_{CC} = 5 \text{ V}$ |     |      |      |
|                                     | CP to Q <sub>n</sub>                      |                                             | 12  | 14   | ns   |
|                                     | MR to Q <sub>n</sub>                      |                                             | 11  | 16   | ns   |
| f <sub>max</sub>                    | maximum clock frequency                   |                                             | 78  | 61   | MHz  |
| C <sub>I</sub>                      | input capacitance                         |                                             | 3.5 | 3.5  | pF   |
| C <sub>PD</sub>                     | power dissipation capacitance per package | notes 1 and 2                               | 40  | 40   | pF   |

#### **Notes**

1.  $C_{PD}$  is used to determine the dynamic power dissipation ( $P_D$  in  $\mu W$ ):

$$P_D = C_{PD} \times V_{CC}^2 \times f_i + \sum (C_L \times V_{CC}^2 \times f_o)$$
 where:

f<sub>i</sub> = input frequency in MHz

f<sub>o</sub> = output frequency in MHz

 $\sum (C_1 \times V_{CC}^2 \times f_0) = \text{sum of outputs}$ 

C<sub>L</sub> = output load capacitance in pF

V<sub>CC</sub> = supply voltage in V

2. For HC the condition is  $V_I$  = GND to  $V_{CC}$ For HCT the condition is  $V_I$  = GND to  $V_{CC}$  – 1.5 V

#### **ORDERING INFORMATION**

See "74HC/HCT/HCU/HCMOS Logic Package Information".

## 8-bit serial-in/parallel-out shift register

## 74HC/HCT164

#### **PIN DESCRIPTION**

| PIN NO.                    | SYMBOL                            | NAME AND FUNCTION                         |
|----------------------------|-----------------------------------|-------------------------------------------|
| 1, 2                       | D <sub>sa</sub> , D <sub>sb</sub> | data inputs                               |
| 3, 4, 5, 6, 10, 11, 12, 13 | Q <sub>0</sub> to Q <sub>7</sub>  | outputs                                   |
| 7                          | GND                               | ground (0 V)                              |
| 8                          | CP                                | clock input (LOW-to-HIGH, edge-triggered) |
| 9                          | MR                                | master reset input (active LOW)           |
| 14                         | $V_{CC}$                          | positive supply voltage                   |







## 8-bit serial-in/parallel-out shift register

## 74HC/HCT164



#### **APPLICATIONS**

· Serial data transfer

#### **FUNCTION TABLE**

| OPERATING MODES |             | INP         | UTS             | OUTPUTS         |             |                                                        |  |
|-----------------|-------------|-------------|-----------------|-----------------|-------------|--------------------------------------------------------|--|
| OPERATING MODES | MR          | СР          | D <sub>sa</sub> | D <sub>sb</sub> | $Q_0$       | $Q_1 - Q_7$                                            |  |
| reset (clear)   | L           | Х           | Х               | Х               | L           | L -L                                                   |  |
| shift           | H<br>H<br>H | ↑<br>↑<br>↑ | l<br>l<br>h     | l<br>h<br>l     | L<br>L<br>H | $   \begin{array}{ccccccccccccccccccccccccccccccccccc$ |  |

#### Note

- 1. H = HIGH voltage level
  - h = HIGH voltage level one set-up time prior to the LOW-to-HIGH clock transition
  - L = LOW voltage level
  - I = LOW voltage level one set-up time prior to the LOW-to-HIGH clock transition
  - q = lower case letters indicate the state of the referenced input one set-up time prior to the LOW-to-HIGH clock transition
  - ↑ = LOW-to-HIGH clock transition



## 8-bit serial-in/parallel-out shift register

74HC/HCT164

#### DC CHARACTERISTICS FOR 74HC

For the DC characteristics see "74HC/HCT/HCU/HCMOS Logic Family Specifications".

Output capability: standard

I<sub>CC</sub> category: MSI

#### **AC CHARACTERISTICS FOR 74HC**

 $GND = 0 V; t_r = t_f = 6 ns; C_L = 50 pF$ 

|                                     | PARAMETER                                              | T <sub>amb</sub> (°C) |                |                 |                 |                 |                 |                 |      | TEST CONDITIONS   |           |
|-------------------------------------|--------------------------------------------------------|-----------------------|----------------|-----------------|-----------------|-----------------|-----------------|-----------------|------|-------------------|-----------|
| SYMBOL                              |                                                        |                       | 74HC           |                 |                 |                 |                 |                 |      |                   | WAVEFORMS |
|                                     |                                                        | +25                   |                |                 | -40 to +85      |                 | -40 to +125     |                 | UNIT | V <sub>CC</sub>   | WAVEFORMS |
|                                     |                                                        | min.                  | typ.           | max.            | min.            | max.            | min.            | max.            |      | (',               |           |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay<br>CP to Q <sub>n</sub>              |                       | 41<br>15<br>12 | 170<br>34<br>29 |                 | 215<br>43<br>37 |                 | 255<br>51<br>43 | ns   | 2.0<br>4.5<br>6.0 | Fig.6     |
| t <sub>PHL</sub>                    | propagation delay MR to Q <sub>n</sub>                 |                       | 39<br>14<br>11 | 140<br>28<br>24 |                 | 175<br>35<br>30 |                 | 210<br>42<br>36 | ns   | 2.0<br>4.5<br>6.0 | Fig.6     |
| t <sub>THL</sub> / t <sub>TLH</sub> | output transition time                                 |                       | 19<br>7<br>6   | 75<br>15<br>13  |                 | 95<br>19<br>16  |                 | 110<br>22<br>19 | ns   | 2.0<br>4.5<br>6.0 | Fig.6     |
| t <sub>W</sub>                      | clock pulse width<br>HIGH or LOW                       | 80<br>16<br>14        | 14<br>5<br>4   |                 | 100<br>20<br>17 |                 | 120<br>24<br>20 |                 | ns   | 2.0<br>4.5<br>6.0 | Fig.6     |
| t <sub>W</sub>                      | master reset pulse width; LOW                          | 60<br>12<br>10        | 17<br>6<br>5   |                 | 75<br>15<br>13  |                 | 90<br>18<br>15  |                 | ns   | 2.0<br>4.5<br>6.0 | Fig.6     |
| t <sub>rem</sub>                    | removal time<br>MR to CP                               | 60<br>12<br>10        | 17<br>6<br>5   |                 | 75<br>15<br>13  |                 | 90<br>18<br>15  |                 | ns   | 2.0<br>4.5<br>6.0 | Fig.6     |
| t <sub>su</sub>                     | set-up time<br>D <sub>sa</sub> , D <sub>sb</sub> to CP | 60<br>12<br>10        | 8<br>3<br>2    |                 | 75<br>15<br>13  |                 | 90<br>18<br>15  |                 | ns   | 2.0<br>4.5<br>6.0 | Fig.6     |
| t <sub>h</sub>                      | hold time<br>D <sub>sa</sub> , D <sub>sb</sub> to CP   | 4<br>4<br>4           | -6<br>-2<br>-2 |                 | 4<br>4<br>4     |                 | 4<br>4<br>4     |                 | ns   | 2.0<br>4.5<br>6.0 | Fig.6     |
| f <sub>max</sub>                    | maximum clock<br>pulse frequency                       | 6<br>30<br>35         | 23<br>71<br>85 |                 | 5<br>24<br>28   |                 | 4<br>20<br>24   |                 | MHz  | 2.0<br>4.5<br>6.0 | Fig.6     |

## 8-bit serial-in/parallel-out shift register

74HC/HCT164

#### DC CHARACTERISTICS FOR 74HCT

For the DC characteristics see "74HC/HCT/HCU/HCMOS Logic Family Specifications".

Output capability: standard

I<sub>CC</sub> category: MSI

#### Note to HCT types

The value of additional quiescent supply current ( $\Delta I_{CC}$ ) for a unit load of 1 is given in the family specifications. To determine  $\Delta I_{CC}$  per input, multiply this value by the unit load coefficient shown in the table below.

| INPUT                             | UNIT LOAD COEFFICIENT |  |  |  |  |  |  |
|-----------------------------------|-----------------------|--|--|--|--|--|--|
| D <sub>sa</sub> , D <sub>sb</sub> | 0.25                  |  |  |  |  |  |  |
| CP<br>MR                          | 0.60                  |  |  |  |  |  |  |
| MR                                | 0.90                  |  |  |  |  |  |  |

#### **AC CHARACTERISTICS FOR 74HCT**

 $GND = 0 V; t_r = t_f = 6 ns; C_L = 50 pF$ 

|                                     | PARAMETER                                              | T <sub>amb</sub> (°C) |      |      |            |      |             |      |      | TEST CONDITIONS        |           |
|-------------------------------------|--------------------------------------------------------|-----------------------|------|------|------------|------|-------------|------|------|------------------------|-----------|
| SYMBOL                              |                                                        | 74HCT                 |      |      |            |      |             |      |      |                        | WAVEFORMS |
|                                     |                                                        | +25                   |      |      | -40 to +85 |      | -40 to +125 |      | UNIT | V <sub>CC</sub><br>(V) | WAVEFORMS |
|                                     |                                                        | min.                  | typ. | max. | min.       | max. | min.        | max. |      | (-)                    |           |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay<br>CP to Q <sub>n</sub>              |                       | 17   | 36   |            | 45   |             | 54   | ns   | 4.5                    | Fig.6     |
| t <sub>PHL</sub>                    | propagation delay MR to Q <sub>n</sub>                 |                       | 19   | 38   |            | 48   |             | 57   | ns   | 4.5                    | Fig.6     |
| t <sub>THL</sub> / t <sub>TLH</sub> | output transition time                                 |                       | 7    | 15   |            | 19   |             | 22   | ns   | 4.5                    | Fig.6     |
| t <sub>W</sub>                      | clock pulse width<br>HIGH or LOW                       | 18                    | 7    |      | 23         |      | 27          |      | ns   | 4.5                    | Fig.6     |
| t <sub>W</sub>                      | master reset pulse width; LOW                          | 18                    | 10   |      | 23         |      | 27          |      | ns   | 4.5                    | Fig.6     |
| t <sub>rem</sub>                    | removal time MR to CP                                  | 16                    | 7    |      | 20         |      | 24          |      | ns   | 4.5                    | Fig.6     |
| t <sub>su</sub>                     | set-up time<br>D <sub>sa</sub> , D <sub>sb</sub> to CP | 12                    | 6    |      | 15         |      | 18          |      | ns   | 4.5                    | Fig.6     |
| t <sub>h</sub>                      | hold time<br>D <sub>sa</sub> , D <sub>sb</sub> to CP   | 4                     | -2   |      | 4          |      | 4           |      | ns   | 4.5                    | Fig.6     |
| f <sub>max</sub>                    | maximum clock pulse frequency                          | 27                    | 55   |      | 22         |      | 18          |      | MHz  | 4.5                    | Fig.6     |

## 8-bit serial-in/parallel-out shift register

### 74HC/HCT164

#### **AC WAVEFORMS**



Fig.6 Waveforms showing the clock (CP) to output (Q<sub>n</sub>) propagation delays, the clock pulse width, the output transition times and the maximum clock frequency.





## 8-bit serial-in/parallel-out shift register

74HC/HCT164

#### **PACKAGE OUTLINES**

See "74HC/HCT/HCU/HCMOS Logic Package Outlines".