#### INTEGRATED CIRCUITS

# DATA SHEET

For a complete data sheet, please also download:

- The IC06 74HC/HCT/HCU/HCMOS Logic Family Specifications
- The IC06 74HC/HCT/HCU/HCMOS Logic Package Information
- The IC06 74HC/HCT/HCU/HCMOS Logic Package Outlines

# 74HC/HCT73 Dual JK flip-flop with reset; negative-edge trigger

Product specification
File under Integrated Circuits, IC06

December 1990





# Dual JK flip-flop with reset; negative-edge trigger

**74HC/HCT73** 

#### **FEATURES**

· Output capability: standard

• I<sub>CC</sub> category: flip-flops

#### **GENERAL DESCRIPTION**

The 74HC/HCT73 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A.

The 74HC/HCT73 are dual negative-edge triggered JK-type flip-flops featuring individual J, K, clock ( $\overline{nCP}$ ) and reset ( $\overline{nR}$ ) inputs; also complementary Q and  $\overline{Q}$  outputs.

The J and K inputs must be stable one set-up time prior to the HIGH-to-LOW clock transition for predictable operation.

The reset  $(n\overline{R})$  is an asynchronous active LOW input. When LOW, it overrides the clock and data inputs, forcing the Q output LOW and the  $\overline{Q}$  output HIGH.

Schmitt-trigger action in the clock input makes the circuit highly tolerant to slower clock rise and fall times.

#### **QUICK REFERENCE DATA**

 $GND = 0 \text{ V}; T_{amb} = 25 \,^{\circ}\text{C}; t_r = t_f = 6 \text{ ns}$ 

| SYMBOL                              | DADAMETER                                   | CONDITIONS                                  | TYP | LINUT |      |
|-------------------------------------|---------------------------------------------|---------------------------------------------|-----|-------|------|
|                                     | PARAMETER                                   | CONDITIONS                                  | нс  | нст   | UNIT |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay                           | $C_L = 15 \text{ pF}; V_{CC} = 5 \text{ V}$ |     |       |      |
|                                     | nCP to nQ                                   |                                             | 16  | 15    | ns   |
|                                     | $n\overline{CP}$ to $n\overline{Q}$         |                                             | 16  | 18    | ns   |
|                                     | $n\overline{R}$ to $nQ$ , $n\overline{Q}$   |                                             | 15  | 15    | ns   |
| f <sub>max</sub>                    | maximum clock frequency                     |                                             | 77  | 79    | MHz  |
| C <sub>I</sub>                      | input capacitance                           |                                             | 3.5 | 3.5   | pF   |
| C <sub>PD</sub>                     | power dissipation capacitance per flip-flop | notes 1 and 2                               | 30  | 30    | pF   |

#### Notes

1.  $C_{PD}$  is used to determine the dynamic power dissipation ( $P_D$  in  $\mu W$ ):

$$P_D = C_{PD} \times V_{CC}^2 \times f_i + \sum (C_1 \times V_{CC}^2 \times f_o)$$
 where:

f<sub>i</sub> = input frequency in MHz

fo = output frequency in MHz

 $\sum (C_L \times V_{CC}^2 \times f_0) = \text{sum of outputs}$ 

C<sub>L</sub> = output load capacitance in pF

V<sub>CC</sub> = supply voltage in V

2. For HC the condition is  $V_I = GND$  to  $V_{CC}$ 

For HCT the condition is  $V_I = GND$  to  $V_{CC} - 1.5 \text{ V}$ 

#### **ORDERING INFORMATION**

See "74HC/HCT/HCU/HCMOS Logic Package Information".

# Dual JK flip-flop with reset; negative-edge trigger

# **74HC/HCT73**

#### **PIN DESCRIPTION**

| PIN NO.      | SYMBOL                           | NAME AND FUNCTION                         |
|--------------|----------------------------------|-------------------------------------------|
| 1, 5         | 1 <del>CP,</del> 2 <del>CP</del> | clock input (HIGH-to-LOW, edge-triggered) |
| 2, 6         | 1 <del>R,</del> 2 <del>R</del>   | asynchronous reset inputs (active LOW)    |
| 4            | V <sub>CC</sub>                  | positive supply voltage                   |
| 11           | GND                              | ground (0 V)                              |
| 12, 9        | 1Q, 2Q                           | true flip-flop outputs                    |
| 13, 8        | 1\overline{Q}, 2\overline{Q}     | complement flip-flop outputs              |
| 14, 7, 3, 10 | 1J, 2J, 1K, 2K                   | synchronous inputs; flip-flops 1 and 2    |







Philips Semiconductors Product specification

# Dual JK flip-flop with reset; negative-edge trigger

### **74HC/HCT73**



Fig.4 Functional diagram.

#### **FUNCTION TABLE**

| OPERATING                                                        |             | INPU         | OUTPUTS              |             |              |             |
|------------------------------------------------------------------|-------------|--------------|----------------------|-------------|--------------|-------------|
| MODE                                                             | nR̄         | nCP          | J                    | K           | Q            | Q           |
| asynchronous reset                                               | L           | Х            | Х                    | Х           | L            | Н           |
| toggle<br>load "0" (reset)<br>load "1" (set)<br>hold "no change" | H<br>H<br>H | <b>→ → →</b> | h<br> <br> <br> <br> | h<br>h<br>l | _а<br>L<br>Н | q<br>Н<br>L |

#### **Notes**

- 1. H = HIGH voltage level
  - h = HIGH voltage level one set-up time prior to the HIGH-to-LOW CP transition
  - L = LOW voltage level
  - I = LOW voltage level one set-up time prior to the HIGH-to-LOW CP transition
  - q = lower case letters indicate the state of the referenced output one set-up time prior to the HIGH-to-LOW CP transition
  - X = don't care
  - ↓ = HIGH-to-LOW CP transition



Philips Semiconductors Product specification

# Dual JK flip-flop with reset; negative-edge trigger

**74HC/HCT73** 

#### DC CHARACTERISTICS FOR 74HC

For the DC characteristics see "74HC/HCT/HCU/HCMOS Logic Family Specifications".

Output capability: standard I<sub>CC</sub> category: flip-flops

#### **AC CHARACTERISTICS FOR 74HC**

 $GND = 0 V; t_r = t_f = 6 ns; C_L = 50 pF$ 

|                                     | PARAMETER                         | T <sub>amb</sub> (°C) |                |                 |                 |                 |                 |                 |      | TEST CONDITIONS   |           |
|-------------------------------------|-----------------------------------|-----------------------|----------------|-----------------|-----------------|-----------------|-----------------|-----------------|------|-------------------|-----------|
| CYMPOL                              |                                   | 74HC                  |                |                 |                 |                 |                 |                 |      |                   |           |
| SYMBOL                              |                                   | +25                   |                |                 | -40 to +85      |                 | -40 to +125     |                 | UNIT | V <sub>CC</sub>   | WAVEFORMS |
|                                     |                                   | min.                  | typ.           | max.            | min.            | max.            | min.            | max.            |      | (')               |           |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay nCP to nQ       |                       | 52<br>19<br>15 | 160<br>32<br>27 |                 | 200<br>40<br>34 |                 | 240<br>48<br>41 | ns   | 2.0<br>4.5<br>6.0 | Fig.6     |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay nCP to nQ       |                       | 52<br>19<br>15 | 160<br>32<br>27 |                 | 200<br>40<br>34 |                 | 240<br>48<br>41 | ns   | 2.0<br>4.5<br>6.0 | Fig.6     |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay<br>nR to nQ, nQ |                       | 50<br>18<br>14 | 145<br>29<br>25 |                 | 180<br>36<br>31 |                 | 220<br>44<br>38 | ns   | 2.0<br>4.5<br>6.0 | Fig.7     |
| t <sub>THL</sub> / t <sub>TLH</sub> | output transition time            |                       | 19<br>7<br>6   | 75<br>15<br>13  |                 | 95<br>19<br>16  |                 | 110<br>22<br>19 | ns   | 2.0<br>4.5<br>6.0 | Fig.6     |
| t <sub>W</sub>                      | clock pulse width<br>HIGH or LOW  | 80<br>16<br>14        | 22<br>8<br>6   |                 | 100<br>20<br>17 |                 | 120<br>24<br>20 |                 | ns   | 2.0<br>4.5<br>6.0 | Fig.6     |
| t <sub>W</sub>                      | reset pulse width<br>HIGH or LOW  | 80<br>16<br>14        | 22<br>8<br>6   |                 | 100<br>20<br>17 |                 | 120<br>24<br>20 |                 | ns   | 2.0<br>4.5<br>6.0 | Fig.7     |
| t <sub>rem</sub>                    | removal time<br>nR to nCP         | 80<br>16<br>14        | 22<br>8<br>6   |                 | 100<br>20<br>17 |                 | 120<br>24<br>20 |                 | ns   | 2.0<br>4.5<br>6.0 | Fig.7     |
| t <sub>su</sub>                     | set-up time_<br>nJ, nK to nCP     | 80<br>16<br>14        | 22<br>8<br>6   |                 | 100<br>20<br>17 |                 | 120<br>24<br>20 |                 | ns   | 2.0<br>4.5<br>6.0 | Fig.6     |
| t <sub>h</sub>                      | hold time<br>nJ, nK to nCP        | 3<br>3<br>3           | -8<br>-3<br>-2 |                 | 3<br>3<br>3     |                 | 3<br>3<br>3     |                 | ns   | 2.0<br>4.5<br>6.0 | Fig.6     |
| f <sub>max</sub>                    | maximum clock pulse frequency     | 6.0<br>30<br>35       | 23<br>70<br>83 |                 | 4.8<br>24<br>28 |                 | 4.0<br>20<br>24 |                 | MHz  | 2.0<br>4.5<br>6.0 | Fig.6     |

Philips Semiconductors Product specification

# Dual JK flip-flop with reset; negative-edge trigger

**74HC/HCT73** 

#### DC CHARACTERISTICS FOR 74HCT

For the DC characteristics see "74HC/HCT/HCU/HCMOS Logic Family Specifications".

Output capability: standard I<sub>CC</sub> category: flip-flops

#### Note to HCT types

The value of additional quiescent supply current ( $\Delta I_{CC}$ ) for a unit load of 1 is given in the family specifications. To determine  $\Delta I_{CC}$  per input, multiply this value by the unit load coefficient shown in the table below.

| INPUT                | UNIT LOAD COEFFICIENT |
|----------------------|-----------------------|
| nK                   | 0.60                  |
| nR                   | 0.65                  |
| n <del>CP</del> , nJ | 1.00                  |

#### **AC CHARACTERISTICS FOR 74HCT**

 $GND = 0 V; t_r = t_f = 6 ns; C_L = 50 pF$ 

|                                     | PARAMETER                        | T <sub>amb</sub> (°C) |        |      |            |      |             |      |      | TEST CONDITIONS |           |
|-------------------------------------|----------------------------------|-----------------------|--------|------|------------|------|-------------|------|------|-----------------|-----------|
| SYMBOL                              |                                  |                       | 74 HCT |      |            |      |             |      |      |                 | WAVEFORMS |
|                                     |                                  | +25                   |        |      | -40 to +85 |      | -40 to +125 |      | UNIT | V <sub>CC</sub> | WAVEFORMS |
|                                     |                                  | min.                  | typ.   | max. | min.       | max. | min.        | max. |      | (',             |           |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay<br>nCP to nQ   |                       | 18     | 38   |            | 48   |             | 57   | ns   | 4.5             | Fig.6     |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay nCP to nQ      |                       | 21     | 36   |            | 45   |             | 54   | ns   | 4.5             | Fig.6     |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay nR to nQ, nQ   |                       | 20     | 34   |            | 43   |             | 51   | ns   | 4.5             | Fig.7     |
| t <sub>THL</sub> / t <sub>TLH</sub> | output transition time           |                       | 7      | 15   |            | 19   |             | 22   | ns   | 4.5             | Fig.6     |
| t <sub>W</sub>                      | clock pulse width<br>HIGH or LOW | 16                    | 8      |      | 20         |      | 24          |      | ns   | 4.5             | Fig.6     |
| t <sub>W</sub>                      | reset pulse width<br>HIGH or LOW | 18                    | 9      |      | 23         |      | 27          |      | ns   | 4.5             | Fig.7     |
| t <sub>rem</sub>                    | removal time<br>nR to nCP        | 14                    | 8      |      | 18         |      | 21          |      | ns   | 4.5             | Fig.7     |
| t <sub>su</sub>                     | set-up time<br>nJ, nK to nCP     | 12                    | 6      |      | 15         |      | 18          |      | ns   | 4.5             | Fig.6     |
| t <sub>h</sub>                      | hold time<br>nJ, nK to nCP       | 3                     | -2     |      | 3          |      | 3           |      | ns   | 4.5             | Fig.6     |
| f <sub>max</sub>                    | maximum clock pulse frequency    | 30                    | 72     |      | 24         |      | 20          |      | MHz  | 4.5             | Fig.6     |

# Dual JK flip-flop with reset; negative-edge trigger

**74HC/HCT73** 

#### **AC WAVEFORMS**



Fig.6 Waveforms showing the clock ( $\overline{nCP}$ ) to output ( $\overline{nQ}$ ,  $\overline{nQ}$ ) propagation delays, the clock pulse width, the J and K to  $\overline{nCP}$  set-up and hold times, the output transition times and the maximum clock pulse frequency.



#### **PACKAGE OUTLINES**

See "74HC/HCT/HCU/HCMOS Logic Package Outlines".

and the  $n\overline{R}$  to  $n\overline{CP}$  removal time.