# Lecture 20 EE 421 / C\$ 425 Digital System Design

Fall 2024

**Shahid Masud** 



#### Topics

- Recap CPLD Architecture and Some Examples
- FPGA Architectures
- Configurable Logic Block
- Configurable I/O Blocks
- Distributed RAM, Block RAM, Dual Port Memory
- Special Features and DSP Slice in FPGA



#### Recap from last lecture

- PLA and PAL Devices Limited Programmability
- CPLD from Xilinx and Altera
- Architecture Differences between CPLD Families
- Important Building Blocks of CPLD
- Limitations of CPLD
- Predictable Timing Performance of CPLD
- How can logic complexity of CPLD macrocell be enhanced?
  - Expanders, etc.



#### Description of Basic (Registered) Macrocell

- Each section of an SPLD is called a macrocell that contains SOP combinational logic and an optional Flipflop
- A typical SPLD has from 8 to 10 macrocells within one chip
- All Flipflops are connected to common CLK input
- All three-state buffers at Flipflop output are controlled by a common OE input



#### **Basic Macrocell Logic**

PAL that includes a DFF is called a Registered PAL





#### **Generic CPLD Configuration**





#### **Description of CPLD**

- Structured Array of PLD blocks
- Programmable On-Chip Interconnection Fabric
- Have higher number of inputs without much increase in area
- 100% connectivity between macrocells, BUT not all outputs of macrocells are connected to OUTPUT
- Wide Fan-In AND gates are used at INPUTS
- Outputs of macrocells can be routed within the chip to form more complex logic blocks
- The Interconnect Array selects signals from I/O blocks or macrocell outputs and connects them back to function block inputs
- The I/O blocks provide an interface between bidirectional physical I/O pins and the interior of the CPLD



#### **Details of Generic CPLD Configuration**

- Collection of individual PLD gate arrays on a single integrated circuit
- Each I/O pin is driven by a 3-state buffer and can be programmed to act as Input or Output pin
- Each PLD typically contains 8 to 16 macrocells
- If a macrocell has unused product terms, they can be used by nearby macrocells
- The outputs of macrocells can be routed to inputs of other macrocells to form complex multi-level logic functions - expanders
- Different manufactures offer variations in PLD design, programmable switching matrix and different types of I/O blocks



**Embedded Systems Lab (EESL)** Altera 7000 Series CPLD Architecture Input/GClk \_ Input/GClkn\_ Input/OE1 Input/OE2. LAB A LAB B Macrocells Macrocells 8 to 8 to 36 36 1 to 8 17 to 24 16 16 1/0 1/0 8 to 16 8 to 16. Control Control Macrocells Macrocells I/O Pins I/O Pins Block Block 9 to 16 16 25 to 32 16 8 to 16/ PIA 8 to 16 Programmable LAB C LAB D Interconnect Array Macrocells Macrocells 8 to 8 to



#### **Details of Altera 7000 CPLD**

- Floating gate EEPROM Configuration memory cells
- Architecture consists of an array of logic array blocks (LAB), programmable interconnect array (PIA) and an array of programmable I/O blocks
- Each LAB has 36 inputs and 16 outputs
- Each LAB consists of 16 macrocells providing both combinational and sequential logic
- PIA provides full connectivity between LAB and I/O Cells
- I/O Control block connects I/O Pins and PIA and LAB
- Global input clk (GCLK) and Global Clear (GCLR) connect to all macrocells
- Each macrocell can provide five product terms to its product-termselect matrix



#### PIA and I/O

- The PIA provides full connectivity with predictable timing between LAB, dedicated inputs and I/O Pins
- The I/O Control block establishes connectivity between I/O Pins and PIA and LABs
- From 8 to 16 LAB outputs can be programmed to route through I/O Pins; and from 8 to 16 I/O Pins can be programmed to route through the I/O Control block to the PIA
- Altera architecture uses a PIA to connect LABs and I/O Pins. All signals are available throughout the device. The timing is thus predictable.
   The alternative is 'Channel-Routed Architecture' that is more denser but the timing is un-predictable as delays are routing-dependent



#### Shareable Expander in Altera 7000 CPLD









#### Altera 7000 Series Macrocell Architecture





**Product Terms** 

#### Xilinx XC9500 CPLD Architecture





#### **Details of Xilinx 9500 CPLD**

- Flash based EEPROM Technology
- Comprises Few (4) Functional Blocks
- Each functional block contains 18 independent macrocells
- Each functional block has 54 inputs and 18 outputs
- Product-term-allocator allocates upto 90 product terms in each macrocell in a functional block to form SOP expressions
- Each macrocell can receive five direct product terms from the AND array and up to 10 more product terms can be made available from other uncommitted product terms in other macrocells from same functional block
- Partial SOP terms can be combined from several macrocells
- Each macrocell can be independently configured for combinational or sequential functionality



#### Xilinx XC9500 Macrocell Architecture





# Field Programmable Gate Arrays FPGA



#### Field Programmable Gate Arrays **Generic Architecture**





USB or

# Lookup Table (LUT) based Configurable Logic Blocks





20

#### **Details of LUT based CLB**

- Uses a four-variable look-up table and a flipflop as the basic configurable hardware element. Several of these are combined in different families and types
- Any two functions X and Y of four variables each can be generated in the LUT
- Flipflops at the output can be used. DFF have external preset and clear as well as clock selection mechanism
- Output multiplexer selects from un-registered or registered output



Configurable Logic Blocks based on Multiplexers



4:1 MUX to generate required SOP Expression



22

#### Xilinx 4000 CLB





(Clock)

#### **LUT Configuration and Extension**

- 2 Four-input function generators (Look Up Tables)
- 1 Three-input function 2 Registers:
- Pos. or Neg. edgetrig. Synchronous and asynchr. Set/Reset Possible functions:
- any fct of 5 var.
- two fcts of 4 var. +
   one fct of 3 var.
- some fct of 9 var.





#### Interconnects

- FPGA in Symmetric Array Configuration (Eg Xilinx)
  - General Purpose Interconnect
  - Direct Interconnects
  - Global Lines
- FPGAs in hierarchical interconnect routing architecture (Eg Altera)
- FPGA in Row Based Configuration (Eg Actel)
- FPGAs in Sea of Gates Fine-Grained Configuration (Eg IBM)



#### Mesh Based FPGA Routing Architecture





#### **Configuration SRAM for Routing**

Early FPGA used pass gate transistors controlled by SRAM cells to connect wires

This results in slow speed for large FPGA

Adding some tri-state buffers improves speed but costs area

Recent FPGA use a multiplexer built out of pass gates followed by a buffer that cannot be tri-stated

The pass transistors in this direct-drive approach switch can be small as they are lightly loaded, while the buffer can be larger to drive the significant capacitance of a routing wire segment.



**Figure 10.** Different implementations for SRAM-controlled programmable switches using pass transistors (left), tri-state buffers (middle), or buffered multiplexers (right).



#### **Switching Blocks and Connection Blocks**





#### Connection Box and Switching Box - Example

FPGA routing occupies 80% of total area, logic is 20%

In mesh based routing, horizontal and vertical routing tracks are interconnected through Switch Boxes (SB)

Logic Blocks are connected to the routing network through Connection Boxes (CB) Flexibility of Connection Box (FC) is the number of routing tracks of adjacent channels which are connected to pin of a block

An FC(in) of 1.0 means that all the tracks of adjacent routing channel are connected to the input pin of the logic block

Flexibility of Switch (FS) is the total number of tracks with which every track entering in the switch box connects to

Channel Width (CW) is the number of tracks in a routing channel, used in all horizontal and vertical channels of the architecture

Fs=3 means each track incident on it is connected to 3 tracks of adjacent routing channels

FC(in) =0.5 means each input of the logic block is connected to 50% of the tracks of adjacent routing channels



The routing network of an FPGA occupies 80–90% of total area, whereas the logic area occupies only 10–20% area [22]. The flexibility of an FPGA is mainly dependent on its programmable routing network. A mesh-based FPGA routing network consists of horizontal and vertical routing tracks which are interconnected through switch boxes (SB). Logic blocks are connected to the routing network through connection boxes (CB). The flexibility of a connection box (Fc) is the number of routing tracks of adjacent channel which are connected to the pin of a block. The connectivity of input pins of logic blocks with the adjacent routing channel is called as Fc(in); the connectivity of output pins of the logic blocks with the adjacent routing channel is called as Fc(out). An Fc(in) equal to 1.0 means that all the tracks of adjacent routing channel are connected to the input pin of the logic block. The flexibility of switch box (Fs) is the total number of tracks with which every track entering in the switch

box connects to. The number of tracks in routing channel is called the channel width of the architecture. Same channel width is used for all horizontal and vertical routing channels of the architecture. An example explaining the switch box, connection box flexibilities, and routing channel width is shown in Fig. 2.6. In this figure switch box has Fs = 3 as each track incident on it is connected to 3 tracks of adjacent routing channels. Similarly, connection box has Fc(in) = 0.5 as each input of the logic block is connected to 50% of the tracks of adjacent routing channel.

The routing tracks connected through a switch box can be bidirectional or unidirectional (also called as directional) tracks. Figure 2.7 shows a bidirectional and a unidirectional switch box having Fs equal to 3. The input tracks (or wires) in both these switch boxes connect to 3 other tracks of the same switch box. The only limitation of unidirectional switch box is that their routing channel width must be in multiples of 2.



Symmetric (Matrix) Based FPGA Configuration Logic Logic Logic Block **Block** Block Switch Switch Matrix Matrix Logic Logic Logic Block **Block** Block



## Routing Matrix for General Purpose Interconnection in FPGA





### Direct Interconnection to Neighboring Blocks





#### **Switch Block Architecture**



Fig. 2.7 Switch block, length 1 wires [51]



#### Island Style Routing Architecture

The other type of FPGA interconnect is *island-style*, as depicted in Fig. 9. This architecture was pioneered by Xilinx and is inspired by the fact that a regular twodimensional layout of horizontal and vertical directed wire segments can be efficiently laid out. As shown in Fig. 9, island-style routing includes three components: routing wire segments, connection blocks (multiplexers) that connect function block inputs to the routing wires, and switch blocks (programmable switches) that connect routing wires together to realize longer routes. The placement engine in FPGA CAD tools chooses which function block implements each element of a design in order to minimize the required wiring. Consequently, most connections between function blocks span a small distance and can be implemented with a few routing wires as illustrated by the red connection in Fig. 9.



**Figure 9.** Island-style routing architecture. Thick solid lines are routing wires while dashed lines are programmable switches. Connection and switch blocks are shaded in yellow and green, respectively.



#### **Hierarchical Routing in FPGA**

Hierarchical Routing is inspired by the fact that:

(i) higher level modules instantiate lower level modules; and (ii) Communication is more frequent between modules that are closer in hierarchy





#### Xilinx 4000 FPGA Top Level Architecture





#### Xilinx 4000 Routing Resources with CLB





#### **Global Interconnection Lines**





#### Xilinx 4000 Different types of Interconnects

#### Simplified diagram

#### 3 types:

- \* Fast Direct Connections
- \* General Purpose Connections with **Switching Matrix**
- \* Horizontal/Vertical Long Lines

#### Types of lines:

- \* Single length (8)
- \* Double length (4)
- \* Long lines (6)
- \* Global lines (4)





#### Direct Interconnect in Xilinx 4000



- Between neighboring blocks
- From CLB to CLB
- From CLB to IOB
- Fastest, short distance connections
- X: Hor. connection
- Y: Vert. connection



#### Programmable I/O Blocks in FPGA

Memory Storage for Configuration





#### Single Port Distributed RAM from LUT based CLB





#### **Dual Port RAM in Xilinx Spartan FPGA**





#### Xilinx Spartan Architecture

**Block RAM?** 



DLL = Delay Locked Loop For Clock Management



#### Digital Clock Module in Xilinx FPGA

#### Clock Management

- Digital Clock Managers (DCMs)
  - Clock de-skew
  - Phase shifting
  - Clock multiplication
  - Clock division
  - -Frequency synthesis



