

# VLSI Design EE 523 Spring 2025

**Shahid Masud** 

**Lecture 2** 

### Topics in today's lecture



#### Fabrication Steps

 Wafer preparation, Lithography, Diffusion, Chemical Vapor Deposition, ebeam ion implantation, masking, etching, slicing, packaging, testing, etc.

#### PN junction

- Diffusion, drift, depletion region, barrier voltage, junction capacitance, VI characteristics
- MOS transistor construction
  - Enhancement and Depletion type MOS transistors

### Periodic table – semiconductor, p and n type



#### DONOR IMPURITIES

#### VERSUS

#### ACCEPTOR IMPURITIES

Visit www.PEDIAA.com

| VISIT WWW.FEDIAA.com                                                                                                                                                     |                                                                                                                                                                |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| DONOR IMPURITIES                                                                                                                                                         | ACCEPTOR IMPURITIES                                                                                                                                            |  |
| Donor impurities inject<br>extra electrons into the<br>semiconductor crystal lattice<br>due to having an excess of<br>valence electrons compared<br>to the host material | Acceptor impurities generate "holes" or gaps within the valence band of the semiconductor lattice by possessing fewer valence electrons than the host material |  |
| Introduce excess electrons<br>that can move through the<br>material                                                                                                      | Create holes that can also carry a charge                                                                                                                      |  |
| Introduce energy levels within<br>the band gap near the<br>conduction band                                                                                               | Introduce energy levels near<br>the valence band                                                                                                               |  |
| Elements found in group V of<br>the periodic table commonly<br>function as donor impurities                                                                              | Elements in group III usually serve as acceptor impurities                                                                                                     |  |

- P type semiconductor (holes) is doped with B, Al, or In; 3 el in Outermost valence shell
- N type seminconductor (electrons) is doped with P, As, Sb (antimony) 5 el in outermost valence shell

#### Periodic table of the elements





\*Numbering system adopted by the International Union of Pure and Applied Chemistry (IUPAC).

© Encyclopædia Britannica, Inc.

#### Silicon - Semiconductor





**Figure 3.1** Two-dimensional representation of the silicon crystal. The circles represent the inner core of silicon atoms, with +4 indicating its positive charge of +4q, which is neutralized by the charge of the four valence electrons. Observe how the covalent bonds are formed by sharing of the valence electrons. At 0 K, all bonds are intact and no free electrons are available for current conduction.

### Donor Impurity – n type





**Figure 3.3** A silicon crystal doped by a pentavalent element. Each dopant atom donates a free electron and is thus called a donor. The doped semiconductor becomes *n* type.

## Acceptor Impurity – p type





**Figure 3.4** A silicon crystal doped with boron, a trivalent impurity. Each dopant atom gives rise to a hole, and the semiconductor becomes *p* type.

# pn junction





**Figure 3.9** (a) The *pn* junction with no applied voltage (open-circuited terminals). (b) The potential distribution along an axis perpendicular to the junction.

# Bias voltage in pn junction





Figure 3.11 The pn junction in: (a) equilibrium; (b) reverse bias; (c) forward bias.

# Diode Equations 1

Ref: Electronics book by Sedra / Smith

| Table 3.1 Summary of Important Equations                       |                                                                                                                                             |                                                                                                                                                                  |
|----------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Quantity                                                       | Relationship                                                                                                                                | Values of Constants and Parameters (for Intrinsic Si at $T = 300 \text{ K}$ )                                                                                    |
| Carrier concentration in intrinsic silicon (cm <sup>-3</sup> ) | $n_i = BT^{3/2}e^{-E_g/2kT}$                                                                                                                | $B = 7.3 \times 10^{15} \text{ cm}^{-3} \text{K}^{-3/2}$ $E_g = 1.12 \text{ eV}$ $k = 8.62 \times 10^{-5} \text{ eV/K}$ $n_i = 1.5 \times 10^{10} / \text{cm}^3$ |
| Diffusion current<br>density (A/cm <sup>2</sup> )              | $J_p = -qD_p \frac{dp}{dx}$ $J_n = qD_n \frac{dn}{dx}$                                                                                      | $q = 1.60 \times 10^{-19} \text{ coulomb}$<br>$D_p = 12 \text{ cm}^2/\text{s}$<br>$D_n = 34 \text{ cm}^2/\text{s}$                                               |
| Drift current density<br>(A/cm <sup>2</sup> )                  | $J_{\rm drift} = q(p\mu_p + n\mu_n)E$                                                                                                       | $\mu_p = 480 \text{ cm}^2/\text{V} \cdot \text{s}$ $\mu_n = 1350 \text{ cm}^2/\text{V} \cdot \text{s}$                                                           |
| Resistivity (Ω · cm)                                           | $\rho = 1/[q(p\mu_p + n\mu_n)]$                                                                                                             | $\mu_p$ and $\mu_\pi$ decrease with the increase in doping concentration                                                                                         |
| Relationship between mobility and diffusivity                  | $\frac{D_n}{\mu_n} = \frac{D_p}{\mu_p} = V_T$                                                                                               | $V_T = kT/q \simeq 25.9 \text{ mV}$                                                                                                                              |
| Carrier concentration in<br>n-type silicon (cm <sup>-3</sup> ) | $n_{n0} \simeq N_D$ $p_{n0} = n_i^2 / N_D$                                                                                                  |                                                                                                                                                                  |
| Carrier concentration in<br>p-type silicon (cm <sup>-3</sup> ) | $p_{p0} \simeq N_A$<br>$n_{p0} = n_i^2/N_A$                                                                                                 |                                                                                                                                                                  |
| Junction built-in<br>voltage (V)                               | $V_0 = V_T  \ln \! \left( \frac{N_A N_D}{n_i^2} \right)$                                                                                    |                                                                                                                                                                  |
| Width of depletion<br>region (cm)                              | $\frac{x_n}{x_p} = \frac{N_A}{N_D}$ $W = x_n + x_p$ $= \sqrt{\frac{2\epsilon_s}{q} \left(\frac{1}{N_A} + \frac{1}{N_D}\right) (V_0 + V_R)}$ | $\epsilon_s = 11.7\epsilon_0$ $\epsilon_0 = 8.854 \times 10^{-14} \text{ F/cm}$                                                                                  |



### Diode Equations

| _    |           |
|------|-----------|
| 3.1  | continued |
| 3. I | continued |

Diffusion

capacitance (F)





10

### Silicon Crystal, Wafers and Defects











FIGURE 1.50
Effect of die size on yield. Both wafers have the same number and distribution of defects. For wafer (a) the yield is 81%, whereas for wafer (b) the yield is 92%.

The yield is a function of the wafer defect density and the die size. Assuming that a single defect results in a nonworking circuit, larger die\* will result in a lower yield, even for the same defect density and distribution, as shown in Figure 1.50. The identically sized wafers have the same number and distribution of defects. The wafer on the left has 7 bad die out of a total of 37; the yield is 30/37, or 81%. The wafer on the right with a smaller die size also has 7 bad die, but the yield is 81/88, or 92%. A yield of 92% is economically viable, but 81% is probably not.

### Die yield



23

die yield = 
$$\left(1 + \frac{\text{defects per unit area} \times \text{die area}}{\alpha}\right)^{-\alpha}$$
 (1.4)

 $\alpha$  is a parameter that depends upon the complexity of the manufacturing process, and is roughly proportional to the number of masks.  $\alpha=3$  is a good estimate for today's complex CMOS processes. The defects per unit area is a measure of the material and process induced faults. A value between 0.5 and 1 defects/cm² is typical these days, but depends strongly upon the maturity of the process.

#### Example 1.3 Die Yield

Assume a wafer size of 12 inch, a die size of  $2.5 \text{ cm}^2$ ,  $1 \text{ defects/cm}^2$ , and  $\alpha = 3$ . Determine the die yield of this CMOS process run.

The number of dies per wafer can be estimated with the following expression, which takes into account the lost dies around the perimeter of the wafer.

dies per wafer = 
$$\frac{\pi \times (\text{wafer diameter}/2)^2}{\text{die area}} - \frac{\pi \times \text{wafer diameter}}{\sqrt{2 \times \text{die area}}}$$

This means 252 (= 296 - 44) potentially operational dies for this particular example. The die yield can be computed with the aid of Eq. (1.4), and equals 16%! This means that on the average only 40 of the dies will be fully functional.

# Basic CMOS building blocks





FIGURE 1.9 nMOS transistor (a) and pMOS transistor (b)

#### Transistors as switches



nMOS 
$$g \rightarrow \downarrow s$$
  $g = 0$   $g = 1$   $d \rightarrow OFF$   $g \rightarrow ON$   $g \rightarrow \downarrow s$   $g \rightarrow OFF$   $g \rightarrow OFF$   $g \rightarrow OFF$ 

FIGURE 1.10 Transistor symbols and switch-level models

### Different views of chip design





FIGURE 1.34 Inverter cross-section with well and substrate contacts. Color version on inside front cover.

## Domains of VLSI chip design



#### 1.6.3 Behavioral, Structural, and Physical Domains

An alternative way of viewing design partitioning is shown with the Y-chart shown in Figure 1.48 [Gajski83, Kang03]. The radial lines on the Y-chart represent three distinct design domains: behavioral, structural, and physical. These domains can be used to describe the design of almost any artifact and thus form a general taxonomy for describing



FIGURE 1.48 Y Diagram (Reproduced from [Kang03] with permission of The McGraw-Hill Companies.)

<sup>&</sup>lt;sup>5</sup>Some designers refer to both units and functional blocks as modules.

### Chip Manufacturing Process





FIGURE 1.12 The chip manufacturing process. After being sliced from the silicon ingot, blank wafers are put through 20 to 40 steps to create patterned wafers (see Figure 1.13). These patterned wafers are then tested with a wafer tester, and a map of the good parts is made. Then, the wafers are diced into dies (see Figure 1.9). In this figure, one wafer produced 20 dies, of which 17 passed testing. (X means the die is bad.) The yield of good dies in this case was 17/20, or 85%. These good dies are then bonded into packages and tested one more time before shipping the packaged parts to customers. One bad packaged part was found in this final test.

#### Diode Calculations

#### Example 3.1



Determine the built-in potential, depletion width, and zero-bias depletion capacitance for an n<sup>+</sup>–p Si diode at 300 K, with  $N_d = 10^{18}$  cm<sup>-3</sup>,  $N_a = 10^{16}$  cm<sup>-3</sup>, and a junction area of  $10^{-5}$  cm<sup>2</sup>.

Solution. The built-in potential is

$$V_{bi} = \frac{kT}{q} \ln \left( \frac{N_a N_d}{n_i^2} \right) = (0.0259 \text{ V}) \ln \left( \frac{\left( 10^{16} \text{ cm}^{-3} \right) \left( 10^{18} \text{ cm}^{-3} \right)}{\left( 1.45 \times 10^{10} \text{ cm}^{-3} \right)^2} \right) = 0.816 \text{ V}.$$

Diodes 67

The depletion width is almost entirely on the p-type side and is

$$W = \sqrt{\frac{2\varepsilon_s V_{bi}}{qN_a}} = \sqrt{\frac{2(11.9)(8.85 \times 10^{-14} \text{ F/cm})(0.816 \text{ V})}{(1.602 \times 10^{-19} \text{ C})(10^{16} \text{ cm}^{-3})}}$$
$$= 0.33 \times 10^{-4} \text{ cm} = 0.33 \text{ } \mu\text{m}.$$

The zero-bias depletion capacitance is

$$C_T = \frac{\varepsilon_s A}{W} = \frac{(11.9)(8.85 \times 10^{-14} \text{ F/cm})(10^{-5} \text{ cm}^2)}{0.33 \times 10^{-4} \text{ cm}} = 0.32 \times 10^{-12} \text{ F} = 0.32 \text{ pF}.$$