## WARP FPGA Board

Rev 1.1 - December 2005 Patrick Murphy

```
Schematic Pages:
1 - Table of Contents
2 - Clocks
3 - FPGA I/O Banks 0-1 (Debug & Sysace MP I/O)
4 - FPGA I/O Banks 2-3 (Radios 0-1)
5 - FPGA I/O Banks 4-5 (SRAMs & User I/O)
6 - FPGA I/O Banks 6-7 (Radios 2-3)
7 - FPGA JTAG, Configuration & Temperature
8 - FPGA Multi-Gigabit Transceivers
9 - FPGA Power & P70-only pins
10 - Power Regulators
11 - Radio Board Headers (0-1)
12 - Radio Board Headers (2-3)
13 - SRAMs
14 - System ACE CF (FPGA Configuration)
15 - Bypass Caps
                                             Rice University
                                             Title
WARP FPGA Board
16 - Ethernet PHY
```

RICE-





DVDD\_3.3v U4B >>RADIO0\_[0:123] 9,11 DVDD\_3.3v IO\_L50N\_2 U13 × R13 × IO\_L35N\_2 IO\_L26P\_2 VCCO 2 Ē4 >>> RADIO1\_[0:123] 9,11 VCCO 2 AR1 AA4 AB2 F8 K8 vcco 3 IO L87P 3 VCCO\_2 IO\_L08N\_2 AC3 J4 J2 VCCO 3 IO 157P 3 VCCO 2 IO L13P 2 VCCO\_3 IO\_L88P\_ VCCO\_2 IO\_L15P\_2 AI 4 AA5 N4 VCCO 3 IO 1 88N 3 VCCO 2 IO I 13N 2 AR4 AB1 N8 K6 VCCO\_3 IO\_L57N\_3/VREF\_ VCCO\_2 IO\_L15N\_2 AC7 AK5 N12 P13 K5 IO\_L16P\_2 IO L16N 2/VREF 2 VCCO 3 IO\_L19P\_3 VCCO\_2 K4 AG8 AH6 VCCO 3 IO L31N 3 VCCO 2 AL8 AH8 R14 VCCO\_3 IO\_L17P\_3 VCCO\_2 IO\_L11N\_2 AM3 AP8 T14 K3 VCCO 3 IO 1.09P VCCO 2 IO 118N 2 AJ6 U3 VCCO\_3 IO\_L25P\_ VCCO\_2 IO\_L58N\_2/VREF\_2 AG12 A.17 117 R8 IO L27N 3/VREF 3 VCCO 3 VCCO 2 IO L40P 2 AF13 AF10 U11 VCCO\_2 U4 VCCO\_3 IO\_L23N\_3 IO\_L51N\_2 Y14 AL7 U14 R9 VCCO 3 IO L16P VCCO\_2 IO\_L29N\_2 V14 VCCO\_2 AA14 AJ8 U5 VCCO 3 IO L27P 3 IO L49N 2 AB14 AC12 W14 R10 VCCO\_3 IO\_L38N\_3 VCCO\_2 IO\_L29P\_2 AG9 AC14 Y5 U6 VCCO 3 IO 117N 3 VCCO 2 IO 149P 2 AL6 VCCO\_3 IO\_L16N\_3 IO\_L38P\_2 AE14 A.19 W3 VCCO 3 IO I 11P 3 IO 187N 2 AD12 U8 9,11 RADIO1\_[0:123] << IO\_L38P\_3 IO\_L44N\_2 AF7 W4 IO L56P 3 IO L40P 3 IO L87P 2 RADIO1 1
RADIO1 2
RADIO1 3
RADIO1 3
RADIO1 4
RADIO1 4
RADIO1 5
RADIO1 6
RADIO1 6
RADIO1 6
RADIO1 7
RADIO1 7
RADIO1 7
RADIO1 10
RADIO1 10
RADIO1 11
RADIO1 12
RADIO1 12
RADIO1 22
RADIO1 22
RADIO1 23
RADIO1 23
RADIO1 23
RADIO1 23 AF11 AE2 V7 IO L20N 3 IO L42P 3 IO L54N 2 AA9 IO\_L59N\_3 AH10 IO\_L11N\_3 IO\_L85N\_2 AD3 AF12 Y4 9,11 RADIO0\_[0:123] << IO 148P 3 IO 120P 3 IO 190P 2 RADIO0 ( AD13 IO\_L55N\_3 IO\_L29N\_3 IO\_L39N\_2 IO\_L54P\_2 P2 IO\_L39P\_2 P3 IO\_L37N\_2 ΔD4 AR6 U10 IO 151P 3 IO L06N 3 IO L47P 2 RADIO0\_ AF2 AK9 V9 IO\_L37P\_3 IO\_L08P\_3 IO\_L53N\_2 AB7 AF13 W8 IO\_L85N\_3 IO\_L29P\_3 IO\_L36N\_2 IO\_L60P\_2 AF4 AN9 P5 V10 IO L43P 3 IO\_L03P\_3 IO\_L04N\_3 P5 IO\_L36P\_2 P10 IO\_L17N\_2 IO\_L53P\_2 IO\_L41P\_2 RADIO0\_6 AD6 10\_L49N\_3 AP7 U12 AC8 AT6 N1 IO\_L52N\_3 IO\_L34N\_3 IO\_L06P\_3 IO\_L04P\_3 N1 IO\_L33N\_2 N2 IO\_L33P\_2 IO\_L88N\_2/VREF\_2 IO\_L89N\_2 AF3 AR7 W9 AG1 ΔMA N3 V11 IO\_L33N\_3/VREF\_3 IO\_L05P\_3 N3 IO\_L37P\_2 N5 IO L31P\_2 IO\_L56N\_2 RADIO0 AT7 Y8 AB10 IO L53P 3 IO LO1N 3/VRP 3 IO L88P 2 AF4 W10 RADIO1\_90
BANK3\_VRN IO\_L39N\_3/VREF\_3 IO\_L30N\_2 IO\_L59N\_2 AF6 AU7 N7 V12 IO LO1P 3/VRN IO L45P 3 IO L30P IO L56P 2 AG3 AT8 IO L89P 2 IO L34P 3 IO L02P IO L28N 2/VREF 2 AF5 AH11 N9 W11 IO 1 30P IO L14P IO\_L14P\_2 IO\_L28P\_2 IO\_L59P\_2 AC10 AM6 M3 V13 IO L47P 3 IO L12N IO L50P 2 AJ2 AL9 N10 W12 W13 N10 IO\_L17P\_2 M4 IO L31N 2 IO\_L22P\_3 IO\_L05N\_ IO\_L86N\_2 AF6 AM9 IO 140N 3 IO LO3N 3/VREE IO L86P 2 AJ5 IO\_L28P\_3 IO\_L25N\_ IO\_L27N\_2 IO\_L60N\_2 AE8 AG11 M7 R11 IO\_L14N\_3 IO\_L23P\_3 IO\_L32N\_2 IO\_L85P\_2 IO L46P 3 IO L27P RADIO0 RADIO0 AK1 AG10 W6 IO L18N 3 IO L25N 2 AG5 ΔH7 MA T12 IO\_L30N\_3 IO\_L31P\_ IO\_L14N\_ IO\_L41N\_2 IO L90N 2 AE12 Y3 AH2 L2 RADIO1\_2 RADIO1\_2 RADIO1\_2 IO L25P IO L28N 3 IO L32P AH4 AK8 13 U9 IO\_L30P\_3 IO\_L08N\_ IO\_L24N\_ IO\_L47N\_2 AM7 AE7 M10 V6 IO L46N 3 IO L12P 3 IO L11P IO L55P 2 AN7 O\_L24N\_3 IO\_L07P\_ IO\_L38N\_2 RADIO1\_20 RADIO1\_30 RADIO1\_31 RADIO0\_1 RADIO0\_1 RADIO0\_1 AJ1 AK7 L5 V5 IO L22N 3 IO L21P IO L22N 2/VRFF 2 IO\_L55N\_2 IO\_L57P\_2 AK3 AE11. L6 V4 IO\_LIEN\_3/VREF\_3 IO L22P 2 IO L32N 3 ΔFQ ΔFR 17 TΩ IO L26P 3 IO\_L26N\_ IO\_L10P IO\_L21N\_2 IO\_L19N\_2 IO\_L44P\_2 AK2 AM4 V3 K1 IO L18P 3 IO L57N 2 AD8 AD11 1.8 T7 IO L52P 3 IO L41P IO\_L21P\_ IO\_L46P\_2 AB11 AK6 K2 V2 IO L50N 3 IO L21N 3/VREF IO L19P IO L58P 2 AE10 C5 IO\_L47N\_3 IO\_L35P\_ IO\_L03N\_ IO\_L46N\_2/VREF\_2 RADIO0\_10 RADIO0\_10 RADIO0\_11 RADIO1\_3 RADIO1\_3 RADIO0\_34 AD7 AN6 D6 P6 IO L49P 3 IO LO7N IO LO4N 2/VRFF 2 IO L34N 2/VRFF 2 D7 AA10 AL5 R7 16 BANK2\_VRN S-16 BANK2\_VRP IO L59P 3 IO L10N 3 IO LO1P 2/VRN 2 IO L40N 2/VREF 2 ΔE5 AD10 C7 Pα IO\_L45N\_3/VREF\_3 IO\_L13N\_3 IO\_L41N\_3 C7 IO\_L01N\_2/VRP\_2 IO\_L23P\_2 IO\_L52P\_2 RADIO1 3 AE9 U2 AL1 IO L35N 3 AC6 AG7 F7 T4 IO\_L06N\_2 IO\_L02N\_2 IO\_L55P\_3 IO\_L36P\_ IO\_L51P\_2 RADIO1 41 AF1 AK4 G9 R6 RADIO1 41 RADIO1 42 RADIO1 43 RADIO1 44 RADIO1 45 RADIO1 46 RADIO1 47 IO L37N 3 IO L19N 3 IO L42P 2 AL3 F7 O\_L43N\_3 IO\_L06P\_ IO\_L34P\_2 RADIO0\_115 RADIO0\_116 RADIO0\_117 AB8 AM2 H9 U1 IO\_L52N\_2/VREF\_2 IO\_L48P\_2 IO 1 85P 3 IO LO9N 3/VREF IO LO2P RADIO0\_40 RADIO0\_41 AB9 AG6 H8 IO L05N 2 IO L53N 3 IO L36N 3 ΔF1 ΔИ D5 R5 IO\_L42N\_3 IO\_L24P\_ IO\_L03P\_ IO\_L42N\_2 AB5 AL2 H7 P8 IO L13P IO L60N 3 IO LO7P IO L23N 2 AB6 AG2 Н6 T2 IO\_L60P\_ IO\_L33P\_ IO\_L07N\_ IO\_L48N\_2 AC4 AC13 H4 R4 IO L51N 3/VREF 3 IO L44P IO L12N IO L43P 2 AB12 IO\_L48N\_3 IO\_L50P\_ IO\_L05P\_ IO\_L43N\_2 RADIO1\_50 RADIO1\_51 RADIO0\_46 RADIO0\_47 RADIO0 122 RADIO0 123 AA8 AA11 H3 R2 IO\_L56N\_3 IO\_L86N\_3 IO\_L09P\_2 IO\_L45P\_2 IO\_L45N\_2 IO I OND 3 AA7 Y13 🗘 R1 J7 IO L90N 3 RADIO1 52 RADIO1 53 RADIO1 54 RADIO1 55 Y12 X AR3 RADIO0 48 H2 R12 IO\_L58N\_3 IO\_L89P\_ IO\_L09N\_ IO\_L32P\_2 IO\_L32P\_2 IO\_L20N\_2 IO\_L35P\_2 AC1 .16 IO L54N 3 IO L89N 3 IO L10N 2/VRFF 2 AB4 AB13 J5 IO\_L12P\_2 IO\_L08P\_2 IO\_L58P\_ IO\_L44N\_ IO\_L35P\_2 N11 🗘 AA3 AA13 K9 IO L87N 3/VREF 3 IO L86P IO L20P 2 RADIO1 5 J3 P11 🔾 IO\_L54P\_3 IO\_L18P\_2 IO\_L26N\_2 XC2VP70\_FF1517 XC2VP70\_FF1517 Rice University RICE WARP FPGA Board Description Rev 1.1 Daughtercards 0-1 FPGA I/O Date: Thursday, December 15, 2005 Sheet 4 of























