

# **Output Compare**

### **HIGHLIGHTS**

This section of the manual contains the following major topics:

| 1.0  | Introduction                                    | 2  |
|------|-------------------------------------------------|----|
| 2.0  | Output Compare Registers                        | 4  |
| 3.0  | Timer Selection                                 | 6  |
| 4.0  | Modes of Operation                              | 6  |
| 5.0  | Output Compare Operation with DMA               | 33 |
| 6.0  | Output Compare Operation in Power-Saving States | 34 |
| 7.0  | I/O Pin Control                                 | 35 |
| 8.0  | Register Maps                                   | 36 |
| 9.0  | Design Tips                                     | 37 |
|      | Related Application Notes                       |    |
| 11.0 | Revision History                                | 39 |

**Note:** Refer to the specific device data sheet for further information on the number of channels available in a particular device. All Output Compare channels are functionally identical. In this section, an 'x' in the register name is a generic reference to an Output Compare channel in place of a specific Output Compare channel number.

This document supersedes the following PIC24 and dsPIC Family Reference Manual sections:

| DS Number | Section Number | Title          |
|-----------|----------------|----------------|
| DS39706A  | 16             | Output Compare |
| DS70061D  | 14             | Output Compare |
| DS70209A  | 13             | Output Compare |
| DS70247A  | 13             | Output Compare |

#### 1.0 INTRODUCTION

The Output Compare module has the ability to compare the value of a selected time base with the value of one or two Compare registers (depending on the operation mode selected). Furthermore, it has the ability to generate a single output pulse, or a train of output pulses, on a compare match event. Like most PIC® MCU peripherals, it also has the ability to generate interrupts on compare match events.

Refer to the specific device data sheet for the number of channels available in a particular device. All Output Compare channels are functionally identical. In this section, an 'x' in the pin, register or bit name denotes the specific Output Compare channel.

Each Output Compare channel can use one of two selectable time bases. The time base is selected using the OCTSEL bit (OCxCON<3>). Please refer to the device data sheet for the specific timers that can be used with each Output Compare channel number. The available time bases, Timer2 and Timer3 do not support Asynchronous mode; therefore, the Output Compare module will operate only in Synchronous mode.

Figure 1-1: Output Compare Block Diagram



- **Note 1:** Where 'x' is shown, reference is made to the registers associated with the respective Output Compare Channels 1 through 5.
  - 2: OCFA pin controls Channels OC1-OC4. OCFB pin controls Channel OC5.
  - 3: Each Output Compare channel can use one of two selectable time bases. Refer to the device data sheet for the time bases associated with the module.

#### 2.0 OUTPUT COMPARE REGISTERS

Each Output Compare channel has the following registers:

- OCxCON: The control register for the Output Compare channel
- OCxR: A data register for the Output Compare channel
- OCxRS: A secondary data register for the Output Compare channel

The control registers for the 5 Output Compare channels are named OC1CON through OC5CON. All 5 control registers have identical bit definitions. They are represented by a common register definition below. The 'x' in OCxCON represents the Output Compare channel number.

#### Register 2-1: OCxCON: Output Compare x Control Register<sup>(1)</sup>

| U-0    | U-0 | R/W-0  | U-0 | U-0 | U-0 | U-0 | U-0   |
|--------|-----|--------|-----|-----|-----|-----|-------|
| _      | _   | OCSIDL | _   | _   | _   | _   | _     |
| bit 15 |     |        |     |     |     |     | bit 8 |

| U-0   | U-0 | U-0 | R-0, HC | R/W-0                 | R/W-0 | R/W-0 | R/W-0 |
|-------|-----|-----|---------|-----------------------|-------|-------|-------|
| _     | _   | _   | OCFLT   | OCTSEL <sup>(2)</sup> | OCM2  | OCM1  | OCM0  |
| bit 7 |     |     |         |                       |       |       | bit 0 |

| Legend:           | HC = Hardware Clearable bit |                                    |                    |  |  |  |
|-------------------|-----------------------------|------------------------------------|--------------------|--|--|--|
| R = Readable bit  | W = Writable bit            | U = Unimplemented bit, read as '0' |                    |  |  |  |
| -n = Value at POR | '1' = Bit is set            | '0' = Bit is cleared               | x = Bit is unknown |  |  |  |

bit 15-14 Unimplemented: Read as '0'

bit 13 OCSIDL: Output Compare x Stop in Idle Mode Control bit

1 = Output Compare x will halt in CPU Idle mode

0 = Output Compare x will continue to operate in CPU Idle mode

bit 12-5 **Unimplemented:** Read as '0'

bit 4 OCFLT: Output Compare x PWM Fault Condition Status bit

1 = PWM Fault condition has occurred (cleared in HW only)

0 = No PWM Fault condition has occurred (this bit is only used when OCM<2:0> = 111)

bit 3 OCTSEL: Output Compare x Timer Select bit (2)

1 = Timer3 is the clock source for Output Compare x

0 = Timer2 is the clock source for Output Compare x

bit 2-0 OCM<2:0>: Output Compare x Mode Select bits

111 = PWM mode on OCx, Fault pin is enabled

110 = PWM mode on OCx. Fault pin is disabled

101 = Initializes OCx pin low, generates continuous output pulses on OCx pin

100 = Initializes OCx pin low, generates single output pulse on OCx pin

011 = Compare event toggles OCx pin

010 = Initializes OCx pin high, compare event forces OCx pin low(3)

001 = Initializes OCx pin low, compare event forces OCx pin high (4)

000 = Output Compare x channel is disabled

- **Note 1:** The user software must disable the associated Output Compare module when writing to the Output Compare x Control register
  - 2: Refer to the device data sheet for specific time bases available to the Output Compare module.
  - 3: Some older documents refer to this mode as "Active-High One-Shot mode, compare event forces the OCx pin low".
  - **4:** Some older documents refer to this mode as "Active-Low One-Shot mode", compare event forces the OCx pin high".

#### Register 2-2: OCxR: Output Compare x Register

| U-0    | U-0                          | U-0 | U-0 | U-0 | U-0 | U-0 | U-0 |  |  |  |  |  |
|--------|------------------------------|-----|-----|-----|-----|-----|-----|--|--|--|--|--|
|        | Output Compare x Value<15:8> |     |     |     |     |     |     |  |  |  |  |  |
| bit 15 |                              |     |     |     |     |     |     |  |  |  |  |  |

| U-0   | U-0                         | U-0 | U-0 | U-0 | U-0 | U-0 | U-0 |  |  |  |  |  |
|-------|-----------------------------|-----|-----|-----|-----|-----|-----|--|--|--|--|--|
|       | Output Compare x Value<7:0> |     |     |     |     |     |     |  |  |  |  |  |
| bit 7 | · · ·                       |     |     |     |     |     |     |  |  |  |  |  |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

#### bit 15-0 Output Compare x Value<15:0>

### Register 2-3: OCxRS: Output Compare x Secondary Register

| U-0    | U-0                                    | U-0 | U-0 | U-0 | U-0 | U-0 | U-0 |  |  |  |  |  |
|--------|----------------------------------------|-----|-----|-----|-----|-----|-----|--|--|--|--|--|
|        | Output Compare x Secondary Value<15:8> |     |     |     |     |     |     |  |  |  |  |  |
| bit 15 |                                        |     |     |     |     |     |     |  |  |  |  |  |

| U-0   | U-0                                   | U-0 | U-0 | U-0 | U-0 | U-0 | U-0 |  |  |  |  |  |
|-------|---------------------------------------|-----|-----|-----|-----|-----|-----|--|--|--|--|--|
|       | Output Compare x Secondary Value<7:0> |     |     |     |     |     |     |  |  |  |  |  |
| bit 7 | bit 7 bit 0                           |     |     |     |     |     |     |  |  |  |  |  |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

#### bit 15-0 Output Compare x Secondary Value<15:0>

#### 3.0 TIMER SELECTION

The Output Compare module can select either Timer2 or Timer3 for its time base. The timer resource is selected by configuring the Output Compare x Timer Select (OCTSEL) bit in the Output Compare x Control (OCxCON<3>) register.

The selected timer starts from zero and increments on every clock until it reaches the value in the Period register (PRy). When the period value is reached, the timer resets to zero and starts incrementing once again. The timers can be clocked using an internal clock source (Fosc/2) or a synchronized external clock source applied at the TxCK pin.

#### 4.0 MODES OF OPERATION

Each Output Compare module has the following modes of operation:

- · Single Compare Match mode
- · Dual Compare Match mode generating:
  - Single Output Pulse mode
  - Continuous Output Pulse mode
- · Simple Pulse-Width Modulation mode:
  - With Fault protection input
  - Without Fault protection input
  - **Note 1:** It is recommended that the user turn off the Output Compare module (i.e., clear OCM<2:0> (OCxCON<2:0>)) before switching to a new mode.
    - 2: In this section, a reference to any SFRs associated with the selected timer source is indicated by a 'y' suffix. For example, PRy is the Period register for the selected timer source, while TyCON is the Timer Control register for the selected timer source.

#### 4.1 Single Compare Match Mode

When control bits, OCM<2:0> (OCxCON<2:0>), are set to '001', '010' or '011', the selected Output Compare channel is configured for one of three Single Compare Match modes.

In the Single Compare Match mode, the OCxR register is loaded with a value and is compared to the selected incrementing Timer register, TMRy. On a compare match event, one of the following events will take place:

- Compare forces OCx pin high, initial state of pin is low. Interrupt is generated on the single compare match event (Active-Low One-Shot mode).
- Compare forces OCx pin low, initial state of pin is high. Interrupt is generated on the single compare match event (Active-High One-Shot mode).
- Compare toggles OCx pin. Toggle event is continuous and an interrupt is generated for each toggle event (Toggle mode).

**Note:** Please refer to the specific data sheet for the correct mode names.

#### 4.1.1 SINGLE COMPARE MATCH MODE OUTPUT DRIVEN HIGH

To configure the Output Compare module for this mode, set control bits, OCM<2:0> = 001. The TMRy should also be enabled. Once this Compare mode has been enabled, the Output Compare x pin, OCx, will be initially driven low and remain low until a match occurs between the TMRy and OCxR/S registers. Referring to Figure 4-1, there are some key timing events to note:

- The OCx pin is driven high, one instruction clock after the compare match occurs between the TMRy and the OCxR register. The OCx pin will remain high until a mode change has been made or the module is disabled.
- The TMRy will count up to the value contained in the associated Period register and then reset to 0000h on the next instruction clock.
- The respective Output Compare Channel Interrupt Flag, OCxIF, is asserted, two instruction clocks after the OCx pin is driven high.



Figure 4-2: Single Compare Match Mode Output Driven High



- 1. Active-Low One-Shot mode is enabled, the OCx pin is driven low immediately.
- 2. Timer is enabled and starts incrementing.
- 3. On a compare match, the OCx pin is driven high and an Output Compare interrupt flag is set.

#### Example 4-1: Setup for Output Compare Module in Single Compare Match Mode Output Driven High

#### 4.1.2 SINGLE COMPARE MATCH MODE OUTPUT DRIVEN LOW

To configure the Output Compare module for this mode, set control bits, OCM<2:0> = 010. TMRy must also be enabled. Once this Compare mode has been enabled, the Output Compare x pin, OCx, will be initially driven high and remains high until a match occurs between the timer and OCxR/S registers. Referring to Figure 4-3, there are some key timing events to note:

- The OCx pin is driven low, one instruction clock after the compare match occurs between the TMRy and the OCxR register. The OCx pin will remain low until a mode change has been made or the module is disabled.
- The TMRy will count up to the value contained in the associated Period register and then
  reset to 0000h on the next instruction clock.
- The respective Output Compare x Channel Interrupt Flag, OCxIF, is asserted, two
  instruction clocks after the OCx pin is driven low.



Figure 4-4: Single Compare Match Mode Output Driven Low



- 1. Active-High One-Shot mode is enabled, the OCx pin is driven high immediately.
- 2. Timer is enabled and starts incrementing.
- 3. On a compare match, the OCx pin is driven low and an Output Compare interrupt is generated.

#### Example 4-2: Setup for Output Compare Module in Single Compare Match Mode Output Driven Low

```
// Initialize Output Compare Module
OC1CONbits.OCM = 0b000; // Disable Output Compare Module
OC1CONbits.OCTSEL = 0; // Select Timer 2 as output compare time base
OC1R = 100; // Load the Compare Register Value
IPCObits.OC1IP = 0x01; // Set Output Compare 1 Interrupt Priority Level
IFSObits.OC1IF = 0; // Clear Output Compare 1 Interrupt Flag
IECObits.OC1IE = 1; // Enable Output Compare 1 interrupt
OC1CONbits.OCM = 0b010; // Select the Output Compare mode

// Initialize and enable Timer2

/* Example code for Output Compare 1 ISR*/
void __attribute__((__interrupt__, no_auto_psv)) _OC1Interrupt( void )
{
    /* Interrupt Service Routine code goes here */
IFSObits.OC1IF = 0; // Clear OC1 interrupt flag
}
```

#### 4.1.3 SINGLE COMPARE MATCH MODE TOGGLE OUTPUT

To configure the Output Compare module for this mode, set control bits, OCM<2:0>= 011. TMRy must also be enabled. Once this Compare mode has been enabled, the Output Compare x pin, OCx, will be initially driven low, and then toggled on each and every subsequent match event between the Timer and OCxR/S registers. Referring to Figure 4-5 and Figure 4-7, there are some key timing events to note:

- The OCx pin is toggled, one instruction clock after the compare match occurs between the TMRy and the OCxR register. The OCx pin will remain at this new state until the next toggle event, or until a mode change has been made, or the module is disabled.
- The TMRy will count up to the contents in the Period register and then reset to 0000h on the next instruction clock.
- The respective Output Compare x Channel Interrupt Flag, OCxIF, is asserted, two
  instruction clocks after the OCx pin is toggled.

The internal OCx pin output logic is set to a logic '0' on a device Reset. However, the operational OCx pin state for the Toggle mode can be set by the user software. Example 4-3 shows a code example for defining the desired initial OCx pin state in the Toggle mode of operation.



Note:



- Note 1: An 'x' represents the Output Compare channel number. A 'y' represents the time base number.
  - 2: OCxR = Output Compare x register, OCxRS = Output Compare x Secondary register.





- 1. Toggle mode is enabled, the OCx pin maintains the current state.
- 2. Timer is enabled and starts incrementing.
- 3. On a compare match, the OCx pin state is toggled and an Output Compare interrupt flag is set.

Figure 4-7: Single Compare Match Mode: Toggle Output on Compare Match Event (PRy = OCxR)<sup>(1,2)</sup>



- Note 1: An 'x' represents the Output Compare channel number. A 'y' represents the time base number.
  - 2: OCxR = Output Compare x register, OCxRS = Output Compare x Secondary register.

#### Example 4-3: Single Compare Match Mode: Toggle Mode Pin State Setup

```
// The following code example illustrates how to define the initial
// OC1 pin state for the output compare toggle mode of operation.
// Toggle mode with initial OC1 pin state set low
   OC1CON
                     = 0x0001;
                                   // enable module for OC1 pin low, toggle high
   OC1CONbits.OCM1
                                    // set module to toggle mode with initial pin
                                    // state low
// Toggle mode with initial OC1 pin state set high
   OC1CON
                     = 0x0002;
                                    // enable module for OC1 pin high, toggle low
   OC1CONbits.OCM0
                   = 1;
                                    // set module to toggle mode with initial pin
                                    // state high
```

Example 4-4 shows example code for the configuration and interrupt service of the Single Compare Match mode toggle event.

#### Example 4-4: Single Compare Match Mode: Toggle Setup and Interrupt Servicing

```
// The following code example will set the Output Compare 1 module
// for interrupts on the toggle event and select Timer 2 as the clock
// source for the compare time-base. It is assumed that Timer 2
// and Period Register 2 are properly configured. Timer 2 will
// be enabled here.
   OC1CON
                 = 0x0000;
                               // Turn off Output Compare 1 Module
   OCICON = UXUUUS.
201P = 0x0500;
                = 0x0003;
                              // Load new compare mode to OC1CON
                               // Initialize Compare Register1 with 0x0500
   IPCObits.OC1IPO = 1;
                               // Setup Output Compare 1 interrupt for
                               // desired priority level
   IPCObits.OC1IP1 = 0;
                               // (this example assigns level 1 priority)
   IPCObits.OC1IP2 = 0;
                               // Clear Output Compare 1 interrupt flag
   IFSObits.OC1IF = 0;
                                // Enable Output Compare 1 interrupts
   IECObits.OC1IE = 1;
   T2CONbits.TON = 1;
                               // Start Timer2 with assumed settings
// Example code for Output Compare 1 ISR:
void __attribute__ ((__interrupt__)) _OC1Interrupt(void)
   IFSObits.OC1IF = 0;
```

#### 4.1.4 SPECIAL CASES OF SINGLE COMPARE MATCH MODE

There are several special cases to consider.

When the OCxR > PRy, implying that the compare value is greater than the timer count, no compare event will occur and the compare output will remain at the initial condition. When the OCxR = PRy, implying that the compare interval is the same as the timer period, the compare output will function normally. Combining this with the Toggle mode can be used to generate a fixed frequency square wave, as shown in Figure 4-7.

When the module is enabled into a Single Compare Match mode, and if OCxR = 0000h and PRy = 0000h, implying no period for the timer count, then the compare output will remain at the initial condition.

If, after a compare event, the OCxR and PRy registers are cleared, the compare output will remain at its previous state.

Single Compare Match Mode: Toggle Output on Compare Match Event (PRy > OCxR)(1,2) Figure 4-8: 1 Instruction Clock Period **TMRy** 0000 0001 0001 TMRy Resets Here TMRy Resets Here PRy 0500 **OCxR** OCx Pin 2 TCY 2 TCY **OCxIF** Cleared by User Cleared by User An 'x' represents the Output Compare channel number. A 'y' represents the time base number. OCxR = Output Compare x register, OCxRS = Output Compare x Secondary register.

#### 4.2 **Dual Compare Match Mode**

When control bits, OCM<2:0> = 100 or 101 (OCxCON<2:0>), the selected Output Compare channel is configured for one of two Dual Compare Match modes, which are:

- Single Output Pulse mode (Delayed One-Shot mode)
- Continuous Output Pulse mode

Note: Delayed One-Shot mode is the alternate name for Single Output Pulse mode.

In the Dual Compare mode, the module uses both the OCxR and OCxRS registers for the compare match events. The OCxR register is compared against the incrementing timer count, TMRy, and the leading (rising) edge of the pulse is generated at the OCx pin on a compare match event. The OCxRS register is then compared to the same incrementing timer count, TMRy, and the trailing (falling) edge of the pulse is generated at the OCx pin on a compare match event.

#### 4.2.1 DUAL COMPARE MATCH MODE: SINGLE OUTPUT PULSE

To configure the Output Compare module for the Single Output Pulse mode, set control bits, OCM<2:0> = 100. In addition, the TMRy must be selected and enabled. Once this mode has been enabled, the Output Compare x pin, OCx, will be driven low and remain low until a match occurs between the time base and the OCxR/s registers. Referring to Figure 4-9 and Figure 4-11, there are some key timing events to note:

- The OCx pin is driven high, one instruction clock after the compare match occurs between the TMRy and OCxR register. The OCx pin will remain high until the next match event occurs between the time base and the OCxRS register. At this time, the pin will be driven low. The OCx pin will remain low until a mode change has been made or the module is disabled.
- TMRy will count up to the value contained in the associated Period register and then reset to 0000h on the next instruction clock.
- If the TMRy register content is less than the OCxRS register content, then no falling edge of the pulse is generated. The OCx pin will remain high until OCxRS ≤ PRy, or a mode change or Reset condition has occurred.
- The respective Output Compare x Channel Interrupt Flag. OCxIF, is asserted, two instruction clocks after the OCx pin is driven low (the falling edge of single pulse).

Figure 4-9 and Figure 4-10 depict the Dual Compare Match mode generating a single output pulse. Figure 4-11 depicts another timing example where OCxRS > PRy. In this example, no falling edge of the pulse is generated since the TMRy resets before counting up to 4100h.



Figure 4-10: Dual Compare Match Mode: Single Output Pulse Mode<sup>(1,2)</sup>







#### 4.2.2 SETUP FOR SINGLE OUTPUT PULSE GENERATION

When control bits, OCM<2:0> (OCxCON<2:0>), are set to '100', the selected Output Compare channel initializes the OCx pin to the low state and generates a single output pulse.

To generate a single output pulse, the following steps are required (these steps assume the timer source is initially turned off, but this is not a requirement for the module operation):

- Determine the instruction clock cycle time. Take into account the frequency of the external clock to the timer source (if one is used) and the timer prescaler settings.
- Calculate the time to the rising edge of the output pulse relative to the TMRy start value (0000h).
- Calculate the time to the falling edge of the pulse based on the desired pulse width and the time to the rising edge of the pulse.
- 4. Write the values computed in Steps 2 and 3 above into the Output Compare x register, OCxR, and the Output Compare x Secondary register, OCxRS, respectively.
- 5. Set the Timer Period register, PRy, to a value equal to or greater than the value in OCxRS, the Output Compare x Secondary register.
- 6. Set OCM<2:0> = 100 and the OCTSEL (OCxCON<3>) bit to the desired timer source. The OCx pin state will now be driven low.
- 7. Set the TON (TyCON<15>) bit to '1', which enables the TMRy to count.
- 8. Upon the first match between TMRy and OCxR, the OCx pin will be driven high.
- 9. When the incrementing timer, TMRy, matches the Output Compare x Secondary register, OCxRS, the second and trailing edge (high-to-low) of the pulse is driven onto the OCx pin. No additional pulses are driven onto the OCx pin and it remains at low. As a result of the second compare match event, the OCxIF interrupt flag bit is set, which will result in an interrupt if it is enabled by setting the OCxIE bit. For further information on peripheral interrupts, refer to the "dsPIC33/PIC24 Family Reference Manual", "Interrupts" (DS70000600).
- 10. To initiate another single pulse output, change the Timer and Output Compare register settings, if needed, and then issue a write to set the OCM<2:0> (OCxCON<2:0>) bits to '100'. Disabling and re-enabling the timer, and clearing the TMRy register are not required, but may be advantageous for defining a pulse from a known event time boundary.

The Output Compare module does not have to be disabled after the falling edge of the output pulse. Another pulse can be initiated by rewriting the value of the OCxCON register.

**Note:** The minimum time difference between OCxR and OCxRS is 2 Tcy when the prescaler is 1:1.

Example 4-5 shows example code for configuration of the single output pulse event.

#### Example 4-5: Single Output Pulse Mode Setup and Interrupt Servicing

```
The following code example will set the Output Compare 1 module
\ensuremath{//} for interrupts on the single pulse event and select Timer 2
// as the clock source for the compare time-base. It is assumed
// that Timer 2 and Period Register 2 are properly initialized.
// Timer 2 will be enabled here.
    OCICON = 0x0000; // Turn off Output Compare 1 Module
OCICON = 0x0004; // Load new compare mode to OCICON
OCIR = 0x3000; // Initialize Compare Register1 with 0x3000
OCIRS = 0x3003; // Initialize Secondary Compare Register1 ws
                                       // Initialize Secondary Compare Register1 with 0x3003
    IPC0bits.OC1IP0 = 1;
                                        // Setup Output Compare 1 interrupt for
                                        // desired priority level
    IPCObits.OC1IP1 = 0;
                                       // (this example assigns level 1 priority)
// Clear Output Compare 1 interrupt flag
    IPCObits.OC1IP2 = 0;
    IFSObits.OC1IF = 0;
    IECObits.OC1IE = 1;
                                       // Enable Output Compare 1 interrupts
    T2CONbits.TON = 1;
                                       // Start Timer2 with assumed settings
// Example code for Output Compare 1 ISR:
void __attribute__ ((__interrupt__)) _OC1Interrupt(void)
    IFSObits.OC1IF = 0;
```

# 4.2.3 SPECIAL CASES FOR DUAL COMPARE MATCH MODE GENERATING A SINGLE OUTPUT PULSE

Depending on the relationship of the OCxR, OCxRS and PRy values, the Output Compare module has a few unique conditions which should be understood. These special conditions are specified in Table 4-1, along with the resulting behavior of the module.

Table 4-1: Special Cases for Dual Compare Match Mode Generating a Single Output Pulse<sup>(1,2)</sup>

| SFR Logical<br>Relationship   | Special<br>Conditions            | Operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Output<br>at OCx                                                               |
|-------------------------------|----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|
| PRy ≥ OCxRS and OCxRS > OCxR  | OCxR = 0,<br>Initialize TMRy = 0 | In the first iteration of the TMRy, counting from 0000h up to PRy, the OCx pin remains low; no pulse is generated. After the TMRy resets to zero (on period match), the OCx pin goes high due to a match with OCxR. Upon the next TMRy to OCxRS match, the OCx pin goes low and remains there. The OCxIF bit will be set as a result of the second compare. There are two alternative initial conditions to consider: a) Initialize TMRy = 0 and set OCxR $\geq$ 1. b) Initialize TMRy = PRy (PRy > 0) and set OCxR = 0 (see Figure 4-12). | Pulse will be delayed by the value in the PRy register depending on the setup. |
| PRy ≥ OCxR and OCxR ≥ OCxRS   | OCxR $\geq 1$ and PRy $\geq 1$   | TMRy counts up to OCxR and on a compare match event (i.e., TMRy = OCxR), the OCx pin is driven to a high state. TMRy then continues to count and eventually resets on a period match (i.e., PRy =TMRy). The timer then restarts from 0000h and counts up to OCxRS, and on a compare match event (i.e., TMRy = OCxRS), the OCx pin is driven to a low state. The OCxIF bit will be set as a result of the second compare.                                                                                                                   | Pulse.                                                                         |
| OCxRS > PRy and PRy ≥ OCxR    | None                             | Only the rising edge will be generated at the OCx pin. The OCxIF bit will not be set.                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Rising edge/<br>transition to high.                                            |
| OCxR = OCxRS =<br>PRy = 0000h | None                             | The output is initialized low and remains low. The OCxIF bit is not set.                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Remains low.                                                                   |
| OCxR > PRy                    | None                             | Unsupported mode, the timer resets prior to the match condition.                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Remains low.                                                                   |

Note 1: In all the cases considered herein, the TMRy register is assumed to be initialized to 0000h.

2: OCxR = Output Compare x register, OCxRS = Output Compare x Secondary register, TMRy = Timery Count register, PRy = Timery Period register.



#### 4.2.4 DUAL COMPARE MATCH MODE: CONTINUOUS OUTPUT PULSE

To configure the Output Compare module for this mode, set control bits, OCM<2:0> = 101. In addition, the TMRy must be selected and enabled. Once this mode has been enabled, the output pin, OCx, will be driven low and remain low until a match occurs between the TMRy and OCxR register. Referring to Figure 4-13 and Figure 4-15, there are some key timing events to note:

- The OCx pin is driven high, one instruction clock after the compare match occurs between
  the TMRy and OCxR register. The OCx pin will remain high until the next match event
  occurs between the time base and the OCxRS register, at which time, the pin will be driven
  low. This pulse generation sequence of a low-to-high and high-to-low edge will repeat on
  the OCx pin without further user intervention.
- Continuous pulses will be generated on the OCx pin until a mode change is made or the module is disabled.
- The TMRy will count up to the value contained in the associated Period register and then resets to 0000h on the next instruction clock.
- If the TMRy Period register value is less than the OCxRS register value, then no falling edge is generated. The OCx pin will remain high until OCxRS ≤ PRy, a mode change is made or the device is reset.
- The respective Output Compare x Channel Interrupt Flag, OCxIF, is asserted, two instruction clocks after the OCx pin is driven low (falling edge of single pulse).

Figure 4-13 and Figure 4-14 depict the Dual Compare Match mode generating a continuous output pulse. Figure 4-15 depicts another timing example, where OCxRS > PRy. In this example, no falling edge of the pulse is generated, since the time base will reset before counting up to the contents of OCxRS.



Timer = Period Register (PRy = 0x8000)

New Compare Value

OCxRS

OCxR

OCxR

OCxR

Timer

OCxRS

OCxR

Timer

New Compare Value

Timer

OCxRS

OCxR

Timer

OCxRS

OCxR

Note 1: An 'x' represents the Output Compare channel number. A 'y' represents the time base number.

**2:** OCxR = Output Compare x register, OCxRS = Output Compare x Secondary register.

**OCxIF** 

**OCxIF** 

OCxIF = 1

OCxIF = 1

Figure 4-15: Dual Compare Match Mode: Continuous Output Pulse Mode (PRy < OCxRS)<sup>(1,2)</sup>



Note 1: An 'x' represents the Output Compare channel number. A 'y' represents the time base number.

**2:** OCxR = Output Compare x register, OCxRS = Output Compare x Secondary register.

OCM<2:0> = 101 TON = 1 OCxIF

OCxIF = 1

#### 4.2.5 SETUP FOR CONTINUOUS OUTPUT PULSE GENERATION

When control bits, OCM<2:0> (OCxCON<2:0>), are set to '101', the selected Output Compare channel initializes the OCx pin to the low state and generates output pulses on each and every compare match event.

For the user to configure the module for the generation of a continuous stream of output pulses, the following steps are required (these steps assume the timer source is initially turned off, but this is not a requirement for the module operation):

- Determine the instruction clock cycle time. Take into account the frequency of the external clock to the timer source (if one is used) and the timer prescaler settings.
- Calculate the time to the rising edge of the output pulse relative to the TMRy start value (0000h).
- 3. Calculate the time to the falling edge of the pulse, based on the desired pulse width and the time to the rising edge of the pulse.
- 4. Write the values computed in Steps 2 and 3 above into the Output Compare x register, OCxR, and the Output Compare x Secondary register, OCxRS, respectively.
- 5. Set the Timer Period register, PRy, to the value equal to or greater than the value in OCxRS, the Output Compare x Secondary register.
- 6. Set OCM<2:0> = 101 and the OCTSEL (OCxCON<3>) bit to the desired timer source. The OCx pin state will now be driven low.
- 7. Enable the TMRy by setting the TON (TyCON<15>) bit to '1'.
- 8. Upon the first match between TMRy and OCxR, the OCx pin will be driven high.
- When the compare time base, TMRy, matches the Output Compare x Secondary register, OCxRS, the second and trailing edge (high-to-low) of the pulse is driven onto the OCx pin.
- 10. As a result of the second compare match event, the OCxIF interrupt flag bit is set.
- 11. When TMRy and the value in its respective Period register match, the TMRy register resets to 0000h and resumes counting.
- 12. Steps 8 through 11 are repeated and a continuous stream of pulses is generated indefinitely. The OCxIF flag is set on each OCxRS-TMRy compare match event.

**Note:** The minimum time difference between OCxR and OCxRS is 2 Tcy when the prescaler is 1:1.

Example 4-6 shows example code for configuration of the continuous output pulse event.

#### Example 4-6: Continuous Output Pulse Setup and Interrupt Servicing

```
The following code example will set the Output Compare 1 module
// for interrupts on the continuous pulse event and select Timer 2
// as the clock source for the compare time-base. It is assumed
// that Timer 2 and Period Register 2 are properly initialized.
// Timer 2 will be enabled here.
   OC1CON = 0 \times 0000; // Turn off Output Compare 1 Module OC1CONbits.OCM = 0 \times 0005; // Load new compare mode to OC1CON
   OC1R = 0x3000;
OC1RS = 0x3003;
                                  // Initialize Compare Register1 with 0x3000
                                   // Initialize Secondary Compare Register1 with 0x3003
    IPCObits.OC1IPO = 1;
                                   // Setup Output Compare 1 interrupt for
    IPCObits.OC1IP1 = 0;
                                   // desired priority level
   IPCObits.OC1IP2 = 0;
                                  // (this example assigns level 1 priority)
    IFSObits.OC1IF = 0;
                                  // Clear Output Compare 1 interrupt flag
    IECObits.OC1IE = 1;
                                  // Enable Output Compare 1 interrupts
   T2CONbits.TON = 1;
                                  // Start Timer2 with assumed settings
// Example code for Output Compare 1 ISR:
void __attribute__ ((__interrupt__)) _OC1Interrupt(void)
    IFSObits.OC1IF = 0;
```

# 4.2.6 SPECIAL CASES FOR DUAL COMPARE MATCH MODE GENERATING CONTINUOUS OUTPUT PULSE MODE

Depending on the relationship of the OCxR, OCxRS and PRy values, the Output Compare module may not provide the expected results. These special cases are specified in Table 4-2, along with the resulting behavior of the module.

Table 4-2: Special Cases for Dual Compare Match Mode Generating Continuous Output Pulse Mode<sup>(1,2)</sup>

| SFR Logical<br>Relationship   | Special<br>Conditions            | Operation                                                                                                                                                                                                                                                                                                                                                                                                               | Output<br>at OCx                                                                                                         |
|-------------------------------|----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|
| PRy ≥ OCxRS and OCxRS > OCxR  | OCxR = 0,<br>initialize TMRy = 0 | pin goes high. Upon the next TMRy to OCxRS match, the OCx pin goes low. If OCxR = 0 and PRy = OCxRS, the pin will remain low for one clock cycle, then be driven                                                                                                                                                                                                                                                        | Continuous<br>pulses with the<br>first pulse<br>delayed by the<br>value in the PRy<br>register, depend-<br>ing on setup. |
| PRy ≥ OCxR and OCxR ≥ OCxRS   | OCxR ≥ 1 and<br>PRy ≥ 1          | TMRy counts up to OCxR, and on a compare match event (i.e., TMRy = OCxR), the OCx pin is driven to a high state. TMRy then continues to count and eventually resets on period match (i.e., PRy = TMRy). The timer then restarts from 0000h and counts up to OCxRS, and on a compare match event (i.e., TMRy = OCxR), the OCx pin is driven to a low state. The OCxIF bit will be set as a result of the second compare. | Continuous pulses.                                                                                                       |
| OCxRS > PRy and PRy ≥ OCxR    | None                             | Only one transition will be generated at the OCx pin until<br>the OCxRS register contents have been changed to a<br>value less than or equal to the Period register contents<br>(PRy). OCxIF is not set until then.                                                                                                                                                                                                     | Rising edge/<br>transition to high.                                                                                      |
| OCxR = OCxRS =<br>PRy = 0000h | None                             | Output is initialized low and remains low. The OCxIF bit is not set.                                                                                                                                                                                                                                                                                                                                                    | Remains low.                                                                                                             |
| OCxR > PRy                    | None                             | Unsupported mode, timer resets prior to match condition.                                                                                                                                                                                                                                                                                                                                                                | Remains low.                                                                                                             |

Note 1: In all the cases considered herein, the TMRy register is assumed to be initialized to 0000h.

**2:** OCxR = Output Compare x register, OCxRS = Output Compare x Secondary register, TMRy = Timery Count register, PRy = Timery Period register.



Figure 4-16: Dual Compare Match Mode: Continuous Output Pulse Mode (OCxR = 0x0000, OCxRS = PRY) $^{(1,2)}$ 

#### 4.3 Simple Pulse-Width Modulation Mode

When control bits, OCM<2:0> (OCxCON<2:0>), are set to '110' or '111', the selected Output Compare channel is configured for the Simple PWM (Pulse-Width Modulation) mode of operation.

The following two PWM modes are available:

- · PWM without Fault Protection Input
- PWM with Fault Protection Input

The OCFA or OCFB Fault input pin is utilized for the second PWM mode. In this mode, an asynchronous logic level '0' on the OCFx pin will cause the selected PWM channel to be shut down. (Described in Section 4.3.1 "PWM with Fault Protection Input Pin".)

The PWM duty cycle is specified by writing to the OCxRS register. The duty cycle value can be written at any time, but the duty cycle value is not latched onto the OCxR register until the timer resets on a period match. This provides a double buffer for the PWM duty cycle and is essential for glitch-free PWM operation. In PWM mode, OCxR is a read-only register. On every Timer to Period register match event (end of PWM period):

- 1. TMRy is reset to zero and resumes counting.
- 2. OCx is set unless OCxRS = 0.
- 3. Duty cycle is transferred from OCxRS to OxCR.
- 4. TylF is set when TMRy and OCxR match, OCx is driven low.

The following steps should be taken when configuring the Output Compare module for PWM operation:

- 1. Set the PWM period by writing to the selected Timer Period register (PRy).
- 2. Set the PWM duty cycle by writing to the OCxRS register.
- 3. Write the OCxR register with the initial duty cycle.
- 4. Enable interrupts, if required, for the timer and Output Compare modules. The Output Compare interrupt is required for PWM Fault pin utilization.
- Configure the Output Compare module for one of two PWM operation modes by writing to the Output Compare Mode bits, OCM<2:0> (OCxCON<2:0>).
- Set the TMRy prescale value and enable the time base by setting TON (TxCON<15>) = 1.

**Note:** The OCxR register should be initialized before the Output Compare module is first enabled. The OCxR register becomes a read-only Duty Cycle register when the module is operated in the PWM modes. The value held in OCxR will become the PWM duty cycle for the first PWM period. The contents of the Duty Cycle Buffer register, OCxRS, will not be transferred into OCxR until a time base period match occurs.

An example PWM output waveform is shown in Figure 4-17.

Figure 4-17: PWM Output Waveform



#### 4.3.1 PWM WITH FAULT PROTECTION INPUT PIN

When the Output Compare Mode bits, OCM<2:0> (OCxCON<2:0>), are set to '111', the selected Output Compare channel is configured for the PWM mode of operation. All functions described in **Section 4.3** "**Simple Pulse-Width Modulation Mode**" apply, with the addition of the Fault protection input.

Fault protection is provided via the OCFA and OCFB pins. The OCFA pin is associated with Output Compare Channels 1 through 4, while the OCFB pin is associated with the Output Compare Channel 5.

If a logic '0' is detected on the OCFA/OCFB pin, the selected PWM output pin(s) is placed in the high-impedance state. The shutdown of the PWM output is immediate and is not tied to the device clock source. This state will remain until:

- · The external Fault condition has been removed and
- The PWM mode is re-enabled by writing to the appropriate mode bits, OCM<2:0>
  (OCxCON<2:0>).

**Note:** The user application can provide a pull-down or pull-up resistor on the OCx pin to allow a desired state if a Fault condition occurs.

As a result of the Fault condition, the respective interrupt flag, OCxIF, is asserted and an interrupt will be generated if enabled. Upon detection of the Fault condition, the OCFLT bit (OCxCON<4>) is asserted high (logic '1'). This bit is a read-only bit and will only be cleared once the external Fault condition has been removed, and the PWM mode is re-enabled by writing to the appropriate mode bits, OCM<2:0> (OCxCON<2:0>).

**Note:** The external Fault pins, if enabled for use, will continue to control the OCx output pins while the device is in Sleep or Idle mode.

#### 4.3.2 PWM PERIOD

The PWM period is specified by writing to PRy, the TMRy Period register. The PWM period can be calculated using the following formula:

#### Equation 4-1: Calculating the PWM Period<sup>(1)</sup>

PWM Period = [(PRy) + 1] • TCY • (TMRy Prescale Value)

PWM Frequency = 1/[PWM Period]

**Note 1:** Based on Tcy = 2/Fosc; Doze mode and PLL are disabled.

**Note:** A PRy value of N will produce a PWM period of N + 1 time base count cycles. For example, a value of 7 written into the PRy register will yield a period consisting of 8 time base cycles.

#### 4.3.3 PWM DUTY CYCLE

The PWM duty cycle is specified by writing to the OCxRS register. The OCxRS register can be written to at any time, but the duty cycle value is not latched into OCxR until a match between PRy and TMRy occurs (i.e., the period is complete). This provides a double buffer for the PWM duty cycle and is essential for glitchless PWM operation. In PWM mode, OCxR is a read-only register.

Some important boundary parameters of the PWM duty cycle include:

- If the Duty Cycle register, OCxR, is loaded with 0000h, the OCx pin will remain low (0% duty cycle).
- If OCxR is greater than PRy (Timer Period register), the pin will remain high (100% duty cycle).
- If OCxR is equal to PRy, the OCx pin will be low for one time base count value and high for all other count values.

See Figure 4-18 for PWM mode timing details. Table 4-3, Table 4-4, Table 4-5 and Table 4-6 show example PWM frequencies and resolutions for a device operating at 4 and 16 MIPS, respectively.

#### Equation 4-2: Calculation for Maximum PWM Resolution<sup>(1)</sup>

$$\text{Maximum PWM Resolution (bits)} = \frac{\log_{10} \left( \frac{\text{Fcy}}{\text{FPWM} \bullet (\text{Timer Prescale Value})} \right)}{\log_{10}(2)} \text{ bits}$$

**Note 1:** Based on Tcy = 2/Fosc; Doze mode and PLL are disabled.

#### Example 4-7: PWM Period and Duty Cycle Calculation

 Find the Period register value for a desired PWM frequency of 52.08 kHz, where Fosc = 8 MHz with PLL (32 MHz device clock rate) and a Timer2 prescaler setting of 1:1.

Tcy = 2/Fosc = 62.5 ns

PWM Period = 1/PWM Frequency = 1/52.08 kHz = 19.2s

PWM Period = (PR2 + 1) \* Tcy \* (Timer2 Prescale Value)

19.2s = (PR2 + 1) \* 62.5 ns \* 1

PR2 = 306

Figure 4-18: PWM Output Timing<sup>(1,2)</sup>



Table 4-3: Example PWM Frequencies and Resolutions at 4 MIPS (FcY = 4 MHz)<sup>(1)</sup>

| PWM Frequency         | 7.6 Hz | 61 Hz | 122 Hz | 977 Hz | 3.9 kHz | 31.3 kHz | 125 kHz |
|-----------------------|--------|-------|--------|--------|---------|----------|---------|
| Timer Prescaler Ratio | 8      | 1     | 1      | 1      | 1       | 1        | 1       |
| Period Register Value | FFFFh  | FFFFh | 7FFFh  | 0FFFh  | 03FFh   | 007Fh    | 001Fh   |
| Resolution (bits)     | 16     | 16    | 15     | 12     | 10      | 7        | 5       |

**Note 1:** Based on TcY = 2/Fosc; Doze mode and PLL are disabled.

Table 4-4: Example PWM Frequencies and Resolutions at 16 MIPS (FCY = 16 MHz)<sup>(1)</sup>

| PWM Frequency         | 30.5 Hz | 244 Hz | 488 Hz | 3.9 kHz | 15.6 kHz | 125 kHz | 500 kHz |
|-----------------------|---------|--------|--------|---------|----------|---------|---------|
| Timer Prescaler Ratio | 8       | 1      | 1      | 1       | 1        | 1       | 1       |
| Period Register Value | FFFFh   | FFFFh  | 7FFFh  | 0FFFh   | 03FFh    | 007Fh   | 001Fh   |
| Resolution (bits)     | 16      | 16     | 15     | 12      | 10       | 7       | 5       |

**Note 1:** Based on Tcy = 2/Fosc; Doze mode and PLL are disabled.

Table 4-5: Example PWM Frequencies and Resolutions at 10 MIPs (Fosc = 40 MHz)

| PWM Frequency         | 19 Hz  | 153 Hz | 305 Hz | 2.44 kHz | 9.77 kHz | 78.1 kHz | 313 kHz |
|-----------------------|--------|--------|--------|----------|----------|----------|---------|
| Timer Prescaler Ratio | 8      | 1      | 1      | 1        | 1        | 1        | 1       |
| Period Register Value | 0xFFFF | 0xFFFF | 0x7FFF | 0x0FFF   | 0x03FF   | 0x007F   | 0x001F  |
| Resolution (bits)     | 16     | 16     | 15     | 12       | 10       | 7        | 5       |

Table 4-6: Example PWM Frequencies and Resolutions at 30 MIPs (Fosc = 120 MHz)

| PWM Frequency         | 57 Hz  | 458 Hz | 916 Hz | 7.32 kHz | 29.3 kHz | 234 kHz | 938 kHz |
|-----------------------|--------|--------|--------|----------|----------|---------|---------|
| Timer Prescaler Ratio | 8      | 1      | 1      | 1        | 1        | 1       | 1       |
| Period Register Value | 0xFFFF | 0xFFFF | 0x7FFF | 0x0FFF   | 0x03FF   | 0x007F  | 0x001F  |
| Resolution (bits)     | 16     | 16     | 15     | 12       | 10       | 7       | 5       |

#### 4.3.4 SIMPLE PWM MODE INITIALIZATION

- Once the Simple PWM mode is enabled, OCM<2:0> = 110 or 111, the pin state will be driven low if OCxR = 0000h. If OCxR does not equal zero, then the pin state will be set high. At some point, the timer should be enabled to allow for correct operation (see Figure 4-19 and Figure 4-20).
- 2. When OCxR is not equal to zero and the pin state is set to high, the first match between the duty cycle and the timer drives the pin low. The pin will remain low until a valid compare between the timer and Period register occurs (see Figure 4-20).

Figure 4-19: Simple PWM Mode: Initialized Low<sup>(1,2)</sup>



Figure 4-20: Simple PWM Mode: Initialized High<sup>(1,2)</sup>



Example 4-8 shows configuration and interrupt service code for the PWM mode of operation.

#### Example 4-8: Simple PWM Mode: Pulse Setup and Interrupt Servicing

```
The following code example will set the Output Compare 1 module
// for PWM mode w/o FAULT pin enabled, a 50% duty cycle and a
// PWM frequency of 52.08 kHz at Fosc = 8\,\mathrm{MHz}. Timer 2 is selected as
// the clock for the PWM time base and Timer2 interrupts
  are enabled.
   OC1CON = 0x0000;
                          // Turn off Output Compare 1 Module
   OC1R = 0x0026;
                          // Initialize Compare Register1 with 0x0026
   OC1RS = 0x0026;
                         // Initialize Secondary Compare Register1 with 0x0026
   OC1CON = 0x0006;
                         // Load new compare mode to OC1CON
          = 0x004C;
                        // Initialize PR2 with 0x004C
   IPC1bits.T2IP = 1;
                        // Setup Output Compare 1 interrupt for
   IFSObits.T2IF = 0;
                      // Clear Output Compare 1 interrupt flag
                       // Enable Output Compare 1 interrupts
   IECObits.T2IE = 1;
   T2CONbits.TON = 1;
                         // Start Timer2 with assumed settings
// Example code for Timer2 ISR:
void __attribute__ ((__interrupt__)) _T2Interrupt(void)
   IFSObits.T2IF= 0;
```

#### 4.3.5 SIMPLE PWM MODE SPECIAL COMPARE CONDITIONS

- 1. If OCxR and the PWM Period register equal 0000h, then the pin will be set low.
- 2. If OCxR is equal to zero and the PWM Period register is equal to a non-zero value, then the pin will be set low (see Figure 4-21).
- 3. If OCxR is greater than the PWM Period register, the pin will remain high (see Figure 4-22).
- 4. If both (OCxR and PRy) are equal to some non-zero value, the output pin will go low for no more than 1 timer clock cycle, then immediately be set high (see Figure 4-23).









#### 5.0 OUTPUT COMPARE OPERATION WITH DMA

Some PI C24 family devices include a Direct Memory Access (DMA) module, which allows data transfer from data memory to the Output Compare module without CPU intervention. Consult the specific PIC24 device data sheet to see if DMA is present on your particular device. For more information on the DMA module, refer to the **Direct Memory Access (DMA)** section in the data sheet.

The DMA channel must be initialized with the following:

- Initialize the DMAx Channel Peripheral Address (DMAxPAD) register with the address of the Output Compare x (OCxR) register or the Output Compare x Secondary (OCxRS) register
- Set the Transfer Direction (DIR) bit in the DMA Control (DMAxCON<13>) register. In this
  condition, data is read from the dual port DMA memory and written to the peripheral Special
  Function Register
- The DMA Request Source Selection (IRQSEL<6:0>) bits in the DMA Request (DMAxREQ<6:0>) register must select the DMA transfer request source

Example 5-1 provides sample code that modulates the PWM duty cycle without CPU intervention. The duty cycle values stored in an array are transferred to the OCxRS register on every timer interrupt.

**Note:** Some DMA works differently. Refer to the device data sheet to verify if DMA operation is supported.

#### Example 5-1: Code to Modulate the PWM Duty Cycle Without CPU Intervention

```
// Initialize Output Compare Module in PWM mode
OC1CONbits.OCM = 0b000; // Disable Output Compare Module
                // Write the duty cycle for the first PWM pulse
OC1R=100;
OC1RS=200; // Write the duty cycle for the second PWM pulse
OC1CONbits.OCTSEL = 0; // Select Timer 2 as output compare time base
OC1R= 100: // Table 2
OC1R= 100;
                        // Load the Compare Register Value
OC1CONbits.OCM = 0b110; // Select the Output Compare mode
// Initialize Timer2
T2CONbits.TON = 0;
                      // Disable Timer
T2CONbits.TCS = 0;  // Select internal instruction cycle clock
T2CONbits.TGATE = 0;  // Disable Gated Timer mode
T2CONbits.TCKPS = 0b00; // Select 1:1 Prescaler
                       // Clear timer register
TMR2 = 0x00;
PR2 = 500;
                        // Load the period value
// Define a Buffer in DMA RAM to store duty cycle information
unsigned int BufferA[256] __attribute__((space(dma)));
// Setup and Enable DMA Channel
DMA0CONbits.AMODE = 0b00; // Register indirect with post increment
DMA0CONbits.MODE = 0b00; // Continuous, Ping-Pong mode Disabled
DMAOSTA = __builtin_dmaoffset(&BufferA);
// Enable Timer
T2CONbits.TON = 1; // Start Timer
// DMA Interrupt Handler
void __attribute__((__interrupt__, no_auto_psv)) _DMA0Interrupt(void)
IFSObits.DMA0IF = 0;
                       // Clear the DMAO Interrupt Flag
```

#### 6.0 OUTPUT COMPARE OPERATION IN POWER-SAVING STATES

#### 6.1 Output Compare Operation in Sleep Mode

When the device enters Sleep mode, the system clock is disabled. During Sleep, the Output Compare channel will drive the pin to the same active state as driven prior to entering Sleep. The module will then halt at this state.

For example, if the pin was high and the CPU entered the Sleep state, the pin will stay high. Likewise, if the pin was low and the CPU entered the Sleep state, the pin will stay low. In both cases, when the part wakes up, the Output Compare module will resume operation.

#### 6.2 Sleep With PWM Fault Mode

When the module is in PWM Fault mode, the asynchronous portions of the Fault circuit will remain active. If a Fault is detected, the OCx pin will be tri-stated. The OCFLT bit will be set. An interrupt will not be generated at a Fault occurrence, however, the interrupt will be queued and will occur at the time the part wakes up.

#### 6.3 Output Compare Operation in Idle Mode

When the device enters Idle mode, the system clock sources remain functional and the CPU stops executing code. The OCSIDL bit (OCxCON<13>) selects if the Output Compare module will stop in Idle mode or continue operation in Idle mode.

- If OCSIDL = 1, the module will discontinue operation in Idle mode. The module will perform
  the same procedures when stopped in Idle mode (OCSIDL = 1) as it does for Sleep mode.
- If OCSIDL = 0, the module will continue operation in Idle only if the selected time base is set to operate in Idle mode. The Output Compare channel(s) will operate during the CPU Idle mode if the OCSIDL bit is a logic '0'. Furthermore, the time base must be enabled with the respective TSIDL bit set to a logic '0'.

**Note:** The external Fault pins, if enabled for use, will continue to control the associated OCx output pins while the device is in Sleep or Idle mode.

#### 6.4 Doze Mode

Output Compare operation in Doze mode is the same as in normal mode. When the device enters Doze mode, the system clock sources remain functional and the CPU may run at a slower clock rate.

Refer to the "Power-Saving Features" section in the device data sheet for further details.

#### 6.5 Selective Peripheral Module Control

The Peripheral Module Disable (PMD) registers provide a method to disable the Output Compare module by stopping all clock sources supplied to it. When the module is disabled, via the appropriate PMD control bit, it is in minimum power consumption state. The control and status registers associated with the module will also be disabled, so writes to these registers will have no effect, and read values will be invalid and return zero.

Refer to the "Power-Saving Features" section in the device data sheet for further details.

### 7.0 I/O PIN CONTROL

When the Output Compare module is enabled, the I/O pin direction is controlled by the Output Compare module. The Output Compare module returns the I/O pin control back to the appropriate LATx and TRISx control bits when it is disabled.

When the Simple PWM with Fault Protection Input mode is enabled, the OCFx Fault pin must be configured for an input by setting the respective TRISx bit. Enabling this special PWM mode does not configure the OCFx Fault pin as an input.

Table 7-1: Pins Associated with Output Compare Modules 1-5

| Pin Name | Pin<br>Type | Description                                     |
|----------|-------------|-------------------------------------------------|
| OC1      | 0           | Output Compare/PWM Channel 1                    |
| OC2      | 0           | Output Compare/PWM Channel 2                    |
| OC3      | 0           | Output Compare/PWM Channel 3                    |
| OC4      | 0           | Output Compare/PWM Channel 4                    |
| OC5      | 0           | Output Compare/PWM Channel 5                    |
| OCFA     | I           | PWM Fault Protection A Input (for Channels 1-4) |
| OCFB     | ļ           | PWM Fault Protection B Input (for Channel 5)    |

**Legend:** I = Input, O = Output

### 8.0 REGISTER MAPS

The summaries of the registers associated with the Output Compare module are provided in Table 8-1 and Table 8-2.

dsPIC33/PIC24 Family Reference Manual

Table 8-1: Output Compare Register Map

| File Name | Bit 15                              | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3  | Bit 2 | Bit 1 | Bit 0 | All<br>Resets |
|-----------|-------------------------------------|--------|--------|--------|--------|--------|-------|-------|-------|-------|-------|-------|--------|-------|-------|-------|---------------|
| OCxRS     | Output Compare x Secondary Register |        |        |        |        |        |       |       |       |       |       | xxxx  |        |       |       |       |               |
| OCxR      | Output Compare x Register           |        |        |        |        |        |       |       |       |       | xxxx  |       |        |       |       |       |               |
| OCxCON    | _                                   | _      | OCSIDL | _      | _      | _      | _     | _     | _     | _     | _     | OCFLT | OCTSEL | OCM2  | OCM1  | ОСМ0  | 0000          |

**Legend:** x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Table 8-2: Timer Register Map

|              |                 |        | 9.0    | •      |        |        |       |          |            |       |        |        |       |       |       |       |               |
|--------------|-----------------|--------|--------|--------|--------|--------|-------|----------|------------|-------|--------|--------|-------|-------|-------|-------|---------------|
| File<br>Name | Bit 15          | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8    | Bit 7      | Bit 6 | Bit 5  | Bit 4  | Bit 3 | Bit 2 | Bit 1 | Bit 0 | All<br>Resets |
| TMR2         | Timer2 Register |        |        |        |        |        |       |          |            |       |        | xxxx   |       |       |       |       |               |
| TMR3         | Timer3 Register |        |        |        |        |        |       |          |            |       | xxxx   |        |       |       |       |       |               |
| PR2          |                 |        |        |        |        |        |       | Timer Pe | riod Regis | ter 2 |        |        |       |       |       |       | FFFF          |
| PR3          |                 |        |        |        |        |        |       | Timer Pe | riod Regis | ter 3 |        |        |       |       |       |       | FFFF          |
| T2CON        | TON             | _      | TSIDL  | _      | _      | _      | _     | _        | _          | TGATE | TCKPS1 | TCKPS0 | T32   | _     | TCS   | _     | 0000          |
| T3CON        | TON             |        | TSIDL  | _      | _      | _      | _     | _        |            | TGATE | TCKPS1 | TCKPS0 |       | -     | TCS   | _     | 0000          |

**Legend:** x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

#### 9.0 DESIGN TIPS

Question 1: The Output Compare pin stops functioning even when the OCSIDL bit is not set. Why?

**Answer:** This is most likely to occur when the TSIDL bit (TxCON<13>) of the associated timer source is set. Therefore, it is the timer that actually goes into Idle mode when the PWRSAV instruction is executed.

Question 2: Can I use the Output Compare modules with the selected time base configured for 32-bit mode?

**Answer:** No. The T32 bit (TxCON<3>) should be cleared when the timer is used with an Output Compare module.

#### 10.0 RELATED APPLICATION NOTES

This section lists application notes that are related to this section of the manual. These application notes may not be written specifically for the dsPIC33/PIC24F device families, but the concepts are pertinent and could be used with modification and possible limitations. The current application notes related to the Output Compare module are:

| Title                                                                          | Application Note # |
|--------------------------------------------------------------------------------|--------------------|
| An I <sup>2</sup> C <sup>™</sup> Network Protocol for Environmental Monitoring | AN736              |
| Using the CCP Module(s)                                                        | AN594              |
| Yet Another Clock Featuring the PIC16C924                                      | AN649              |
| Using PWM to Generate Analog Output                                            | AN538              |
| Low-Cost Bidirectional Brushed DC Motor Control Using the PIC16F684            | AN893              |
| Speed Control of 3-Phase Induction Motor Using PIC18 Microcontrollers          | AN843              |

**Note:** Please visit the Microchip web site (www.microchip.com) for additional application notes and code examples for the dsPIC33/PIC24 family devices.

### 11.0 REVISION HISTORY

### Revision A (March 2014)

This is the initial release of this document.

| <del></del> | 1102+10 | anning ite | marraai |  |
|-------------|---------|------------|---------|--|
| NOTES:      |         |            |         |  |
|             |         |            |         |  |
|             |         |            |         |  |
|             |         |            |         |  |
|             |         |            |         |  |
|             |         |            |         |  |
|             |         |            |         |  |
|             |         |            |         |  |
|             |         |            |         |  |
|             |         |            |         |  |
|             |         |            |         |  |
|             |         |            |         |  |
|             |         |            |         |  |
|             |         |            |         |  |
|             |         |            |         |  |
|             |         |            |         |  |

#### Note the following details of the code protection feature on Microchip devices:

- · Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the
  intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights.

# QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV = ISO/TS 16949=

#### **Trademarks**

The Microchip name and logo, the Microchip logo, dsPIC, FlashFlex, KEELOQ, KEELOQ logo, MPLAB, PIC, PICmicro, PICSTART, PIC<sup>32</sup> logo, rfPIC, SST, SST Logo, SuperFlash and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

FilterLab, Hampshire, HI-TECH C, Linear Active Thermistor, MTP, SEEVAL and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries.

Analog-for-the-Digital Age, Application Maestro, BodyCom, chipKIT, chipKIT logo, CodeGuard, dsPICDEM, dsPICDEM.net, dsPICworks, dsSPEAK, ECAN, ECONOMONITOR, FanSense, HI-TIDE, In-Circuit Serial Programming, ICSP, Mindi, MiWi, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, mTouch, Omniscient Code Generation, PICC, PICC-18, PICDEM, PICDEM.net, PICkit, PICtail, REAL ICE, rfLAB, Select Mode, SQI, Serial Quad I/O, Total Endurance, TSHARC, UniWinDriver, WiperLock, ZENA and Z-Scale are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

GestIC and ULPP are registered trademarks of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2014, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.

Printed on recycled paper.

ISBN: 978-1-62077-989-7

Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.



### Worldwide Sales and Service

### **AMERICAS**

Corporate Office 2355 West Chandler Blvd.

Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support:

http://www.microchip.com/

support

Web Address: www.microchip.com

Atlanta

Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

**Austin, TX** Tel: 512-257-3370

Boston

Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago

Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075

Cleveland

Independence, OH Tel: 216-447-0464 Fax: 216-447-0643

**Dallas** 

Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

Detroit Novi. MI

Tel: 248-848-4000

Houston, TX Tel: 281-894-5983

Indianapolis

Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453

Los Angeles

Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608

New York, NY Tel: 631-435-6000

**San Jose, CA** Tel: 408-735-9110

**Canada - Toronto** Tel: 905-673-0699 Fax: 905-673-6509

### ASIA/PACIFIC

**Asia Pacific Office** 

Suites 3707-14, 37th Floor Tower 6, The Gateway Harbour City, Kowloon Hong Kong

Tel: 852-2401-1200 Fax: 852-2401-3431

Australia - Sydney Tel: 61-2-9868-6733

Fax: 61-2-9868-6733

China - Beijing

Tel: 86-10-8569-7000 Fax: 86-10-8528-2104

China - Chengdu

Tel: 86-28-8665-5511 Fax: 86-28-8665-7889

China - Chongqing

Tel: 86-23-8980-9588 Fax: 86-23-8980-9500

China - Hangzhou

Tel: 86-571-8792-8115 Fax: 86-571-8792-8116

China - Hong Kong SAR

Tel: 852-2943-5100 Fax: 852-2401-3431

China - Nanjing

Tel: 86-25-8473-2460 Fax: 86-25-8473-2470

China - Qingdao

Tel: 86-532-8502-7355 Fax: 86-532-8502-7205

China - Shanghai

Tel: 86-21-5407-5533 Fax: 86-21-5407-5066

China - Shenyang

Tel: 86-24-2334-2829 Fax: 86-24-2334-2393

China - Shenzhen

Tel: 86-755-8864-2200 Fax: 86-755-8203-1760

China - Wuhan

Tel: 86-27-5980-5300 Fax: 86-27-5980-5118

China - Xian

Tel: 86-29-8833-7252 Fax: 86-29-8833-7256

China - Xiamen

Tel: 86-592-2388138 Fax: 86-592-2388130

**China - Zhuhai** Tel: 86-756-3210040 Fax: 86-756-3210049

#### ASIA/PACIFIC

India - Bangalore

Tel: 91-80-3090-4444 Fax: 91-80-3090-4123

India - New Delhi

Tel: 91-11-4160-8631 Fax: 91-11-4160-8632

India - Pune

Tel: 91-20-3019-1500

Japan - Osaka

Tel: 81-6-6152-7160 Fax: 81-6-6152-9310

Japan - Tokyo

Tel: 81-3-6880- 3770 Fax: 81-3-6880-3771

Korea - Daegu

Tel: 82-53-744-4301 Fax: 82-53-744-4302

Korea - Seoul

Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934

Malaysia - Kuala Lumpur

Tel: 60-3-6201-9857 Fax: 60-3-6201-9859

Malaysia - Penang

Tel: 60-4-227-8870 Fax: 60-4-227-4068

Philippines - Manila

Tel: 63-2-634-9065 Fax: 63-2-634-9069

Singapore

Tel: 65-6334-8870 Fax: 65-6334-8850

Taiwan - Hsin Chu

Tel: 886-3-5778-366 Fax: 886-3-5770-955

Taiwan - Kaohsiung

Tel: 886-7-213-7830

Taiwan - Taipei

Tel: 886-2-2508-8600 Fax: 886-2-2508-0102

Thailand - Bangkok

Tel: 66-2-694-1351 Fax: 66-2-694-1350

#### **EUROPE**

Austria - Wels

Tel: 43-7242-2244-39 Fax: 43-7242-2244-393

Denmark - Copenhagen

Tel: 45-4450-2828 Fax: 45-4485-2829

France - Paris

Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

Germany - Dusseldorf

Tel: 49-2129-3766400

Germany - Munich

Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

**Germany - Pforzheim** Tel: 49-7231-424750

Italy - Milan

Tel: 39-0331-742611 Fax: 39-0331-466781

Italy - Venice

Tel: 39-049-7625286

Netherlands - Drunen

Tel: 31-416-690399 Fax: 31-416-690340

Poland - Warsaw

Tel: 48-22-3325737

Spain - Madrid

Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

Sweden - Stockholm

Tel: 46-8-5090-4654 **UK - Wokingham** 

Tel: 44-118-921-5800 Fax: 44-118-921-5820

03/13/14