

### **EN3030- CIRCUITS AND SYSTEMS DESIGN**

# FPGA BASED PROCESSOR DESIGN FINAL REPORT

## **Group members**

| Shan Anjana        | 160027U |
|--------------------|---------|
| Nipuna Leelarathne | 160348E |
| Isuru Rajapakshe   | 160505J |
| Mevan Wijewardena  | 160716G |

### Supervisor

Dr. Jayathu Samarawickrama
This report is submitted in partial fulfillment of the requirements for the module EN 3030: Circuits and Systems Design.

### **ABSTRACT**

Custom processors are widely used in the modern technical world. Even if a general CPU in a computer could perform the tasks of a custom processor the speed and the power efficiency of custom processors have marked their significance in electronics.

In this report we describe our method of designing a custom processor for image processing. We used Field-Programmable Gate Array (FPGA) for our task. The report contains detailed descriptions on our implementation, design procedure and the functionality of our processor.

### **TABLE OF CONTENTS**

| INTRODUCTION                                      | 04 |
|---------------------------------------------------|----|
| PROBLEM STATEMENT                                 | 05 |
| OUR SOLUTION                                      | 05 |
| DETAILED DESCRIPTION OF THE PROCESS               | 06 |
| IMPORTANT FACTS ABOUT OUR DESIGN                  | 07 |
| THE PROCESSOR DATAPATH                            | 08 |
| THE INSTRUCTION SET                               | 09 |
| MICRO INSTRUCTIONS                                | 10 |
| HOW THE CLOCK IS UTILIZED IN OUR DESIGN           | 11 |
| THE MAIN MEMORY                                   | 11 |
| THE TRANSMITTER AND THE RECEIVER                  | 12 |
| THE INSTRUCTION UNIT                              | 13 |
| THE GENERAL PURPOSE AND SPECIAL PURPOSE REGISTERS | 13 |
| ALU OPERATIONS                                    | 14 |
| THE DIFFERENT MODULES IN OUR DESIGN               | 15 |
| THE DOWNSAMPLING ALGORITHM                        | 17 |
| THE ASSEMBLY CODE FOR DOWNSAMPING                 | 19 |
| THE RESULTS OF OUR DOWNSAMPLING ALGORITHM         | 23 |
| THE COMPLETE RTL VIEW OF THE PROCESSOR            | 25 |
| THE VIEW OF THE DIFFERENT MODULES                 | 26 |
| TIMING ANALYSIS FOR A SAMPLE PROGRAMME            | 27 |
| THE COMPILATION REPORT IN QUARTUS PRIME           | 28 |
| REFERENCES                                        | 28 |
| APPENDIX                                          | 29 |

### **INTRODUCTION**

In this project we designed a custom processor to down sample a given image. The processor is implemented in Verilog which is a Hardware Description Language. The implementation of the processor is done using Quartz Prime Lite Edition along with Altera DE2-115 Education and Development board with Cyclone IV FPGA.

### **About CPUs**

CPU carries out the instructions of a given computer program by performing the arithmetic, logic, control, input and output operations which are specified by the instructions in the program.



Block diagram of a CPU

### PROBLEM STATEMENT

The task of this project is to down sample a given image. The down sampling factor is two and following are some of the parameters,

- Down sampling factor- 2
- Image dimensions- 500×500 pixels
- Color/ Black and white

### **OUR SOLUTION**

We came up with a solution to the above problem using the tools mentioned in the INTRODUCTION. Before moving onto implementing the processor we decided the basic steps in the algorithm we were to implement. Accordingly we listed the basic steps to achieve out task.

- 1. Transmitting the image from PC to FPGA.
- 2. Storing the image in FPGA.
- 3. Processing the image / down sampling and storing the down sampled image.
- 4. Sending the down sampled image back to the PC and displaying it.

We identified above as the steps which could be handled separately and we divided them among our members.

For each of the above steps we identified many solutions.

**Transmitting the image from PC to FPGA**- The first decision we had to make was the language we are using for handling the image, receiving and sending tasks from the PC side. We had two options, Python and MATLAB. Since Python is open source and PySerial package offers easier ways for serial communication we preferred python over MATLAB.

Storing the image in FPGA- Again we had several solutions. First was to store the whole image in the FPGA first and then processing it. The next was to obtain the required pixels from the PC, process them and send them back to the computer. The second method consumes much less storage space in FPGA compared to the first. But it is implementation wise complex. Moreover we will have to transmit the same pixel multiple times for processing. Compared to the other operations transmission takes much longer time. Hence the second method is more time consuming. Hence we adopted the first.

Processing the image / down sampling and storing the down sampled image.

**Sending the down sampled image back to the PC and displaying it** - For these two steps (3 and 4) we didn't come up with multiple solutions.

Above mentioned are just the basic summary of different approaches we took for each process. Our method will be explained in detail.

### **DETAILED DESCRIPTION OF THE PROCESS**

### Transmitting and storing the image

We will consider the case of down sampling a color image so that steps for black and white images can be described similarly. First the image is loaded in python using opency package. Then each one of the color planes is taken. First all the 25000(500×500) pixels in that plane are sent to the FPGA. We use UART for the communication process and the package we use in python is PySerial allows the transmission of bytes and hence conversion of pixel values to bit stream is not necessary.

The transmitter receiver unit in the processor receives the data and it stores each pixel in its memory (For this purpose the memory unit of the processor is enabled).

### Processing the stored data

Processing the data is mainly done under three steps.

1. Filtering the image to smoothen the image and to remove random noise

This is necessary before down sampling. Following is a gray scale image which comprises of alternate 255's and 0's. Hence it is gray in color to a human eye. But if we down sample this image without filtering the resulting image will either be completely black or white. The next image is obtained by first filtering and then down sampling the first image.





- 2. After filtering the next step is down sampling the image. Since our goal is to down sample by a factor of two and since we already filtered the image, in this step we simply chose alternate bits.
- 3. Final step is storing the down sampled image. In step 1 we did not calculate the filtered value of each pixel. Hence storing the final image became much easier and efficient. The down sampling algorithm will be explained later.

After the above three steps we have the down sampled image stored in the memory unit.

### Sending the down sampled image back to the PC.

In this step we again use the UART transmitter unit of the processor to send the down sampled image back to the PC.

The above steps are repeated three times for the three color planes of the image and then the final image is reproduced and displayed in the PC using opency.

### **IMPORTANT FACTS ABOUT OUR DESIGN**

- We used 50MHz built in clock for synchronization
- Most of the time is taken for transmission of the image (UART). In fact a very small time is taken for processing.
- The memory unit has enough memory to store a 512×512 pixel image (256kB) at once.



### THE INSTRUCTION SET

To suit our purpose we created our own instruction set which comprised of 39 instructions. Following are the instructions and there description.

| No | OpCode |       | Instruction Code/No operands | Instruction Description                                                  |
|----|--------|-------|------------------------------|--------------------------------------------------------------------------|
| 1  | 8'b    | 0     | NOP /0                       | No operation                                                             |
| 2  | 8'b    | 1     | RCV /3                       | Receive t number of bytes where t is specified by the operands           |
| 3  | 8'b    | 10    | TRN /3                       | Transmit t number of bytes where t is specified by the operands          |
| 4  | 8'b    | 11    | LOADAC /3                    | Load the byte in the memory location t (t specified by operands) to AC   |
| 5  | 8'b    | 100   | STOREAC /3                   | Store the byte in AC to the memory location t (t specified by operands)  |
| 6  | 8'b    | 101   | SHIFTR8 /0                   | Shift AC by one byte to the right                                        |
| 7  | 8'b    | 110   | SHIFTR1 /0                   | Shift AC by one bit to the right                                         |
| 8  | 8'b    | 111   | SHIFTL8 /0                   | Shift AC by one byte to the left                                         |
| 9  | 8'b    | 1000  | SHIFTL1 0                    | Shift AC by one bit to the left                                          |
| 10 | 8'b    | 1001  | RAC /0                       | R<=AC                                                                    |
| 11 | 8'b    | 1010  | ROWAC /0                     | Rows<=AC                                                                 |
| 12 | 8'b    | 1011  | ACROW /0                     | AC<=Rows                                                                 |
| 13 | 8'b    | 1100  | COLAC /0                     | Cols<=AC                                                                 |
| 14 | 8'b    | 1101  | ACCOL /0                     | AC<=Cols                                                                 |
| 15 | 8'b    | 1110  | ACNCOL /0                    | AC<=Ncols                                                                |
| 16 | 8'b    | 1111  | NCOLAC /0                    | Ncols<=AC                                                                |
| 17 | 8'b    | 10000 | ACNROW /0                    | AC<=Nrows                                                                |
| 18 | 8'b    | 10001 | NROWAC /0                    | Nrows<=AC                                                                |
| 19 | 8'b    | 10010 | ACNXTADD /0                  | AC<=NxtAddress                                                           |
| 20 | 8'b    | 10011 | STONXTADD /0                 | Store the last byte of AC to the memory location specified by NxtAddress |
| 21 | 8'b    | 10100 | LOADNXTADD /0                | Load the byte in the memory location specified by NextAddress to AC      |
| 22 | 8'b    | 10101 | ACXOR /0                     | AC<=AC xor R                                                             |
| 23 | 8'b    | 10110 | ACR /0                       | AC<=R                                                                    |
| 24 | 8'b    | 10111 | ACINC /0                     | AC<=AC+1                                                                 |
| 25 | 8'b    | 11000 | ACDEC /0                     | AC<=AC-1                                                                 |
| 26 | 8'b    | 11001 | ACZERO /0                    | AC<=0                                                                    |
| 27 | 8'b    | 11010 | JMPNZ /2                     | if(Z=0) Jump to instruction t specified by operand                       |
| 28 | 8'b    | 11011 | JMP /2                       | Jump to instruction t specified by operands                              |

| 29 | 8'b | 11100  | JMPZ /2     | if(Z=1) Jump to instruction t specified by operand |
|----|-----|--------|-------------|----------------------------------------------------|
| 30 | 8'b | 11101  | ACADD /0    | AC<=AC+R                                           |
| 31 | 8'b | 11110  | ACSUB /0    | AC<=AC-R                                           |
| 32 | 8'b | 11111  | SP1AC /0    | SP1<=AC                                            |
| 33 | 8'b | 100000 | ACSP1 /0    | AC<=SP1                                            |
| 34 | 8'b | 100001 | NXTADDAC /0 | NextAddress<=AC                                    |
| 35 | 8'b | 100010 | ACSP2 /0    | AC<=SP2                                            |
| 36 | 8'b | 100011 | ACSP3 /0    | AC<=SP3                                            |
| 37 | 8'b | 100100 | SP2AC /0    | SP2<=AC                                            |
| 38 | 8'b | 100101 | SP3AC /0    | SP3<=AC                                            |
| 39 | 8'b | 100110 | STOP /0     | stop process                                       |

Here most of the instructions take single clock cycle except for a few. Instructions 2, 3, 4, 5, 20, 21, 27, 28 and 29 are the only ones which consume more than one clock cycle.

RCV- This instruction consists of 4 bytes three of which are operands. This instruction is to receive  $\Omega$  number of bytes from the PC where  $\Omega$  is specified by the operands. Due to the limitations of the memory  $\Omega$  can go up to 512×512. We designed a careful protocol for transmission. In order to minimize errors we are first sending 11110000 from UART to PC. PC is only allowed to transmit after receiving this. This is why our transmission is bit slower. But on the other hand it ensures error free communication with perfect synchronization between PC and processor.

TRN- This is similar to RCV but we do not specify a specific protocol here. Once the processor starts transmitting the PC should be ready to receive from the other side.

Other instructions do not have specific details and the explanation in the table explain their functionality.

### **MICRO INSTRUCTIONS**

We implemented a structure similar to CISC architecture. Hence each of the above instruction comprises of several Micro-Instructions. Following is the Micro-Instruction format.

| SP3 | SP2 | IU | 25 | 2.4 | SP1 | Tr | R_Next | 20 | T_Next | 10 | Baud rate | RAM | 4.5 |
|-----|-----|----|----|-----|-----|----|--------|----|--------|----|-----------|-----|-----|
| 28  | 27  | 26 | 25 | 24  | 23  | 22 | 21     | 20 | 19     | 18 | 1/        | 16  | 15  |

| 2           |    |    |    |    |   |             |   |   |      |      |          |          |          |   |
|-------------|----|----|----|----|---|-------------|---|---|------|------|----------|----------|----------|---|
| NextAddress | AC |    |    |    |   | Address_reg |   | R | Rows | Cols | Num_rows | Num_cols | Data_reg |   |
| 14          | 13 | 12 | 11 | 10 | 9 | 8           | 7 | 6 | 5    | 4    | 3        | 2        | 1        | 0 |

A single micro instruction is 29 bits and shown above are each of the 29 bits. A Microinstruction is a state of the processor in a given clock cycle. It is important to note that a Micro-Instruction is a single clock cycle operation. A Microinstruction defines the set of enables to each of the registers and units including Instruction Unit and Memory Unit.

A single instruction is a collection of Microinstructions. For example STONXTADD comprises of.

- 1. 29'b000000000001000000010000001

### HOW THE CLOCK IS UTILIZED IN OUR DESIGN

We used 50MHz clock throughout our design. Only for transmitter and receiver we had to sample the clock through a different module.



### THE MAIN MEMORY

We used the altsyncram megafunction to create an SDRAM. One byte of memory can be stored in each location and there are 262,144 such locations making it easily possible to process a 500×500 image.

The memory we used is synchronous. In case of a write operation when the enables are provided at the positive edge of one clock cycle the value on the data register is written to the location specified by the address register at the positive edge of the next clock cycle.

In case of a read operation when the enables are provided at the positive edge of one clock cycle the value on the memory location specified by the address register is written to the q bus(data bus) at the positive edge of the next clock cycle. For safety we are providing one more clock cycle for memory read and write operations.

There are four instructions for memory operations. Namely STOREC, LOADAC, STONXTADD, LOADNXTADD. NextAddress register is used when a sequence of bytes are stored in or retrieved from the memory. All instructions are used to store or update the value of AC but NXTADD instructions use the NxtAddress register as the address register whereas in other two the address can be provided as an operand.

### THE TRANSMITTER AND THE RECEIVER

Transmission is done using UART protocol. The transmission is governed by the instruction TRN and the receiver by RCV the functionalities of which are explained above. Even if all the other modules use the 50MHz clock for transmitter and the receiver we sampled the clock.

For receiver the 50MHz clock is divided by  $2^5 = 32$  whereas for transmitter it is divided by  $2^9 = 512$ . We are using the baud rate 115200 which means there are 5000000/115200 =435 clocks for one bit. Due to this when the TRN instruction is called, when the transmitter clock enabled the transmitter goes through the four states.

- TX\_STATE\_IDLE
- TX STATE START
- TX\_STATE\_DATA
- TX STATE STOP

AT the stage TX\_STATE\_DATA bits are transmitted during each transmitter clock cycle (which is 1/512 of the processor clock).

The receiver's functionality is different. When the RCV instruction is called, when the receiver clock is enabled receiver goes through four states again.

- RX STATE START
- RX STATE DATA
- RX STATE STOP
- RX\_STATE IDLE

In RX\_STATE\_DATA we do not receive a bit in each receiver clock (which is 1/32 of the processor clock). If this was to be done the baud rates of the two sides will not match. Hence one bit is received for 16 receiver clock cycles (Now 16×32=512 clocks per bit which will match with the baud rate of 435 clocks per bit). Moreover for the error free receiving of the bit, the value of the receiver after the 8<sup>th</sup> receiver clock cycle is considered.

The objective of the TRN and RCV instructions is to transmit or receive a given number of bytes to or from the PC which will be necessary when transferring an image to or from the PC. RX\_TX registers are used to keep track of the number of bytes transferred.

### THE INSTRUCTION UNIT

The instruction unit consists of an instruction memory, PC, Instruction register and the operands register. The processor goes through the three cycles fetch, decode and execute. The instruction unit comes into play in the fetch cycle. Once an instruction is completed a new instruction is fetched (Instruction indicated by PC) and the PC is incremented by one. In Jump instructions (JMP, JMPNZ, JMPNZ) the value of the PC is updated during the execution cycle of the instruction. In fact these are the only instructions in which the PC can be controlled externally rather than being increased by one. JMP is unconditional jump which is used for loops and JMZ and JMPNZ are conditional jumps which are used for if clauses.

Instruction memory stores all the instructions to be executed in order. Our instruction memory is 1024 bytes in size which means our processor can handle any task with less than 1024 instructions and which could be done using our instruction set.

Some of the instruction memory locations may not be actual Instructions but can be operands of another instruction. There is an instruction register to store the currently executing instruction and a separate operands register to store such operands.

### THE GENERAL PURPOSE AND SPECIAL PURPOSE REGISTERS

Due to the implementation of our processor we have much general purpose and special purpose registers. AC is the accumulator which is responsible for all the ALU instructions. There are 3 registers SP1, SP2, SP3 which are 32 bits in size and can be loaded directly to/from AC. There are also 32 bit registers Num\_cols, Num\_rows, Rows and Cols which are again same as the previous ones. The names are used to distinguish there purpose which is to handle row and column operations during image processing. R is also like the above registers except for which it can combine with AC in ALU operations (ACADD, ACSUB etc.)

Apart from the above we implemented PC, Instruction register, Address register, Next\_address register, RX\_TX registers whose functionalities are explained in previous sections.

### **ALU OPERATIONS**

| 5'b1     | AC<=R_to_AC           | Assigns R to AC                               |
|----------|-----------------------|-----------------------------------------------|
| 5'b10010 | AC<=ncols_to_AC       | Assigns Num_cols to AC                        |
| 5'b10    | AC<=nrows_to_AC       | Assigns Num_rows to AC                        |
| 5'b11    | AC<=cols_to_AC        | Assigns cols to AC                            |
| 5'b100   | AC<=rows_to_AC        | Assigns rows to AC                            |
| 5'b101   | AC<=(AC<<8)           | Shifts AC to left by one byte                 |
| 5'b110   | AC<=(AC>>8)           | Shifts AC to right by one byte                |
| 5'b111   | AC<=(AC<<1)           | Shifts AC to left by one bit                  |
| 5'b1000  | AC<=(AC>>1)           | Shifts AC to right by one byte                |
| 5'b1001  | AC<=AC+R_to_AC        | Adds R to AC and stores the result in AC      |
| 5'b1010  | AC<=AC^R_to_AC        | Bitwise XORS R to AC and stores the result in |
|          |                       | AC                                            |
| 5'b1011  | AC<=0                 | Sets AC to zero                               |
| 5'b1100  | AC<=AC+1              | Increments AC by 1                            |
| 5'b1101  | AC<=AC-1              | Decrements AC by 1                            |
| 5'b1110  | AC[7:0]<=memory_to_AC | Assigns the value in memory bus to lower 8    |
|          |                       | bits of AC                                    |
| 5'b1111  | AC[7:0]<=Ins_to_AC    | Assigns the value in instruction register to  |
|          |                       | Lower 8 bits of AC                            |
| 5'b10000 | AC<=SP1_to_AC         | Assigns SP1 to AC                             |
| 5'b10001 | AC[17:0]<=NA_to_AC    | Assigns NextAddress reg to lower 18 bits of   |
|          |                       | AC                                            |
| 5'b10011 | AC<=AC-R_to_AC        | Subtracts R from AC and stores in AC          |
| 5'b10100 | AC<=SP2_to_AC         | Assigns SP2 to AC                             |
| 5'b10101 | AC<=SP3_to_AC         | Assigns SP3 to AC                             |
|          |                       |                                               |

### THE DIFFERENT MODULES IN OUR DESIGN

### Main module



This is the main module which combines all the other modules such as the Instruction Unit, Memory Unit and the registers. This contains,

- AC- Connects directly to ALU and performs all the arithmetic operations. There are many
  instructions to control this register. For example we can store or load directly into this
  register from the memory.
- R- This is the other register which is directly connected to ALU.
- SP1, SP2, SP3- special purpose registers which are directly connected to AC through separate buses
- Rows, Cols, Nrows, Ncols- These registers are specifically designed to keep track of row numbers and column numbers of images in image processing.
   (All the above mentioned registers are 32 bit)
- NextAddress- Used to keep track of the next address when addresses are accessed sequentially.(This is 18 bit)
- Address reg- Used for memory operations. (18 bits)
- Data reg- Used for memory operations. (8 bits)

### **Instruction Unit**



This unit handles all the instruction related tasks. It takes the enables as the input and sends out the Instruction or the Operands depending on whether the respective location of the Instruction memory is an Instruction or an operand. The module contains,

- PC (10 bits) Program counter. Stores the address of the next instruction to be performed.
- Instruction memory (1kB) Stores the instructions to be performed.

### **Memory Unit**



This is the main memory inside the processor. The memory is 256kB in size. When the address is written into the address bus and when the write is enabled the value in the Data bus is written to the respective memory location. Similarly when read is enabled the value in the memory location is read to the output bus.

### **Transmitter**



This is the module which is used to transmit data to the PC. When transmitter clock is enabled the data in Data\_in is sent to Tx using UART communication protocol. This data is received by the PC. The instruction TRN is used to transmit data to the PC.  $\Omega$  number of bytes can be transmitted where  $\Omega$  is specified by the operands.

### Receiver



This module is used to receive data from the PC. When receiver clock is enabled this module receives data from the PC from Rx and once one byte arrives it is written into data. The instruction RCV is used to receive data.  $\Omega$  number of bytes can be received where  $\Omega$  is specified by the operands.

### **Baud Rate Controller**



This module is used to provide the clock enable for the transmitter and receiver modules. Since they should enable at different times and should operate much slower than the original clock rate this module enables the clock in two different ways.

### THE DOWNSAMPLING ALGORITHM

A sketch of the algorithm we used for downsampling is provided at the beginning. In this section we provide a detailed description of the algorithm we used for downsampling.

After loading the image pixels are stored sequentially in the memory.

1) Filtering the image and downsampling.



Consider the above image (8×10) for an example. On each of the black squares we used a Gaussian filer. Consider the Gaussian kernel.

| 1/16 | 1/8 | 1/16 |  |  |
|------|-----|------|--|--|
| 1/8  | 1/4 | 1/8  |  |  |
| 1/16 | 1/8 | 1/16 |  |  |

We used a 3×3 kernel for filtering. The shown filter is a close approximation of a 3×3 Gaussian kernel.

$$f(x,y) = ce^{\frac{(x^2+y^2)}{2\Omega^2}}$$

Index the above image staring from the top left corner square as (0, 0) and top right as (0, 9). Now first we use the Gaussian filter on (1, 1) and store

it in the location where we had (0, 0). This won't be a problem since we will never need (0, 0) again. Next we use Gaussian filter centering (1, 3) and store the result in (0, 1). We cannot use Gaussian filter on (1, 9). Hence we use that pixel as it is and store it in (0, 4). Next we use a Gaussian filter centered at (3, 1) and store it at (1, 0). The only exception is we do not use Gaussian filter on red squares and we use them as they are. This way we won't we do not have to downsample again. The downsampled image is stored sequentially in the memory now. Now we just have to transmit the image to PC.

Doing the above for all the three color planes and reconstructing the image in opency in python we can display the downsampled image in python.

The method we used is both efficient in memory and time.

- We are only using filters on the required pixels. This saves time.
- We are not using extra storage to store the downsampled image. This way we maximized the size of the image we chose.
- We did not have to use division due to the nature of the kernel. It contains powers
  of two as divisors which could be handled using shift operations which is much
  faster.

### THE ASSEMBLY CODE FOR DOWNSAMPING

| ACZERO     |
|------------|
| SP1AC      |
| NXTADDAC   |
| RCV        |
| 0          |
| 0          |
| 100        |
| ACZERO     |
| NXTADDAC   |
| ACZERO     |
| LOADNXTADD |
| SHIFTR8    |
| RAC        |
| ACZERO     |
| ACINC      |
| NXTADDAC   |
| ACR        |
| LOADNXTADD |
| NCOLAC     |
| ACZERO     |
| ACINC      |
| SHIFTR1    |
| NXTADDAC   |
| ACZERO     |
| LOADNXTADD |
| SHIFTR8    |
| RAC        |
| ACZERO     |
| ACINC      |
| ACINC      |
| ACINC      |
| NXTADDAC   |
| ACR        |
| LOADNXTADD |
| NROWAC     |
| ACZERO     |
| STOREAC    |
| 310KEAC 11 |
| 11010000   |
| 10010000   |
| ACZERO     |
| ACZENO     |

ACINC

| ACINC    |
|----------|
| ACINC    |
| RAC      |
| LOADAC   |
| 11       |
| 11010000 |
| 10010001 |
| SP2AC    |
| ACXOR    |
| JMPZ     |
| 1        |
| 101011   |
| ACSP2    |
| ACINC    |
| STOREAC  |
| 11       |
| 11010000 |
| 10010001 |
| ACZERO   |
| ACINC    |
| ROWAC    |
| COLAC    |
| ACZERO   |
| SP1AC    |
| SP2AC    |
| SP3AC    |
| NXTADDAC |
| RCV      |
| 11       |
| 11010000 |
| 10010000 |
| ACZERO   |
| NXTADDAC |
| ACNXTADD |
| ACINC    |
| RAC      |
| ACNCOL   |
| ACADD    |
| NXTADDAC |
| ACZERO   |
| SP2AC    |
|          |

| ACNROW |
|--------|
| ACDEC  |

RAC

**ACROW** 

**ACXOR** 

JMPZ

0

11111111

**ACNCOL** 

**ACDEC** 

RAC

**ACCOL** 

**ACXOR** 

JMPZ

0

11100010

ACNCOL

RAC

**ACZERO** 

**ACNXTADD** 

ACDEC ACSUB

NXTADDAC

ACZERO

LOADNXTADD

SP1AC

**ACZERO** 

**ACNXTADD** 

**ACINC** 

**NXTADDAC** 

**ACZERO** 

LOADNXTADD

SHIFTR1

RAC

ACSP1

ACADD

SP1AC

ACZERO

**ACNXTADD** 

ACINC

NXTADDAC

**ACZERO** 

LOADNXTADD

RAC

ACSP1

**ACADD** 

SP1AC

**ACZERO** 

ACNXTADD

RAC

ACNCOL

ACADD

**NXTADDAC** 

**ACZERO** 

LOADNXTADD

SHIFTR1

RAC

ACSP1

ACADD

SP1AC

**ACZERO** 

**ACNXTADD** 

ACDEC

NXTADDAC ACZERO

LOADNXTADD

SHIFTR1

SHIFTR1

RAC

ACSP1

ACADD

SP1AC

**ACZERO** 

ACNXTADD

ACDEC

**NXTADDAC** 

**ACZERO** 

LOADNXTADD

SHIFTR1

RAC

ACSP1

**ACADD** 

SP1AC

**ACZERO** 

| ACNXTADD   |
|------------|
| RAC        |
| ACNCOL     |
| ACADD      |
| NXTADDAC   |
| ACZERO     |
| LOADNXTADD |
| RAC        |
| ACSP1      |
| ACADD      |
| SP1AC      |
| ACZERO     |
| ACNXTADD   |
| ACINC      |
| NXTADDAC   |
| ACZERO     |
| LOADNXTADD |
| SHIFTR1    |
| RAC        |
| ACSP1      |
| ACADD      |
| SP1AC      |
| ACZERO     |
| ACNXTADD   |
| ACINC      |
| NXTADDAC   |
| ACZERO     |
| LOADNXTADD |
| RAC        |
| ACSP1      |
| ACADD      |
| SHIFTL1    |
| SHIFTL1    |
| SHIFTL1    |
| SHIFTL1    |
| SP1AC      |
| ACZERO     |
| ACNXTADD   |
| SP3AC      |
| ACSP2      |
| NXTADDAC   |
| ACINC      |
| ACIIVC     |

| SP2AC      |
|------------|
| ACSP1      |
| STONXTADD  |
| ACNCOL     |
| RAC        |
| ACZERO     |
| ACSP3      |
| ACSUB      |
| ACINC      |
| NXTADDAC   |
| ACCOL      |
| ACINC      |
| ACINC      |
| COLAC      |
| JMP        |
| 0          |
| 1011011    |
| ACZERO     |
| ACINC      |
| COLAC      |
| ACROW      |
| ACINC      |
| ACINC      |
| ROWAC      |
| ACZERO     |
| LOADNXTADD |
| RAC        |
| ACZERO     |
| ACNXTADD   |
| SP3AC      |
| ACSP2      |
| NXTADDAC   |
| ACINC      |
| SP2AC      |
| ACR        |
| STONXTADD  |
| ACNCOL     |
| RAC        |
| ACSP3      |
| ACADD      |
| ACINC      |
| ACINC      |
|            |





### THE RESULTS OF OUR DOWNSAMPLING ALGORITHM

Following are the results after downsampling a 500×500 image from our processor.





Original image top, Image downsampled from PC bottom left and Image downsampled from FPGA bottom right

It is notable that most of the time for processing is taken for the transmission of the image. To transmit all the three color planes and to process them it took around 7 minutes but for processing it took only 1 second. This is due to the protocol we used in transmitting. In PC to downsample the image it took around 3 seconds.





Processing time: 1.2815794944763184 computer time 2.989008665084839 Error in processing 0

Process finished with exit code 0

Screenshot of python IDE during transmission top, Picture of the FPGA during transmission bottom left and statistics of processing bottom right

Observe the stats of the processing. The FPGA was much faster in processing the image. More importantly the error between the image downsampled from the PC and from the FPGA is zero which means they are identical. Here we used

# THE COMPLETE RTL VIEW OF THE PROCESSOR Activate Windows Go to Settings to activate Windows 25

### THE VIEW OF THE DIFFERENT MODULES



Shown in green is the RTL view of different modules

### TIMING ANALYSIS FOR A SAMPLE PROGRAMME



The sample program is given below,

**ACZERO** 

NOP

**ACINC** 

**ACINC** 

**RAC** 

**ACZERO** 

**ACINC** 

**ACINC** 

SHIFTL1

**ACADD** 

Due to the complexity of the original program we did not use it for timing analysis. Instead we used the above program for it. Diagram is a simulation of the above program. The test bench used is provided in the appendix. We can see how the PC and the other signals change with the clock.

### THE COMPILATION REPORT IN QUARTUS PRIME

Flow Status Successful - Mon May 27 08:03:57 2019

Quartus Prime Version 18.1.0 Build 625 09/12/2018 SJ Lite Edition

Revision Name uart
Top-level Entity Name uart

Family Cyclone IV E

Device EP4CE115F29C7

Timing Models Final

Total logic elements 2,197 / 114,480 ( 2 % )

Total registers 537

Total pins 60 / 529 (11 %)

Total virtual pins 0

Total memory bits 2,097,152 / 3,981,312 (53 %)

Embedded Multiplier 9-bit elements 0 / 532 (0 %)
Total PLLs 0 / 4 (0 %)

### **REFERENCES**

- Ecs.umass.edu. (2019). [online] Available at: http://www.ecs.umass.edu/ece354/ECE354HomePageFiles/Labs\_files/Quartus\_II\_Introduction.pdf [Accessed 28 May 2019].
- Asic-world.com. (2019). *Verilog Tutorial*. [online] Available at: http://www.asic-world.com/verilog/veritut.html [Accessed 28 May 2019].
- Alchitry. (2019). Basic CPU. [online] Available at: https://alchitry.com/blogs/tutorials/basic-cpu [Accessed 28 May 2019].

### **APPENDIX**

### **Python codes**

### 1) Serial communication

```
import serial
import sys
import glob
import serial
import struct
import cv2 as cv
import time
import numpy as np
import time
def serial ports():
    """ Lists serial port names
        :raises EnvironmentError:
            On unsupported or unknown platforms
        :returns:
            A list of the serial ports available on the system
    11 11 11
    if sys.platform.startswith('win'):
        ports = ['COM%s' % (i + 1) for i in range(256)]
    elif sys.platform.startswith('linux') or
sys.platform.startswith('cygwin'):
        # this excludes your current terminal "/dev/tty"
        ports = glob.glob('/dev/tty[A-Za-z]*')
    elif sys.platform.startswith('darwin'):
        ports = glob.glob('/dev/tty.*')
    else:
        raise EnvironmentError('Unsupported platform')
    result = []
    for port in ports:
        try:
            s = serial.Serial(port)
            s.close()
            result.append(port)
        except (OSError, serial.SerialException):
            pass
    return result
#print(serial ports())
#initialize serial object
ser = serial.Serial('COM30',115200,timeout=10,bytesize=8,stopbits=1)
#loading the image
img1=cv.imread("7.jpg")
img=img1
#dispalying the original image
cv.imshow("Original 500*500 Image",img)
cv.waitKey(0)
print(img.shape)
#downsampling the original image using pyhton
img2=np.zeros((250,250,3))
t3=time.time()
for i in range(3):
```

```
for t in range (1,500,2):
                 for tt in range (1,500,2):
                          if (t!=499 \text{ and } tt!=499):
                                   g = (img[t,tt,i]*4) + (img[t-1,tt,i]*2) + (img[t,tt-1]*4) + (img
1,i]*2)+(img[t+1,tt,i]*2)+(img[t,tt+1,i]*2)+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(img[t-1,tt-1,i])+(i
1, tt+1, i]) + (imq[t+1, tt-1, i]) + (imq[t+1, tt+1, i])
                                   a = a / / 16
                                   img2[t//2,tt//2,i]=g
                          else:
                                   img2[t//2,tt//2,i]=img[t,tt,i]
t4=time.time()
img2=img2.astype('uint8')
 # dispalying the image downsampled from python
cv.imshow("Image downsampled from PC",img2)
cv.waitKey(0)
print(img)
 #starting serial communication with FPGA
for k in range(2):
             print(1)
             a = ser.read()
             start = struct.unpack("B", a)
             print(start[0], k)
             ser.flush()
             while (start[0]!=240):
                              a = ser.read()
                              start = struct.unpack("B", a)
                              ser.flush()
             print(a,k)
             if(start[0] == 240):
                 ser.write(struct.pack('>B', 1))
             ser.flush()
            print(1)
             a = ser.read()
             start = struct.unpack("B", a)
             print(start[0], k)
             ser.flush()
             while (start[0] != 240):
                              a = ser.read()
                              start = struct.unpack("B", a)
                              ser.flush()
             print(a, k)
             if (start[0] == 240):
                               ser.write(struct.pack('>B', 244))
             ser.flush()
s=0
tx=0
picture=np.zeros((250,250,3))
for i in range(3):
                  # Sending each color plane of the original image to FPGA
                 for k in range (500):
                          for kk in range (500):
                              print(1)
                              a = ser.read()
                              start = struct.unpack("B", a)
                              print(start[0], k)
                              ser.flush()
                              while (start [0]!=240):
```

```
a = ser.read()
           start = struct.unpack("B", a)
           ser.flush()
       print(a)
       if (start[0] == 240):
        ser.write(struct.pack('>B', img[k,kk,i]))
    t0=time.time()
    #Receiving each color plane of image downsampled form FPGA
    for k in range (250):
      for kk in range (250):
          b=ser.read()
          g=struct.unpack("B", b)
          if(k+kk==0):
               t1=time.time()
          print(g[0])
          if (g[0]!=k%256):
               s=s+1
          picture[k, kk, i] = q[0]
          ser.flush()
    tx=tx+t1-t0
picture=picture.astype('uint8')
ser.close()
print(picture.shape)
#displaying the image downsampled from FPGA
cv.imshow("Image downsampled from FPGA",picture)
cv.waitKey(0)
cv.destroyAllWindows()
print("Processing time:",tx)
print("computer time", t4-t3)
print("Error in processing", sum(sum(sum(abs(picture-img2)))))
   2) ulnstruction tester
a=int(input("Enter the number of Uinstrauctions to be
tested:").strip())
for k in range(a):
    b=input("Enter the uInstruction:").strip()
    c=b[4:]
    print("IU",c[2:5])
    print("SP1",c[5])
    print("Transmit",c[6])
    print("rnext",c[7:9])
    print("tnext",c[9:11])
    print("Rxallowed",c[11])
    print("wren",c[12])
    print("rden",c[13])
    print("Next Add",c[14])
    print("AC",c[15:20])
    print("Address",c[20:22])
    print("Rreg",c[22])
    print("rows",c[23])
    print("cols",c[24])
    print("next row",c[25])
```

print("next col",c[26])
print("data",c[27:29])

### 3)Compiler

```
import pandas as pd
filename="Instructions edited final.csv"
data=pd.read csv(filename, encoding='utf-8')
a=list(map(int, (data['Unnamed: 2'][:39]).values.tolist()))
b=(data['Instruction Code'][:39]).values.tolist()
d=\{ \}
for g in range(len(a)):
    d[b[q].strip()] = "8'b" + str(a[q])
num=int(input("Number of Instructions:").strip())
for k in range(num):
    p=input().strip()
    if(p in d.keys()):
        print("ins mem["+str(k)+"]="+d[p]+";")
        print("ins mem["+str(k)+"]=8'b"+str(p)+";")
TestBench
`timescale 1ns/1ps
module testbench();
     wire clear;
     rea clk;
     wire Tx;
     wire Rx;
     wire ready;
     wire ready clr;
     wire en=0;
     wire dis=1;
     wire [7:0] data in;
     wire start;
     wire[7:0] data out;
     wire [4:0] Proc state;
     wire state;
     wire tester;
      wire [9:0] PC;
     wire[17:0] NA to out;
   uart uart1(clear,clk,Tx,Rx,ready,ready_clr,en,dis,
data in, start, data out, Proc state, state, tester, PC, NA to out);
  always // no sensitivity list, so it always executes
      begin
        clk = 1; #1; clk = 0; #1; // 10ns period
      end
endmodule
```

### **Verilog modules**

### 1)Top module- uart.v

```
module uart(input wire clear,
                        input wire clk 50m,
                        output wire Tx,
                        input wire Rx,
                        output wire ready,
                        input wire ready clr,
                        input wire en,
                        input wire dis,
                        output reg [7:0] data in,
                        output reg start,
                        output wire[7:0] data out,
                        output reg [4:0] Proc state,
                        output reg state,
                        output reg tester,
                        output wire[9:0] PC,
                        output wire[17:0] NA to out
initial begin
  start=1'b0;
  data in=8'b0;
  state=1'b0;
  tester=0;
end
wire [31:0] rows to out;
wire[7:0] Ins to out;
wire [31:0] SP1 to out;
wire [31:0] ncols to out;
wire [31:0] AC to out;
wire [31:0] R to out;
wire [31:0] nrows to out;
wire [31:0] RNext_to_out;
wire [31:0] TNext to out;
wire [31:0] cols to out;
wire [31:0] SP2 to out;
wire [31:0] SP3 to out;
wire [17:0] Ad to out;
wire [ 7:0] data_to_out;
wire [ 7:0] operands;
wire [ 7:0] q;
wire
            Ζ;
wire
            Tx busy;
           Rx busy;
wire
wire
            Rxclk en;
            Txclk en;
reg [17:0] address;
reg [28:0] enables=29'b0;
wire clk;
clock clk1(clk,clk_50m);
AC AC(enables[13:9] ,AC_to_out,
Z,R to out, ncols to out, nrows to out, rows to out, cols to out, SP1 to out
,SP2 to out,SP3 to out,q,operands,NA to out,clk 50m);
SP
          Num cols(clk 50m, enables[2], AC to out, ncols to out);
          Num rows(clk 50m, enables[3], AC to out, nrows to out);
SP
          Rows(clk 50m, enables[5], AC to out, rows to out);
SP
```

```
Cols(clk 50m, enables[4], AC to out, cols to out);
Next Address next address(clk 50m, enables[14], AC to out, NA to out);
Rx TX regs r next(clk 50m,enables[21:20], RNext to out);
Rx_TX_regs t_next(clk_50m,enables[19:18], TNext_to_out);
IU IU(clk 50m, Ins to out, operands, enables[26:24], PC);
SP SP1(clk 50m, enables[23], AC to out, SP1 to out);
SP SP2(clk_50m,enables[27],AC_to_out,SP2 to out);
SP SP3(clk 50m, enables[28], AC to out, SP3 to out);
SP R(clk 50m, enables[6], AC to out, R to out);
baudrate uart baud(clk 50m, enables[17], Rxclk en, Txclk en);
transmitter uart Tx( data in, enables[22], clk 50m, Txclk en,
Tx, Tx busy);
receiver uart Rx(Rx, ready, ready clr, clk 50m, Rxclk en,
data out, Rx busy);
Address reg ad reg(clk 50m, operands, NA to out, enables[8:7], Ad to out);
SDRAM RAM(Ad to out, clk 50m, data to out, enables[16], enables[15], q);
data data reg(clk 50m, AC to out, data out, enables[1:0], data to out);
always@ (posedge clk 50m) begin
if(~dis) begin
  start<=0;
     state<=0;
end
if(~en) begin
  start<=1'b1;
     if(start==1'b1) begin
  case(state)
     1'b0: begin
       Proc state<=0;</pre>
       state<=1'b1;
     end
     1'b1: begin
       case (Ins to out)
       0:begin
         state<=1'b0;
       end
       8'b1: begin
            case(Proc state)
            5'b0: begin
             enables<=29'b0001100100000001011000000000;
               Proc state<=5'b1;</pre>
            end
            5'b1: begin
             enables<=29'b000000000000001111000000000;
               Proc state<=5'b10;</pre>
            end
            5'b10: begin
             enables<=29'b0000000000000000101000000000;
               Proc state<=5'b11;</pre>
            end
            5'b11: begin
             Proc state<=5'b100;
            end
```

```
5'b100: begin
enables<=29'b000000000000001111000000000;
  Proc state<=5'b101;</pre>
end
5'b101: begin
enables<=29'b000000000000000101000000000;
  Proc state<=5'b110;</pre>
end
5'b110: begin
Proc state<=5'b111;</pre>
end
5'b111: begin
enables<=29'b0000000000000001111000000000;
  Proc state<=5'b1000;</pre>
end
5'b1000: begin
Proc state<=5'b1001;</pre>
end
5'b1001: begin
if (SP1 to out>RNext to out) begin
    Proc state<=5'b1010;</pre>
    end
   else begin
    Proc state<=5'b10011;</pre>
   end
  end
5'b1010: begin
   data in<=8'd240;
   Proc state<=5'b1011;</pre>
end
5'b1011: begin
 if(Tx busy==1'b1)
     Proc state<=5'b1100;</pre>
end
5'b1100: begin
 if(Tx busy==0)
       Proc state<=5'b1101;</pre>
end
5'b1101: begin
   Proc state<=5'b1110;</pre>
end
5'b1110:begin
   if(Rx busy==1'b1) begin
        Proc state<=5'b1111;</pre>
        enables<=29'b00000000000100001011000000000000000;
       end
       else
        end
```

```
5'b1111:begin
       if(Rx busy==0) begin
        enables<=29'b00000000000010010001010000010;
        Proc state<=5'b10000;</pre>
       end
        end
    5'b10000:begin
      enables<=29'b000000000000000110000000000000000;
        Proc state<=5'b10001;</pre>
    end
    5'b10001: begin
        Proc state<=5'b10010;</pre>
    end
    5'b10010: begin
      Proc state<=5'b1001;</pre>
    end
    5'b10011: begin
        state<=0;
    end
   endcase
end
8'b10: begin
 case(Proc state)
    5'b0: begin
     enables<=29'b0001100001000001011000000000;
       Proc state<=5'b1;</pre>
    end
    5'b1: begin
     enables<=29'b0000000000000001111000000000;
       Proc state<=5'b10;</pre>
    end
    5'b10: begin
     enables<=29'b0000000000000000101000000000;
       Proc state<=5'b11;</pre>
    end
    5'b11: begin
     Proc state<=5'b100;</pre>
    end
    5'b100: begin
     enables<=29'b0000000000000001111000000000;
       Proc state<=5'b101;</pre>
    end
    5'b101: begin
     enables<=29'b0000000000000000101000000000;
       Proc state<=5'b110;</pre>
    end
    5'b110: begin
     Proc state<=5'b111;</pre>
    5'b111: begin
     enables<=29'b0000000000000001111000000000;
```

```
Proc state<=5'b1000;</pre>
     end
     5'b1000: begin
      Proc state<=5'b1001;</pre>
     end
     5'b1001: begin
       if(SP1 to out>TNext to out) begin
          Proc state<=5'b1010;</pre>
          end
         else begin
          enables<=29'b0000000010000001011000000000;
          Proc state<=5'b10000;</pre>
         end
     end
     5'b1010: begin
        enables<=29'b0000000000001010001010000000;
          Proc_state<=5'b1011;</pre>
     end
     5'b1011: begin
        enables<=29'b000000000000001100000000000000;
          Proc state<=5'b1100;</pre>
     end
     5'b1100:begin
        Proc state<=5'b1101;</pre>
     end
     5'b1101: begin
        data in <= q;
          Proc state<=5'b1110;</pre>
     end
     5'b1110: begin
        if(Tx busy==1'b1)
           Proc state<=5'b1111;</pre>
     end
     5'b1111: begin
        if(Tx busy==0)
            Proc state<=5'b1001;
     5'b10000:begin
        state<=0;
     end
    endcase
end
8'b11: begin
  case (Proc_state)
     5'b0: begin
      enables<=29'b0001100000000001011000000000000000;
        Proc state<=5'b1;</pre>
     end
     5'b1: begin
      enables<=29'b0000000000000000000100000000;
        Proc state<=5'b10;</pre>
```

```
5'b10: begin
      enables<=29'b0000000000000000000110000000;
        Proc state<=5'b11;</pre>
     end
     5'b11: begin
      Proc state<=5'b100;</pre>
     end
     5'b100: begin
      enables<=29'b0000000000000000000100000000;
        Proc state<=5'b101;</pre>
     end
     5'b101: begin
      enables<=29'b0000000000000000000110000000;
        Proc state<=5'b110;</pre>
     end
     5'b110: begin
      Proc_state<=5'b111;</pre>
     end
     5'b111: begin
      enables<=29'b0000000000000000000100000000;
        Proc state<=5'b1000;</pre>
     end
     5'b1000: begin
      Proc state<=5'b1001;</pre>
     end
     5'b1001: begin
      Proc state<=5'b1111;</pre>
     end
     5'b1111:begin
      Proc state<=5'b1010;</pre>
     end
     5'b1010:begin
      enables<=29'b000000000000001110000000000;
        Proc state<=5'b1011;</pre>
     end
     5'b1011:begin
      state<=0;
     end
    endcase
end
8'b100: begin
 case(Proc state)
     5'b0: begin
      Proc state<=5'b1;</pre>
     end
     5'b1: begin
      enables<=29'b00000000000000000000100000000;
        Proc state<=5'b10;</pre>
     end
     5'b10: begin
```

end

```
enables<=29'b0000000000000000000110000000;
        Proc state<=5'b11;</pre>
     end
     5'b11: begin
      Proc state<=5'b100;</pre>
     end
     5'b100: begin
      Proc state<=5'b101;
     end
     5'b101: begin
      enables<=29'b0000000000000000000110000000;
        Proc state<=5'b110;</pre>
     end
     5'b110: begin
      Proc state<=5'b111;</pre>
     end
     5'b111: begin
      Proc state<=5'b1000;
     end
     5'b1000: begin
      enables<=29'b000000000001000000000000001;
        Proc state<=5'b1001;</pre>
     end
     5'b1001: begin
      Proc state<=5'b1010;</pre>
     end
     5'b1010:begin
      Proc state<=5'b1011;</pre>
     end
     5'b1011:begin
      state<=0;
     end
    endcase
end
8'b101: begin
  enables<=29'b0000000000000000101000000000;
    state<=0;
end
8'b110: begin
  enables<=29'b0000000000000000111000000000;
    state<=0;
end
8'b111: begin
  enables<=29'b0000000000000000110000000000000;
    state<=0;
end
8'b1000:begin
  enables<=29'b0000000000000001000000000000000000;
    state<=0;
end
8'b1001: begin
```

```
state<=0;
end
8'b1010: begin
  state<=0;
end
8'b1011: begin
  enables<=29'b0000000000000000010000000000000000;
   state<=0;
end
8'b1100: begin
  state<=0;
end
8'b1101: begin
  enables<=29'b000000000000000011000000000;
   state<=0;
end
8'b1110: begin
  enables<=29'b000000000000001001000000000000;
   state<=0;
end
8'b1111: begin
  state<=0;
end
8'b10000: begin
  state<=0;
end
8'b10001:begin
  state<=0;
end
8'b10010:begin
  enables<=29'b0000000000000010001000000000000;
   state<=0;
end
8'b10011:begin
case (Proc state)
   5'b0: begin
     enables<=29'b000000000001000000010000001;
       Proc state<=5'b1;</pre>
   end
 5'b1: begin
     Proc state<=5'b10;</pre>
   end
   5'b10: begin
     Proc state<=5'b11;</pre>
   end
   5'b11:begin
     state<=0;
   end
endcase
```

```
end
8'b10100:begin
  case (Proc state)
   5'b0: begin
      enables<=29'b000000000000100000010000000;
        Proc state<=5'b1;</pre>
     end
     5'b1: begin
      Proc state<=5'b10;</pre>
     end
     5'b10: begin
      Proc state<=5'b11;</pre>
     end
     5'b11:begin
      enables<=29'b00000000000000111000000000;
        Proc state<=5'b100;</pre>
     end
     5'b100:begin
      state<=0;
     end
    endcase
end
8'b10101:begin
  enables<=29'b000000000000000101000000000000000;
    state<=0;
end
8'b10110:begin
  state<=0;
end
8'b10111: begin
  enables<=29'b000000000000001100000000000000;
    state<=0;
end
8'b11000: begin
  enables<=29'b0000000000000001101000000000;
    state<=0;
end
8'b11001:begin
  enables<=29'b000000000000001011000000000;
    state<=0;
end
8'b11010:begin
case(Proc state)
5'b0: begin
      if(Z==0) begin
          Proc state<=5'b1;</pre>
        end
        else begin
          Proc state<=5'b101;</pre>
        end
end
```

```
5'b1:begin
 Proc state<=5'b10;</pre>
end
5'b10:begin
 Proc state<=5'b11;</pre>
end
5'b11:begin
 Proc state<=5'b100;</pre>
end
5'b100: begin
 state<=0;
end
5'b101:begin
 Proc state<=5'b100;</pre>
end
endcase
end
8'b11011:begin
case (Proc state)
5'b0:begin
 Proc state<=5'b1;</pre>
end
5'b1:begin
 Proc state<=5'b10;</pre>
end
5'b10:begin
 Proc state<=5'b11;</pre>
end
5'b11:begin
 Proc state<=5'b100;</pre>
end
5'b100: begin
 state<=0;
end
endcase
end
8'b11100:begin
case (Proc state)
5'b0:begin
 if(Z==1'b1) begin
  Proc state<=5'b1;</pre>
   end
   else begin
    Proc state<=5'b101;</pre>
   end
```

```
end
5'b1:begin
 Proc state<=5'b10;</pre>
end
5'b10:begin
 Proc state<=5'b11;</pre>
end
5'b11:begin
 Proc state<=5'b100;</pre>
end
5'b100: begin
 state<=0;
end
5'b101:begin
 Proc state<=5'b100;</pre>
end
endcase
end
8'b11101: begin
 enables<=29'b0000000000000001001000000000000000;
  state<=0;
end
8'b11110: begin
 enables<=29'b0000000000000010011000000000;
  state<=0;
end
8'b11111: begin
 state<=0;
end
8'b100000:begin
 state<=0;
end
8'b100001:begin
 state<=0;
8'b100010:begin
 state<=0;
end
8'b100011:begin
 enables<=29'b00000000000000101010000000000000;
  state<=0;
end
8'b100100:begin
 state<=0;
end
8'b100101:begin
 state<=0;
```

# 2) AC

```
module AC (input wire [ 4:0] enables,
           output wire [31:0] AC_to_out,
                    output wire
                                        Z,
                    input wire [31:0] R_to_AC,
                    input wire [31:0] ncols to AC,
                    input wire [31:0] nrows to AC,
                    input wire [31:0] rows to AC,
                    input wire [31:0] cols to AC,
                    input wire [31:0] SP1_to_AC,
                    input wire [31:0] SP2 to AC,
                    input wire [31:0] SP3 to AC,
                    input wire [7:0] memory_to_AC,
                    input wire [7:0] Ins to AC,
                    input wire [17:0] NA to AC,
                    input wire
                                        clk
                    );
reg [31:0] AC;
always@(negedge clk) begin
  case (enables)
  5'b1: begin
    AC \le R to AC;
  end
  5'b10010: begin
    AC<=ncols_to_AC;
  end
  5'b10: begin
    AC<=nrows to AC;
  5'b11: begin
    AC<=cols to AC;
  5'b100:begin
    AC<=rows_to_AC;
  end
  5'b101:begin
    AC \le (AC \le 8);
  end
  5'b110:begin
    AC \le (AC >> 8);
  end
  5'b111:begin
    AC \le (AC \le 1);
```

```
end
  5'b1000:begin
    AC \le (AC >> 1);
  end
  5'b1001:begin
    AC<=AC+R_to_AC;
  end
  5'b1010:begin
    AC<=AC^R_to_AC;
  end
  5'b1011:begin
    AC \le 0;
  end
  5'b1100:begin
    AC \le AC + 1;
  end
  5'b1101:begin
    AC \le AC - 1;
  end
  5'b1110:begin
    AC[7:0] <= memory_to_AC;</pre>
  5'b1111:begin
    AC[7:0]<=Ins_to_AC;</pre>
  end
  5'b10000:begin
    AC<=SP1_to_AC;
  end
  5'b10001:begin
    AC[17:0] \le NA to AC;
  5'b10011:begin
    AC \le AC - R to AC;
  end
  5'b10100:begin
    AC<=SP2_to_AC;
  end
  5'b10101:begin
    AC \le SP3 to AC;
  end
  default: begin
  end
  endcase
end
assign AC to out=AC;
assign Z=(AC==0);
endmodule
```

#### 3)Receiver

```
module receiver (input wire Rx,
                                    output reg ready,
                                    input wire ready clr,
                                    input wire clk 5\overline{0}m,
                                    input wire clken,
                                    output reg [7:0] data,
                                    output wire Rx busy
initial begin
      ready = 1'b0; // initialize ready = 0
      data = 8'b0; // initialize data as 00000000
// Define the 4 states using 00,01,10 signals
parameter RX STATE START = 2'b00;
parameter RX STATE DATA
                                   = 2'b01;
                                   = 2'b10;
parameter RX STATE STOP
parameter RX STATE IDLE = 2'b11;
 // This is a 4-bit register
reg [3:0] bit pos = 0; // bit position is a 4-bit register/vector,
initially equal to 000
reg [7:0] scratch = 8'b0; // An 8-bit register assigned to 00000000
reg [3:0] sample=0;
reg [1:0] state=2'b11;
always @(posedge clk 50m) begin
      if (ready clr)
            ready <= 1'b0; // This resets ready to 0</pre>
      if (clken ) begin
            case (state) // Let us consider the 4 states of the receiver
            RX STATE IDLE: begin
               state<=RX STATE START;</pre>
            end
            RX STATE START: begin
            // We define condtions for starting the receiver
                  if (!Rx || sample != 0) // start counting from the
first low sample
                        sample <= sample + 4'b1; // increment by 0001</pre>
                  if (sample == 15) begin // once a full bit has been
sampled
                        state <= RX STATE DATA; // start collecting</pre>
data bits
                        bit pos \leftarrow 0;
                        sample \leq 0;
                        scratch <= 0;</pre>
            end
            RX STATE DATA: begin // We define conditions for starting
the data colleting
                  sample <= sample + 4'b1; // increment by 0001</pre>
                  if (sample == 4'h8) begin // we keep assigning Rx data
until all bits have 01 to 7
```

```
scratch[bit pos[2:0]] <= Rx;</pre>
                        bit pos <= bit pos + 4'b1; // increment by 0001
                  end
                  if (bit pos == 8 \&\& sample == 15) // when a full bit
has been sampled and
                         state <= RX STATE STOP; // bit position has</pre>
finally reached 7, assign state to stop
            end
            RX STATE STOP: begin
                    ^{\star} Our baud clock may not be running at exactly the
                    * same rate as the transmitter. If we thing that
                    * we're at least half way into the stop bit, allow
                    * transition into handling the next start bit.
                  if (sample == 15 \mid \mid (sample >= 8 && !Rx)) begin
                         state <= RX STATE IDLE;</pre>
                        data <= scratch;</pre>
                        ready <= 1'b1;
                        sample <= 0;</pre>
                  end
                  else begin
                         sample <= sample + 4'b1;</pre>
                  end
            end
            default: begin
                  state <= RX_STATE_IDLE; // always begin with state</pre>
assigned to START
            end
            endcase
      end
assign Rx busy=(state!=RX STATE IDLE);
endmodule
```

#### 4)Transmitter

```
input wire [7:0] data in, //input data as an 8-
module transmitter (
bit regsiter/vector
                                     input wire wr en,
//enable wire to start
                                        input wire clk 50m,
                                        input wire clken, //clock
signal for the transmitter
                                        output reg Tx, //a single 1-bit
register variable to hold transmitting bit
                                        output wire Tx busy
//transmitter is busy signal
                                        );
initial begin
      Tx = 1'b1; //initialize Tx = 1 to begin the transmission
end
//Define the 4 states using 00,01,10,11 signals
parameter TX STATE IDLE
                          = 2'b00;
```

```
parameter TX STATE START
                             = 2'b01;
parameter TX STATE DATA
                             = 2'b10;
parameter TX STATE STOP
                             = 2'b11;
reg [7:0] data = 8'h00; //set an 8-bit register/vector as
data, initially equal to 00000000
reg [2:0] bit pos = 3'h0; //bit position is a 3-bit register/vector,
initially equal to 000
reg [1:0] state=2'b00;
//state is a 2 bit register/vector, initially equal to 00
always @(posedge clk 50m) begin
      case (state) //Let us consider the 4 states of the transmitter
      TX STATE IDLE: begin //We define the conditions for idle or NOT-
BUSY state
           if(wr en) begin
                  state <= TX STATE START; //assign the start signal to</pre>
state
                 data <= data in; //we assign input data vector to the
current data
                 bit pos <= 3'h0; //we assign the bit position to zero
           end
      end
      TX STATE START: begin //We define the conditions for the
transmission start state
           if (clken) begin
                 Tx \le 1'b0; //set Tx = 0 after transmission has
started
                 state <= TX STATE DATA;</pre>
           end
      end
      TX STATE DATA: begin
            if (clken) begin
                 if (bit pos == 3'h7) begin//we keep assigning Tx with
the data until all bits have been transmitted from 0 to 7
                       state <= TX STATE STOP; // when bit position has
finally reached 7, assign state to stop transmission
                 end
                 else
                       bit pos <= bit pos + 3'h1; //increment the bit
position by 001
                 Tx <= data[bit pos]; //Set Tx to the data value of the</pre>
bit position ranging from 0-7
           end
      end
      TX STATE STOP: begin
           if (clken) begin
                 Tx <= 1'b1; //set Tx = 1 after transmission has ended
                 state <= TX STATE IDLE; //Move to IDLE state once a</pre>
transmission has been completed
           end
      end
      default: begin
           Tx \le 1'b1; // always begin with Tx = 1 and state assigned
to IDLE
           state <= TX STATE IDLE;</pre>
```

```
end
      endcase
end
assign Tx busy = (state != TX_STATE_IDLE); //We assign the BUSY signal
when the transmitter is not idle
endmodule
5)SP
module SP(input wire clk,
         input wire
                      enable,
                  input wire [31:0] AC to SP,
                 output wire [31:0] SP_to_out
reg [31:0] SP=0;
always@(negedge clk) begin
      if(enable==1'b1)
        SP<=AC_to_SP;
end
assign SP_to_out=SP;
endmodule
6)RX_TX regs
module Rx TX regs(input wire clk,
                   input wire [1:0] enables,
                                   output wire [31:0] RT_to_out
                                    );
reg [31:0] RT=0;
always@(negedge clk) begin
case(enables)
  2'b1: begin
  RT \le RT + 1;
  end
  2'b10: begin
  RT \le 0;
  end
  default: begin
  end
endcase
assign RT_to_out=RT;
endmodule
```

#### 7)Baudrate

```
//This is a baud rate generator to divide a 50MHz clock into a 115200
baud Tx/Rx pair.
//The Rx clock oversamples by 16x.
module baudrate (input wire clk 50m,
                                     input wire Rx allowed,
                                    output wire Rxclk en,
                                    output wire Txclk en
//Our Testbench uses a 50 MHz clock.
//Want to interface to 115200 baud UART for Tx/Rx pair
//Hence, 50000000 / 115200 = 435 Clocks Per Bit.
parameter RX ACC MAX = 50000000 / (115200 * 16);
parameter TX ACC MAX = 50000000 / 115200;
parameter RX ACC WIDTH = $clog2(RX ACC MAX);
parameter TX ACC WIDTH = $clog2(TX ACC MAX);
reg [RX_ACC_WIDTH - 1:0] rx_acc = 0;
reg [TX ACC WIDTH - 1:0] tx acc = 0;
assign Rxclk en = (rx acc == 5'd0) & Rx allowed;
assign Txclk en = (tx acc == 9'd0);
always @(posedge clk 50m) begin
      if (rx \ acc == RX \ ACC \ MAX[RX \ ACC \ WIDTH - 1:0])
            rx acc <= 0;
      else
           rx acc <= rx acc + 5'b1; //increment by 00001</pre>
end
always @(posedge clk_50m) begin
      if (tx acc == TX ACC MAX[TX ACC WIDTH - 1:0])
            tx acc <= 0;
      else
           tx acc <= tx acc + 9'b1; //increment by 000000001</pre>
end
endmodule
8)Address regs
module Address reg(input wire clk,
                     input wire [7:0] Ins,
                                     input wire [17:0] Na,
                                      input wire[1:0] enables,
                                     output wire[17:0] Add to out
```

```
2'b11:begin
    Address_reg<=(Address_reg<<8);
end
default: begin
end
endcase
end
assign Add_to_out=Address_reg;
endmodule</pre>
```

## 9)Next Address reg

```
module Next Address(input wire clk,
                     input wire enables,
                                      input wire[31:0] AC to NA,
                                      output wire[17:0] NA to out
                                      );
req [17:0] NA=0;
always@(negedge clk) begin
 case(enables)
   1'b1: begin
    NA \le AC to NA[17:0];
      end
      default: begin
      end
  endcase
end
assign NA to out=NA;
endmodule
```

## 10)Instruction Unit

```
module IU(input wire clk,
                   output wire [7:0] Ins to out,
                   output reg [7:0] Operands,
                   input wire [2:0] enable,
                   output reg[9:0] PC
                  );
initial begin
  PC=0;
end
reg [9:0] temp;
reg [7:0] Ins=8'b0;
reg [7:0] ins mem[1023:0];
initial begin
   ins mem[0]=8'b11001;
      ins mem[1]=8'b11111;
      ins mem[2]=8'b100001;
      ins mem[3]=8'b1;
      ins mem[4] = 8'b0;
      ins mem[5]=8'b0;
      ins mem[6] = 8'b100;
      ins mem[7]=8'b11001;
      ins mem[8]=8'b100001;
```

```
ins mem[9]=8'b11001;
ins mem[10]=8'b10100;
ins mem[11] = 8'b101;
ins mem[12]=8'b1001;
ins mem[13]=8'b11001;
ins mem[14]=8'b10111;
ins mem[15]=8'b100001;
ins mem[16] = 8'b10110;
ins mem[17]=8'b10100;
ins mem[18]=8'b1111;
ins mem[19]=8'b11001;
ins mem[20]=8'b10111;
ins_mem[21]=8'b110;
ins mem[22]=8'b100001;
ins mem[23]=8'b11001;
ins_mem[24]=8'b10100;
ins mem[25] = 8'b101;
ins mem[26]=8'b1001;
ins mem[27]=8'b11001;
ins mem[28]=8'b10111;
ins mem[29]=8'b10111;
ins mem[30]=8'b10111;
ins mem[31]=8'b100001;
ins mem[32]=8'b10110;
ins mem[33]=8'b10100;
ins mem[34]=8'b10001;
ins mem[35]=8'b11001;
ins mem[36]=8'b100;
ins mem[37] = 8'b11;
ins mem[38]=8'b11010000;
ins mem[39]=8'b10010001;
ins mem[40]=8'b11001;
ins mem[41]=8'b10111;
ins mem[42]=8'b10111;
ins mem[43]=8'b10111;
ins mem[44]=8'b1001;
ins mem[45] = 8'b11;
ins mem[46] = 8'b11;
ins mem[47]=8'b11010000;
ins mem[48]=8'b10010001;
ins mem[49]=8'b100100;
ins mem[50]=8'b10101;
ins mem[51]=8'b11100;
ins_mem[52]=8'b1;
ins mem[53]=8'b101011;
ins mem[54]=8'b100010;
ins mem[55]=8'b10111;
ins mem[56]=8'b100;
ins mem[57] = 8'b11;
ins mem[58]=8'b11010000;
ins mem[59]=8'b10010001;
ins mem[60]=8'b11001;
ins mem[61]=8'b10111;
ins mem[62]=8'b1010;
ins mem[63]=8'b1100;
ins mem[64]=8'b11001;
ins mem[65]=8'b111111;
ins mem[66]=8'b100100;
```

```
ins mem[67]=8'b100101;
ins mem[68]=8'b100001;
ins mem[69]=8'b1;
ins mem[70] = 8'b11;
ins mem[71]=8'b11010000;
ins mem[72]=8'b10010000;
ins mem[73]=8'b11001;
ins mem[74]=8'b100001;
ins mem[75]=8'b10010;
ins mem[76]=8'b10111;
ins mem[77]=8'b1001;
ins_mem[78] = 8'b1110;
ins mem[79]=8'b11101;
ins mem[80]=8'b100001;
ins mem[81]=8'b11001;
ins mem[82]=8'b100100;
ins mem[83]=8'b10000;
ins mem[84]=8'b11000;
ins mem[85]=8'b1001;
ins mem[86]=8'b1011;
ins mem[87]=8'b10101;
ins mem[88]=8'b11100;
ins mem[89]=8'b0;
ins mem[90]=8'b111111111;
ins mem[91]=8'b1110;
ins mem[92]=8'b11000;
ins mem[93]=8'b1001;
ins mem[94]=8'b1101;
ins mem[95]=8'b10101;
ins mem[96]=8'b11100;
ins mem[97]=8'b0;
ins mem[98]=8'b11100010;
ins mem[99]=8'b1110;
ins mem[100] = 8'b1001;
ins mem[101] = 8'b11001;
ins mem[102]=8'b10010;
ins mem[103]=8'b11000;
ins mem[104]=8'b11110;
ins mem[105] = 8'b100001;
ins mem[106]=8'b11001;
ins mem[107]=8'b10100;
ins mem[108]=8'b11111;
ins mem[109]=8'b11001;
ins mem[110] = 8'b10010;
ins mem[111] = 8'b10111;
ins mem[112]=8'b100001;
ins mem[113]=8'b11001;
ins mem[114]=8'b10100;
ins mem[115] = 8'b110;
ins mem[116] = 8'b1001;
ins mem[117] = 8'b100000;
ins mem[118]=8'b11101;
ins mem[119]=8'b11111;
ins mem[120] = 8'b11001;
ins mem[121]=8'b10010;
ins mem[122]=8'b10111;
ins mem[123]=8'b100001;
ins mem[124]=8'b11001;
```

```
ins mem[125]=8'b10100;
ins mem[126]=8'b1001;
ins mem[127] = 8'b100000;
ins mem[128]=8'b11101;
ins mem[129]=8'b111111;
ins mem[130]=8'b11001;
ins mem[131]=8'b10010;
ins mem[132] = 8'b1001;
ins mem[133]=8'b1110;
ins mem[134]=8'b11101;
ins mem[135]=8'b100001;
ins mem[136]=8'b11001;
ins mem[137] = 8'b10100;
ins mem[138] = 8'b110;
ins mem[139] = 8'b1001;
ins mem[140]=8'b100000;
ins mem[141] = 8'b11101;
ins mem[142]=8'b11111;
ins mem[143]=8'b11001;
ins mem[144]=8'b10010;
ins mem[145] = 8'b11000;
ins mem[146]=8'b100001;
ins mem[147]=8'b11001;
ins mem[148]=8'b10100;
ins mem[149] = 8'b110;
ins mem[150] = 8'b110;
ins mem[151] = 8'b1001;
ins mem[152]=8'b100000;
ins mem[153]=8'b11101;
ins mem[154]=8'b111111;
ins mem[155]=8'b11001;
ins mem[156]=8'b10010;
ins mem[157]=8'b11000;
ins mem[158]=8'b100001;
ins mem[159] = 8'b11001;
ins mem[160] = 8'b10100;
ins mem[161] = 8'b110;
ins mem[162] = 8'b1001;
ins mem[163]=8'b100000;
ins mem[164]=8'b11101;
ins mem[165]=8'b11111;
ins mem[166] = 8'b11001;
ins mem[167] = 8'b10010;
ins mem[168]=8'b1001;
ins mem[169] = 8'b1110;
ins mem[170] = 8'b11101;
ins mem[171]=8'b100001;
ins mem[172]=8'b11001;
ins mem[173]=8'b10100;
ins mem[174]=8'b1001;
ins mem[175] = 8'b100000;
ins mem[176]=8'b11101;
ins mem[177] = 8'b111111;
ins mem[178]=8'b11001;
ins mem[179]=8'b10010;
ins mem[180]=8'b10111;
ins mem[181]=8'b100001;
ins mem[182]=8'b11001;
```

```
ins mem[183]=8'b10100;
ins mem[184]=8'b110;
ins mem[185]=8'b1001;
ins mem[186] = 8'b100000;
ins mem[187]=8'b11101;
ins mem[188]=8'b11111;
ins mem[189]=8'b11001;
ins mem[190] = 8'b10010;
ins mem[191]=8'b10111;
ins mem[192]=8'b100001;
ins mem[193]=8'b11001;
ins_mem[194]=8'b10100;
ins mem[195]=8'b1001;
ins mem[196]=8'b100000;
ins mem[197]=8'b11101;
ins_mem[198]=8'b1000;
ins mem[199]=8'b1000;
ins mem[200] = 8'b1000;
ins mem[201] = 8'b1000;
ins mem[202]=8'b11111;
ins mem[203]=8'b11001;
ins mem[204]=8'b10010;
ins mem[205]=8'b100101;
ins mem[206]=8'b100010;
ins mem[207] = 8'b100001;
ins mem[208]=8'b10111;
ins mem[209]=8'b100100;
ins mem[210]=8'b100000;
ins mem[211]=8'b10011;
ins mem[212]=8'b1110;
ins mem[213]=8'b1001;
ins mem[214]=8'b11001;
ins mem[215]=8'b100011;
ins mem[216]=8'b11110;
ins mem[217]=8'b10111;
ins mem[218]=8'b100001;
ins_mem[219]=8'b1101;
ins mem[220]=8'b10111;
ins mem[221]=8'b10111;
ins mem[222]=8'b1100;
ins mem[223]=8'b11011;
ins mem[224] = 8'b0;
ins mem[225]=8'b1011011;
ins mem[226]=8'b11001;
ins mem[227]=8'b10111;
ins mem[228]=8'b1100;
ins mem[229]=8'b1011;
ins mem[230]=8'b10111;
ins mem[231]=8'b10111;
ins mem[232]=8'b1010;
ins mem[233]=8'b11001;
ins mem[234]=8'b10100;
ins mem[235]=8'b1001;
ins mem[236]=8'b11001;
ins mem[237]=8'b10010;
ins mem[238]=8'b100101;
ins mem[239]=8'b100010;
ins mem[240]=8'b100001;
```

```
ins mem[241]=8'b10111;
ins mem[242]=8'b100100;
ins mem[243]=8'b10110;
ins mem[244]=8'b10011;
ins mem[245]=8'b1110;
ins mem[246] = 8'b1001;
ins mem[247]=8'b100011;
ins mem[248]=8'b11101;
ins mem[249]=8'b10111;
ins mem[250]=8'b10111;
ins mem[251]=8'b100001;
ins mem[252]=8'b11011;
ins mem[253] = 8'b0;
ins mem[254]=8'b1010011;
ins mem[255]=8'b11001;
ins mem[256]=8'b10111;
ins mem[257] = 8'b1100;
ins mem[258]=8'b1101;
ins mem[259] = 8'b1001;
ins mem[260] = 8'b1110;
ins mem[261]=8'b10111;
ins mem[262]=8'b11110;
ins mem[263]=8'b11100;
ins mem[264]=8'b1;
ins mem[265]=8'b100010;
ins mem[266]=8'b11001;
ins mem[267]=8'b10100;
ins mem[268]=8'b1001;
ins mem[269]=8'b11001;
ins mem[270] = 8'b10010;
ins mem[271]=8'b100101;
ins mem[272]=8'b100010;
ins mem[273]=8'b100001;
ins mem[274]=8'b10111;
ins mem[275]=8'b100100;
ins mem[276]=8'b10110;
ins_mem[277]=8'b10011;
ins mem[278]=8'b11001;
ins mem[279]=8'b100011;
ins mem[280]=8'b10111;
ins mem[281]=8'b10111;
ins mem[282]=8'b100001;
ins mem[283]=8'b1101;
ins mem[284]=8'b10111;
ins mem[285]=8'b10111;
ins mem[286]=8'b1100;
ins mem[287]=8'b11011;
ins mem[288]=8'b1;
ins mem[289] = 8'b10;
ins mem[290]=8'b11001;
ins mem[291]=8'b100001;
ins mem[292]=8'b10;
ins mem[293] = 8'b0;
ins mem[294]=8'b11110100;
ins mem[295]=8'b100100;
ins mem[296]=8'b11011;
ins mem[297] = 8'b0;
ins mem[298]=8'b101000;
```

```
ins mem[299]=8'b100110;
end
assign Ins_to_out=Ins;
always@(negedge clk) begin
      case(enable)
      3'b1: begin
        Ins=ins mem[PC];
        PC \le PC + \overline{1};
      end
      3'b10: begin
         temp=PC;
        PC[7:0]=ins mem[temp];
        temp=temp+1;
         PC=PC<<8;
        PC[7:0] <= ins_mem[temp];</pre>
      end
      3'b11: begin
        Operands=ins mem[PC];
         PC \le PC + 1;
      end
      3'b100:begin
        PC \le 0;
      default: begin
      end
      endcase
end
endmodule
```

# 11)Data reg

```
module data(input wire clk,
            input wire[31:0] AC to data,
                        input wire[7:0] tr to data,
                  input wire[1:0] enables,
                        output wire[7:0] data_to_out
reg [7:0] data;
always@ (negedge clk) begin
  case(enables)
   2'b1: begin
     data<=AC to data[7:0];</pre>
      end
   2'b10:begin
     data<=tr to data;
      end
      default:begin
      end
  endcase
end
assign data_to_out=data;
endmodule
```

### 12)SDRAM

```
// megafunction wizard: %RAM: 1-PORT%
// GENERATION: STANDARD
// VERSION: WM1.0
// MODULE: altsyncram
// File Name: SDRAM.v
// Megafunction Name(s):
//
              altsyncram
//
// Simulation Library Files(s):
               altera mf
// ********************************
// THIS IS A WIZARD-GENERATED FILE. DO NOT EDIT THIS FILE!
// 18.1.0 Build 625 09/12/2018 SJ Lite Edition
// *******************************
//Copyright (C) 2018 Intel Corporation. All rights reserved.
//Your use of Intel Corporation's design tools, logic functions
//and other software and tools, and its AMPP partner logic
//functions, and any output files from any of the foregoing
//(including device programming or simulation files), and any
//associated documentation or information are expressly subject
//to the terms and conditions of the Intel Program License
//Subscription Agreement, the Intel Quartus Prime License Agreement,
//the Intel FPGA IP License Agreement, or other applicable license
//agreement, including, without limitation, that your use is for
//the sole purpose of programming logic devices manufactured by
//Intel and sold by Intel or its authorized distributors. Please
//refer to the applicable agreement for further details.
// synopsys translate off
`timescale 1 ps / 1 ps
// synopsys translate on
module SDRAM (
    address,
     clock,
     data,
     wren,
     rden,
     q);
     input [17:0] address;
     input clock;
     input [7:0] data;
     input wren;
     input rden;
     output [7:0] q;
`ifndef ALTERA RESERVED QIS
// synopsys translate off
`endif
     tri1 clock;
```

```
`ifndef ALTERA RESERVED QIS
// synopsys translate on
`endif
     wire [7:0] sub wire0;
     wire [7:0] q = sub wire0[7:0];
     altsyncram altsyncram component (
                     .address a (address),
                      .clock0 (clock),
                     .data_a (data),
                     .wren a (wren),
                     .q a (sub wire0),
                     .aclr0 (1'b0),
                     .aclr1 (1'b0),
                     .address b (1'b1),
                     .addressstall a (1'b0),
                     .addressstall b (1'b0),
                     .byteena a (1'b1),
                     .byteena b (1'b1),
                     .clock1 (1'b1),
                     .clocken0 (1'b1),
                     .clocken1 (1'b1),
                     .clocken2 (1'b1),
                     .clocken3 (1'b1),
                     .data b (1'b1),
                     .eccstatus (),
                     .qb(),
                     .rden a (rden),
                     .rden b (1'b1),
                     .wren b (1'b0);
     defparam
          altsyncram component.clock enable input a = "BYPASS",
           altsyncram component.clock enable output a = "BYPASS",
          altsyncram component.intended device family = "Cyclone IV
E",
          altsyncram component.lpm hint = "ENABLE RUNTIME MOD=NO",
          altsyncram_component.lpm_type = "altsyncram",
          altsyncram component.numwords a = 262144,
          altsyncram component.operation mode = "SINGLE PORT",
          altsyncram component.outdata aclr a = "NONE",
          altsyncram component.outdata reg a = "CLOCKO",
          altsyncram_component.power_up_uninitialized = "FALSE",
          altsyncram_component.read_during_write_mode port a =
"NEW DATA NO NBE READ",
          altsyncram component.widthad a = 18,
          altsyncram component.width a = 8,
          altsyncram component.width byteena a = 1;
endmodule
// CNX file retrieval info
// Retrieval info: PRIVATE: ADDRESSSTALL A NUMERIC "0"
// Retrieval info: PRIVATE: AclrAddr NUMERIC "0"
// Retrieval info: PRIVATE: AclrByte NUMERIC "0"
```

```
// Retrieval info: PRIVATE: AclrData NUMERIC "0"
// Retrieval info: PRIVATE: AclrOutput NUMERIC "0"
// Retrieval info: PRIVATE: BYTE ENABLE NUMERIC "0"
// Retrieval info: PRIVATE: BYTE SIZE NUMERIC "8"
// Retrieval info: PRIVATE: BlankMemory NUMERIC "1"
// Retrieval info: PRIVATE: CLOCK ENABLE INPUT A NUMERIC "0"
// Retrieval info: PRIVATE: CLOCK ENABLE OUTPUT A NUMERIC "0"
// Retrieval info: PRIVATE: Clken NUMERIC "0"
// Retrieval info: PRIVATE: DataBusSeparated NUMERIC "1"
// Retrieval info: PRIVATE: IMPLEMENT_IN_LES NUMERIC "0"
// Retrieval info: PRIVATE: INIT_FILE_LAYOUT STRING "PORT_A"
// Retrieval info: PRIVATE: INIT_TO_SIM_X NUMERIC "0"
// Retrieval info: PRIVATE: INTENDED DEVICE FAMILY STRING "Cyclone IV
Ε"
// Retrieval info: PRIVATE: JTAG ENABLED NUMERIC "0"
// Retrieval info: PRIVATE: JTAG ID STRING "NONE"
// Retrieval info: PRIVATE: MAXIMUM DEPTH NUMERIC "0"
// Retrieval info: PRIVATE: MIFfilename STRING ""
// Retrieval info: PRIVATE: NUMWORDS A NUMERIC "262144"
// Retrieval info: PRIVATE: RAM_BLOCK_TYPE NUMERIC "0"
// Retrieval info: PRIVATE: READ DURING WRITE MODE PORT A NUMERIC "3"
// Retrieval info: PRIVATE: RegAddr NUMERIC "1"
// Retrieval info: PRIVATE: RegData NUMERIC "1"
// Retrieval info: PRIVATE: RegOutput NUMERIC "1"
// Retrieval info: PRIVATE: SYNTH WRAPPER GEN POSTFIX STRING "1"
// Retrieval info: PRIVATE: SingleClock NUMERIC "1"
// Retrieval info: PRIVATE: UseDQRAM NUMERIC "1"
// Retrieval info: PRIVATE: WRCONTROL ACLR A NUMERIC "0"
// Retrieval info: PRIVATE: WidthAddr NUMERIC "18"
// Retrieval info: PRIVATE: WidthData NUMERIC "8"
// Retrieval info: PRIVATE: rden NUMERIC "0"
// Retrieval info: LIBRARY: altera mf
altera mf.altera mf components.all
// Retrieval info: CONSTANT: CLOCK ENABLE INPUT A STRING "BYPASS"
// Retrieval info: CONSTANT: CLOCK ENABLE OUTPUT A STRING "BYPASS"
// Retrieval info: CONSTANT: INTENDED_DEVICE_FAMILY STRING "Cyclone IV
// Retrieval info: CONSTANT: LPM HINT STRING "ENABLE RUNTIME MOD=NO"
// Retrieval info: CONSTANT: LPM TYPE STRING "altsyncram"
// Retrieval info: CONSTANT: NUMWORDS A NUMERIC "262144"
// Retrieval info: CONSTANT: OPERATION MODE STRING "SINGLE PORT"
// Retrieval info: CONSTANT: OUTDATA ACLR A STRING "NONE"
// Retrieval info: CONSTANT: OUTDATA REG A STRING "CLOCKO"
// Retrieval info: CONSTANT: POWER_UP_UNINITIALIZED STRING "FALSE"
// Retrieval info: CONSTANT: READ DURING WRITE MODE PORT A STRING
"NEW DATA NO NBE READ"
// Retrieval info: CONSTANT: WIDTHAD A NUMERIC "18"
// Retrieval info: CONSTANT: WIDTH A NUMERIC "8"
// Retrieval info: CONSTANT: WIDTH BYTEENA A NUMERIC "1"
// Retrieval info: USED PORT: address 0 0 18 0 INPUT NODEFVAL
"address[17..0]"
// Retrieval info: USED PORT: clock 0 0 0 0 INPUT VCC "clock"
// Retrieval info: USED PORT: data 0 0 8 0 INPUT NODEFVAL "data[7..0]"
// Retrieval info: USED PORT: q 0 0 8 0 OUTPUT NODEFVAL "q[7..0]"
// Retrieval info: USED PORT: wren 0 0 0 0 INPUT NODEFVAL "wren"
// Retrieval info: CONNECT: @address a 0 0 18 0 address 0 0 18 0
// Retrieval info: CONNECT: @clock0 0 0 0 clock 0 0 0 0
// Retrieval info: CONNECT: @data a 0 0 8 0 data 0 0 8 0
```

```
// Retrieval info: CONNECT: @wren_a 0 0 0 0 wren 0 0 0 0
// Retrieval info: CONNECT: q 0 0 8 0 @q_a 0 0 8 0
// Retrieval info: GEN_FILE: TYPE_NORMAL SDRAM.v TRUE
// Retrieval info: GEN_FILE: TYPE_NORMAL SDRAM.inc FALSE
// Retrieval info: GEN_FILE: TYPE_NORMAL SDRAM.cmp FALSE
// Retrieval info: GEN_FILE: TYPE_NORMAL SDRAM.bsf FALSE
// Retrieval info: GEN_FILE: TYPE_NORMAL SDRAM_inst.v FALSE
// Retrieval info: GEN_FILE: TYPE_NORMAL SDRAM_bb.v FALSE
// Retrieval info: GEN_FILE: TYPE_NORMAL SDRAM_syn.v TRUE
// Retrieval info: LIB_FILE: altera_mf
```