# ARM Instruction Set

## Dr. N. Mathivanan,

Department of Instrumentation and Control Engineering
Visiting Professor,
National Institute of Technology,
TRICHY, TAMIL NADU,
INDIA

#### **Instruction Set Architecture**

- Describes how processor processes instructions
- Makes available instructions, binary codes, syntax, addressing modes, data formats etc.
- ARM defines two separate instruction sets
  - ARM state instruction set 32-bit wide
  - Thumb state instruction set 16-bit wide

#### **ARM State Instruction Set**

#### Features

- 3-address data processing instructions
- Conditional execution of each instruction
- Shift and ALU operations in single instruction
- Load-Store and Load-Store multiple instructions
- Single cycle execution of all instructions
- Instruction set extension through coprocessor instructions

#### Classes of instructions

- Data processing instructions
- Branch instructions
- Load-Store instructions
- Software interrupt instructions
- Program status register instructions
- Coprocessor instructions

## **Data Processing Instructions**

- Perform move, arithmetic, logical, compare and multiply operations
- All operations except multiply instructions are carried out in ALU
- Multiply instructions are carried out in multiplier block
- Data processing instructions do not access memory
- Instructions operate on two 32-bit operands, produce 32-bit result.
- Instructions can pre-process one operand using barrel shifter
- No. of basic instructions: 16 (excluding two basic multiply instrs.)

### Syntax:

```
<opcode>{<cond>}{S} Rd, Rn, n
'cond'- indicates flags to test, 'S' - set condition flags in CPSR
'n' may be 'Rm', '#const' or 'Rs, <shift|rotate> N'
Rd - destination, Rn - 1^{st} operand, Rn/Rm/Rs remains unchanged
```

# Condition codes & flag states tested

| Mnemonic<br>Extension | Condition<br>Tested                       | Cond.<br>Code | Flags<br>Tested | Mnemonic<br>Extension | Condition Tested             | Cond.<br>Code | Flags<br>Tested       |
|-----------------------|-------------------------------------------|---------------|-----------------|-----------------------|------------------------------|---------------|-----------------------|
| EQ                    | Equal                                     | 0000          | Z = 1           | HI                    | Unsigned higher              | 1000          | C=1, Z=0              |
| NE                    | Not Equal                                 | 0001          | Z = 0           | Ls                    | Unsigned Lower or same       | 1001          | C=0, Z=1              |
| CS/HS                 | Carry Set /<br>unsigned higher<br>or same | 0010          | C = 1           | 6E                    | Signed Greater than or Equal | 1010          | N = V                 |
| cc/Lo                 | Carry Clear /<br>unsigned lower           | 0011          | <i>C</i> = 0    | LT                    | Signed Less Than             | 1011          | N ≠ V                 |
| WI                    | Minus /<br>Negative                       | 0100          | N = 1           | <i>6</i> T            | Signed Greater Than          | 1100          | Z = 0 &<br>N = V      |
| PL                    | Plus / Positive<br>or Zero                | 0101          | N = 0           | LE                    | Signed Less Than or Equal    | 1101          | $Z = 1$ or $N \neq V$ |
| V5                    | Overflow                                  | 0110          | V = 1           | AL                    | Always                       | 1110          |                       |
| VC                    | No overflow                               | 0111          | V = 0           | NV                    | Never (Don't use)            | 1111          |                       |

### Examples of shift, rotate operations



### Binary encoding of data processing instructions



#### Immediate constants

- Construction of 32-bit const. using 8-bit value and 4-bit rotation
- Example: MOV r0, #0xFF000000 is MOV r0, #0xFF, 8

  MOV r0, #0xFFFFFFFF is MVN r0, #0x00



EXAMPLE: Write down the assembler assembled equivalent instructions for copying immediate constants with MOV and MVN assembly instructions given below. (verify using Keil  $\mu$ Vision)

MOV r0, #0x00 MOV r0, #0xFF000000 MOV r0, #0xFFFFFFFF

MVN r1, #0x01 MOV r0, #0xFC000003 MOV r0, #0x55555555

Solution: (Demo: Prog01.s)

| Assembly Instruction | Assembled equivalent |
|----------------------|----------------------|
| MOV r0, #0x00        | MOV r0,#0x00         |
| MOV r0, #0xFF00000   | MOV r0,#0xFF,8       |
| MOV r0, #0xFFFFFFF   | MVN r0,#00           |
| MVN r1,#0x01         | MVN r1,#0x01         |
| MOV r0, #0xFC000003  | MOV r0,#0xFF,6       |
| MOV r0, #0x5555555   | Error generated      |

N. Mathivanan

# Basic data processing instructions

| MOV | Move a 32-bit value                                                              | MOV Rd,n    | Rd = n                   |
|-----|----------------------------------------------------------------------------------|-------------|--------------------------|
| MVN | Move negated (logical NOT) 32-bit value                                          | MVN Rd,n    | Rd = ~n                  |
| ADD | Add two 32-bit values                                                            | ADD Rd,Rn,n | Rd = Rn+n                |
| ADC | Add two 32-bit values and carry                                                  | ADC Rd,Rn,n | Rd = Rn+n+C              |
| SUB | Subtract two 32-bit values                                                       | SUB Rd,Rn,n | Rd = Rn-n                |
| SBC | Subtract with carry of two 32-bit values                                         | SBC Rd,Rn,n | Rd = Rn-n+C-1            |
| RSB | Reverse subtract of two 32-bit values                                            | RSB Rd,Rn,n | Rd = n-Rn                |
| RSC | Reverse subtract with carry of two 32-bit values                                 | RSC Rd,Rn,n | Rd = n-Rn+C-1            |
| AND | Bitwise AND of two 32-bit values                                                 | AND Rd,Rn,n | Rd = Rn AND n            |
| ORR | Bitwise OR of two 32-bit values                                                  | ORR Rd,Rn,n | Rd = Rn OR n             |
| EOR | Exclusive OR of two 32-bit values                                                | EOR Rd,Rn,n | Rd = Rn XOR n            |
| BIC | Bit clear. Every '1' in second operand clears corresponding bit of first operand | BIC Rd,Rn,n | Rd = Rn AND (NOT n)      |
| CMP | Compare                                                                          | CMP Rd,n    | Rd-n & change flags only |
| CMN | Compare Negative                                                                 | CMN Rd,n    | Rd+n & change flags only |
| TST | Test for a bit in a 32-bit value                                                 | TST Rd,n    | Rd AND n, change flags   |
| TEQ | Test for equality                                                                | TEQ Rd,n    | Rd XOR n, change flags   |

| MUL | Multiply two 32-bit values | MUL | Rd,Rm,Rs    | Rd = | Rm*Rs      |
|-----|----------------------------|-----|-------------|------|------------|
| MLA | Multiple and accumulate    | MLA | Rd,Rm,Rs,Rn | Rd = | (Rm*Rs)+Rn |

## **Data Processing Instructions - Examples**

```
    ADDS r0,r1,r2, LSL #3; r0=r1+(r2*8),flags change
    CMP r0,#5 ; If r0 == 5, set Z flag ADDEQ r1,r2,r3 ; If Z=1, r1=r2+r3 else skip
```

r0,r0,#0x1

3. AND

4. BIC r0,r1,r2

5. CMN r0, #6400 ; flags change on r0+6400, r0 is same

; status of bottom bit of r0

; 1 in r2 bits clears r1 bits

6. The following program fragment implements 'is the value of 'A' 1 or 5 or 8?' functionality. Let the value of 'A' be in register r0.

```
TEQ r0,#1 ; if r0 == 0, then Z = 1

TEQNE r0,#5 ; if Z != 1 & if r0==5, then Z=1

TEQNE r0,#8 ; if Z != 1 & if r0==8, then Z=1

BNE error ; if Z != 1 branch to report error
```

### • Features of Conditional Execution instructions

Improves execution speed and offers high code density

#### Illustration:

| 'C' Program<br>fragment              | ARM program using branching instructions                              | ARM program using conditional instructions                       |
|--------------------------------------|-----------------------------------------------------------------------|------------------------------------------------------------------|
| <pre>if (r0==0) {     r1=r1+1;</pre> | CMP r0,#0  BNE else  ADD r1,r1,#1                                     | CMP r0,#0  ADDEQ r1,r1,#1  ADDNE r2,r2,#1                        |
| } else { r2=r2+1;                    | B end else ADD r2,r2,#1 end                                           |                                                                  |
| }                                    | Instructions - 5<br>Memory space - 20 bytes<br>No. of cycles - 5 or 6 | Instructions - 3<br>Memory space - 12 bytes<br>No. of cycles - 3 |
|                                      | N. Mathivanan                                                         |                                                                  |

### Questions

1. What is the result of execution of the following?

```
(i) ADD r9,r8,r8,LSL #2
RSB r10,r9,r9 LSL #3

(ii) MOVS r7,r7
RSBMI r7,r7,#00
```

- 2. Place two's complement of -1 in r6.
- 3. Implement ARM assembly program for the 'C' loop:
  if((a==b) && (c==d)) e++;
- 3. Write an ARM instruction that converts ASCII codes of lower case alphabets to upper case.
- 4. Implement (if --- then ---else) functionality using ARM instructions for "Test whether a value in a register is positive or negative, if positive save +1 else save -1 in a register".

### **Branch instructions**

- Divert sequential execution / CALL a subroutine,
- Range: +/- 32 MB from current position (i.e. PC-8), PC relative offset
- Instruction has 24 bits allocated for specifying word offset
- With 24-bit offset append '00' at LSB, extend sign bit, place into PC
- PC is set to point to new address
- How is asm instruction 'here B here' encoded? Ans. 0xEAFFFFFE
  - Hint: [31:28] = 1110, [27:24] = 1010, [23:0] = 24-bit offset

| В   | Branch              | B label   | PC = label, (unconditional branch)          |  |
|-----|---------------------|-----------|---------------------------------------------|--|
| BL  | Branch and Link     | BL label  | LR = PC-4, PC = label, (CALL functionality) |  |
| вх  | Branch and Exchange | BX Rm     | PC = Rm, 'T' bit of CPSR = 1 (to ARM state) |  |
| BLX | Branch with Link    | BLX Rm    | LR = PC-4, PC = Rm, 'T' bit of CPSR = 1     |  |
| DIA | Exchange            | BLX label | LR = PC-4, 'T' bit of CPSR = 1, PC = label  |  |

## **Branch Instructions - Examples**

1. Example of using 'B' instruction:

```
CMP r0,#0 ; check if r0 == 0

BNE r2inc ; if r0!=0 branch to 'r2inc'

ADD r1,r1,#1 ; r1 += 1

B next ; unconditional branch to 'next'

r2inc ADD r2,r2,#1 ; r2 += 1

next ---- ; continue
```

2. Example of using 'BL' instruction

```
BL funct1; save return addr. & subroutine

CMP r0,#5; next instruction

---

func1 ADD r0,r0,#1; subroutine

---; codes

MOV pc,lr; return to program
```

### **Subroutines**

- Called from main program using 'BL' instruction
- The instruction places PC-4 in LR and addr of subroutine in PC
- Last instruction in subroutine is MOV PC, LR or BX LR
- If not a leaf routine (nested subroutine):
  - Store LR in stack using STMxx r13, {....., r14} at entry
  - o Restore LR from stack using LDMxx r13, {..., r14} before exit
- Passing parameters between procedures: Methods -
  - Using Registers, Parameter Block, Stack

## **Branch Instructions - Examples**

3. Example of using 'BX' instruction

```
; ARM state codes
                                ; 32-bit instructions follow
       CODE 32
                                ; address of tcode to r0,
                r0,=tcode+1
       LDR
                                ; +1 to enter Thumb state
                                ; save return address
       MOV
               lr,pc
                                ; branch to thumb code
                \mathbf{r}0
       BX
                                ; ARM code continues
 Thumb state codes
                                ; to begin Thumb code execution
       CODE 16
                                ; Thumb code halfword aligned
               r0,#1
tcode ADD
                                ; return to ARM code & state
                lr
       BX
```

4. Example of using 'BLX' instruction

In the above example replace 'MOY 1 rpc' and 'BX r0' by 'BLX r0'

#### **Load-Store Instructions**

- Single Transfer Instruction
  - Transfers boundary aligned Word/HW/Byte between mem & reg
  - LDR and STR instructions
  - Address of mem loc. is given by Base Addr. +/- Offset
  - Addressing modes: method of providing offset
    - Register addressing A register contains offset
    - Immediate addressing Immediate constant is offset
    - Scaled addressing Offset in a reg is scaled using shift operation
  - o Syntax:

```
<opcode>{<condition>} {<type>}Rd, [Rn{,<offset>}]
```

- <type> H, HS, B, BS
- Rd source/destination register
- Rn Base address
- <offset> 'Rm' or #(0-4095) or 'Rm, <shift>#n'
  N. Mathiyanan

### Single register transfer instructions addressing modes - Examples

1. LDRB r3,[r8,#3]

; load at bottom byte of r3 from mem8[r8+3]

2. STRB r10,[r7,-r4]

; store bottom byte of r10 at mem8[r7-r4]

3. LDRH r1,[r0]

: load at bottom halfword of r1 from mem16[r0]

4. STRH r10, [r7,-r4]

; store bottom halfword of r10 at mem16[r7-r4]

5. LDR r0, [r1,r2]

; r0=mem32[r1+r2]

|     | Addressing mode                         | Instruction             | Operation                               |
|-----|-----------------------------------------|-------------------------|-----------------------------------------|
|     | Register addressing                     | STR Rd, [Rn, Rm]        | mem32[Rn+Rm]=Rd                         |
| STR | Immediate addressing (with offset zero) | STR Rd, [Rn]            | mem32[Rn]=Rd                            |
|     | Immediate addressing                    | STR Rd, [Rn, #offset]   | mem32[Rn+offset]=Rd                     |
|     | Scaled addressing                       | STR Rd, [Rn, Rm LSL #n] | mem32[Rn+(Rm< <n)]=rd< td=""></n)]=rd<> |
|     | Register addressing                     | LDR Rd, [Rn, Rm]        | Rd=mem32[Rn+Rm]                         |
| LDR | Immediate addressing (with offset zero) | LDR Rd, [Rn]            | Rd=mem32[Rn]                            |
|     | Immediate addressing                    | LDR Rd, [Rn, #offset]   | Rd=mem32[Rn+offset]                     |
|     | Scaled addressing                       | LDR Rd [Rn, Rm LSL #n]  | Rd=mem32[Rn+(Rm< <n)]< td=""></n)]<>    |

- Indexing methods (base pointer update options)
  - o Preindexed:

Preindexed with write back (note the exclamation symbol)

Postindexed

<opcode>{<cond>}Rd,[Rn],<offset>

| Indexing      | Instruction      | Operation          |  |
|---------------|------------------|--------------------|--|
| Preindex      | LDR Rd, [Rn, n]  | Rd=[Rn+n],         |  |
| Fremuex       | STR Rd, [Rn, n]  | [Rn+n]=Rd          |  |
| Preindex with | LDR Rd, [Rn, n]! | Rd=[Rn+n],Rn=Rn+n  |  |
| write back    | STR Rd, [Rn, n]! | [Rn+n]=Rd, Rn=Rn+n |  |
| Postindex     | LDR Rd, [Rn], n  | Rd=[Rn],Rn=Rn+n    |  |
| rosinuex      | STR Rd, [Rn], n  | [Rn]=Rd,Rn=Rn+n    |  |

N. Mathivanan

## Indexing methods - Examples

```
; preindex with write back,
1. LDR r0, [r1, #04]!
                                ; r0 = mem32[r1+04], r1 += 04
                                ; preindex,
2. LDR r0, [r1, r2]
                                ; r0 = mem32[r1+r2], r1 not updated
3. LDR r0, [r1], r2 LSR #04; postindex,
                                ; r0 = mem32[r1], r1 += r2 >> 04
                                ; preindex with write back
4. LDRB r7, [r6, #-1]!
                                ; bottom byte of r7 = mem8[r6-1],
                                ; then r6 = r6-1
                                ; preindex with write back,
5. STRH r0, [r1, r2]!
                                ; mem16[r1+r2] = bottom halfword of r0,
                                ; r1 += r2
                                ; postindex,
6. STRH r0, [r1], #04
                                ; mem16[r1] = r0, r1 += 04
```

## **Multiple Load-Store Instructions**

- Transfers data between multiple regs & mem in single instruction
- Instructions: LDM and STM
- Use: stack, block move, temporary store & restore
- Advantages: small code size, single instruction fetch from memory
- Disadvantages: can't be interrupted, increases interrupt latency
- Syntax:

```
<opcode>{<cond>}<mode>Rn{!},<registers>
```

Rn - Base register, "update base reg. after data transfer (option)

| <mode></mode> | Description      | Start address           | End address | Rn!    |
|---------------|------------------|-------------------------|-------------|--------|
| IA            | Increment After  | Rn                      | Rn+N*4-4    | Rn+N*4 |
| IB            | Increment Before | Rn+4                    | Rn+N*4      | Rn+N*4 |
| DA            | Decrement After  | Rn-N*4+4                | Rn          | Rn-N*4 |
| DB            | Decrement Before | Rn-N*4<br>N. Mathivanah | Rn-4        | Rn-N*4 |

Examples

Used in pairs for temp store/restore

STMDA - LDMIB, STMDB - LDMIA

• Store & restore operation by STMIB & LDMDA pair (testprog2)

| Dungung            | RO         | r1         | r2         | r3         | [r0+0x04]  | [r0+0x08]  | [r0+0x0C]  |
|--------------------|------------|------------|------------|------------|------------|------------|------------|
| Program            | 0x00000100 | 0x00000011 | 0x00000022 | 0x00000033 | 0x00000000 | 0x00000000 | 0x00000000 |
| STMIB r0!, {r1-r3} | 0x0000010C | 0x00000011 | 0x00000022 | 0x00000033 | 0x00000011 | 0x00000022 | 0x00000033 |
| MOV r1,#00         | 0x0000010C | 0x00000000 | 0x00000022 | 0x00000033 | 0x00000011 | 0x00000022 | 0x00000033 |
| MOV r2,#00         | 0x0000010C | 0x00000000 | 0x00000000 | 0x00000033 | 0x00000011 | 0x00000022 | 0x00000033 |
| MOV r3,#00         | 0x0000010C | 0x00000000 | 0x00000000 | 0x00000000 | 0x00000011 | 0x00000022 | 0x00000033 |
| LDMDA r0!, {r1-r3} | 0x00000100 | 0x00000011 | 0x00000022 | 0x00000033 | 0x00000011 | 0x00000022 | 0x00000033 |

IΑ

r2

r1

DA

r2

r1

r0

r2

r1

DB

r2

r1

r0

Increasing Address

### Stack operations

- Alternative suffixes to IA, IB, DA and DB
- Full/Empty, Ascending/Descending (FD, FA, ED, EA) (8085 stack-FD)
- o **E.g.**: STMFD r13, {r2, r0, r3-r8, r1}

| Stook type       | Store multiple instruction | Load multiple instruction |  |
|------------------|----------------------------|---------------------------|--|
| Stack type       | (Push operation)           | (Pop operation)           |  |
| Full Descending  | STMFD (STMDB)              | LDMFD (LDMIA)             |  |
| Full Ascending   | STMFA (STMIB)              | LDMFA (LDMDA)             |  |
| Empty Descending | STMED (STMDA)              | LDMED (LDMIB)             |  |
| Empty Ascending  | STMEA (STMIA)              | LDMEA (LDMDB)             |  |

### Swap instructions (also known as semaphore instructions)

| SWP  | Swap a word between register and memory      | SWP Rd, Rm, [Rn]      | temp = mem32[Rn]<br>mem32[Rn] = Rm<br>Rd = temp    |
|------|----------------------------------------------|-----------------------|----------------------------------------------------|
| SWPB | Swap a byte between register and memory N. M | SWPB<br>aRdanRm, [Rn] | <pre>temp = mem8[Rn] mem8[Rn] = Rm Rd = temp</pre> |

# **Software Interrupt Instructions**

- Use: User mode applications to execute OS routines
- When executed, mode changes to supervisor mode
- Syntax: SWI (cond) SWI number
- **Example:** SWI 0x123456
- Return instruction from SWI routine: MOVS PC, r14
- Examples Semihosting
  - Mechanism to communicate & use I/O facilities on host computer running debugger

```
MOV r0, \#0x18 ; program termination LDR r1, =0x20026 ; SVC \#0x123456 ; semihosting CALL
```

Distinguish subroutine call and SWI instruction execution

## Semihosting overview



## **Program Status Register Instructions**

- Instructions to read/write from/to CPSR or SPSR
- **Instructions**: MRS, MSR
- Syntaxes:

```
MRS { < cond > } Rd, < CPSR | SPSR >

MSR { < cond > } < CPSR | SPSR > , Rm

MSR { < cond > } < CPSR | SPSR > _ < fields > , Rm

MSR { < cond > } < CPSR | SPSR > _ < fields > , #immediate
```

- Modifying CPSR, SPSR: Read, Modify and Write back technique
  - Read CPSR/SPSR using MRS
  - Modify relevant bits
  - Transfer to CPSR/SPSR using MSR
- Note:
  - In user mode all fields can be read, but flags alone can be modified

### Examples:

Program to enable FIQ (executed in svc mode)

```
MRS r1,cpsr ; copies CPSR into r1

BIC r1,#0x40 ; clears B6, i.e. FIQ interrupt mask bit

MSR cpsr,r1 ; copies r1 into CPSR
```

Program to change mode (from svc mode to fig mode)

```
MRS r0,cpsr ; get CPSR into r0

BIC r0,r0,0x1F ; clear the mode bits, i.e. 5 LSB bits - B[4:0]

ORR r0,r0,0x11 ; set to FIQ mode

MSR cpsr,r0 ; write r0 into CPSR
```

## **Coprocessor Instructions**

- ARM supports 16 coprocessors
- Coprocessor implemented in hardware, software or both
- Coprocessor contains instruction pipeline, instruction decoding logic, handshake logic, register bank, special processing logic with its own data path.
- It is also connected to data bus like ARM core processor
- Instructions in program memory are available for coprocessors also.
- Works in conjunction with ARM core and process same instruction stream as ARM, but executes only instructions meant for coprocessor and ignores ARM and other coprocessor's instructions
- 3 types of instructions: data processing, register transfer, memory transfer

# • Coprocessor instructions

|      | <del></del>                                | T                     | <u></u>                                    |
|------|--------------------------------------------|-----------------------|--------------------------------------------|
| CDP  | Coprocessor data processing                | CDP p5,2,c12,c10,c3,4 | Coprocessor number 5,                      |
|      |                                            |                       | opcode1 – 2, opcode2 – 4,                  |
|      |                                            |                       | Coprocessor destination register – 12,     |
|      |                                            |                       | Coprocessor source registers – 10 & 3      |
| MCR  | Move to coprocessor from ARM register      | MCR p14,1,r7,c7,c12,6 | Coprocessor number 14,                     |
|      |                                            |                       | opcode1 – 2, opcode2 – 4,                  |
|      |                                            |                       | ARM source register – r7,                  |
|      |                                            |                       | Coprocessor destination registers – 10 & 3 |
| MRC  | Move to ARM register from coprocessor      | MRC p15,5,r4,c0,c2,3  | Coprocessor number 15,                     |
|      |                                            |                       | opcode1 – 5, opcode2 – 3,                  |
|      |                                            |                       | ARM destination register – r4,             |
|      |                                            |                       | Coprocessor source registers – 0 & 2       |
| MCRR | Move to                                    |                       | Coprocessor number 10,                     |
|      | coprocessor from                           | MODD 10 2 4 5 0       | opcode1 – 3,                               |
|      | two ARM                                    | MCRR p10,3,r4,r5,c2   | ARM source registers – r4, r5              |
|      | registers                                  |                       | Coprocessor destination register – 2       |
| MRRC | Move to two ARM registers from coprocessor | MRCC p8,4,r2,r3,c3    | Coprocessor number 8,                      |
|      |                                            |                       | opcode1 – 4,                               |
|      |                                            |                       | ARM destination registers – r2, r3         |
|      |                                            |                       | Coprocessor source register – 3            |

N. Mathivanan

# • Coprocessor instructions continued.....

| LDC | coprocessor<br>register          | LDC p6,c1,[r4]      | Coprocessor number 6, Coprocessor register c1 is loaded with data from memory address in r4.    |
|-----|----------------------------------|---------------------|-------------------------------------------------------------------------------------------------|
|     |                                  | LDC p6,c4,[r2,#4]   | Coprocessor number 6, Coprocessor register c4 is loaded with data from memory address in r2 +4. |
| STC | Store<br>coprocessor<br>register | STC p8,c8,[r2,#4]!  | Coprocessor number 8,  Memory address is [r2] + 4  Store c8 in memory and then r2 =r2+4         |
|     |                                  | STC p8,c9,[r2],#-16 | Coprocessor number 8,  Memory address is [r2]  Store c9 in memory and then r2 =r2-16            |

#### **Thumb State Instruction Set**

- 16-bit instructions (compressed form), executable in Thumb state.
- Instruction decoder decompresses to 32-bit ARM equivalent
- Features:
  - Works on 32-bit values, produces 32-bit addr for mem access
  - Access to low registers (r0-r7) similar to ARM state
  - Restricted access to high registers (r8-r15), MOV, ADD, CMP can access
  - Thumb state enabled by 'T' bit (if set) of CPSR.
  - If enabled, fetches 16-bit code from HW aligned addresses, PC is incremented by two bytes
  - Instructions removed: MLA, RSB, RSC, MSR, MRS, SWP, SWPB and coprocessor instructions;
  - New Instructions: LSL, LSR, ASR, ROR (barrel shifter can't be combined with any instruction)
  - Not conditionally executable (except 'B' branch instruction)

#### Data processing instructions

- 2-addr format, No conditional execution, No 'S' suffix (always ON)
- o MOV, MVN, ADD, ADC, SUB, SBC, MUL, AND, ORR, EOR, BIC,
- o NEG, LSL, LSR, ASR, ROR, CMP, CMN, TST

#### Branch instructions

- Branch instruction ('B') is conditionally executable
- B{cond}, B, BL, BX, BLX

#### Load-Store instructions

- Offset: register, immediate (0-124 words), relative to PC/SP
- LDR, STR, LDMIA, STMIA, PUSH, POP

#### Software interrupt instructions

- Generates exception, Use just 8-bit interpreted value
- Handler enters in ARM mode

Thumb
 decompressor



 Illustration: Thumb uses less memory space than ARM though more instructions are used - Let r1, r2 have value and divisor. The program produces quotient and remainder in r3 and r2.

| MOV r3,#0                      | MOV r3,#0              |
|--------------------------------|------------------------|
| loop SUB r0,r0,r1              | loop ADD r3,#1         |
| ADDGE r3,r3,#1                 | SUB r0,r1              |
| BGE loop                       | BGE loop               |
| ADD r2,r0,r1                   | SUB r3,#1              |
|                                | ADD r2,r0,r1           |
|                                |                        |
| ARM code                       | Thumb code             |
| Instructions: 5                | Instructions: 6        |
| Memory space: 20 bytes N. Math | Memory space: 12 bytes |
|                                |                        |

## **Review Questions**

- 1. What are the features of 32-bit ARM state instructions?
- 2. Illustrate the features of conditional execution of ARM instruction with suitable examples.
- 3. List the classes of ARM state instructions.
- 4. Write down the syntax of data processing class of instructions and explain.
- 5. Implement the multiplication of a register by 35 using 'ADD' and 'RSB' instructions.
- 6. What are the functions of 'TST' and 'BIC' instructions?
- 7. What is result of execution of 'MOV r0, 0x5555555' instruction? Why?

- 8. Write down the instructions providing 'JUMP' and 'CALL' functionalities.
- 9. What is the branching range of branch instructions?
- 10. Write down the syntax of single transfer Load-Store class of instructions and explain.
- 11. Describe the addressing modes of Load-Store instructions.
- 12. Write down an instruction that transfers a word size data into 'r0' register from a memory location at an offset of 16 bytes from a word aligned memory location whose address is in 'r1' register.
- 13. Explain the indexing methods supported by ARM7 Load-Store class of instruction.
- 14. Write down the syntax of Load-Store Multiple instructions. Explain the use of the instructions with examples.
- 15. What are the advantages & disadvantages of Load-Store Multiple instructions?

- 16. What is 'FD' stack? Explain with suitable schematics.
- 17. Write down the pair of load and store multiple instructions that is used in 'EA' type stack.
- 18. An array of words with 25 elements is in memory and the address of first element is in r1 register. Implement the following 'C' statement using ARM instructions. The value 'const' is in r2 register. array[10] = array[5] + const
- 19. Write an ARM7 ALP fragment that implements 'block move' functions assuming the elements of the block are words, the starting address of source block is in 'r9' register, the destination address is in 'r10' register and the size of the block is 8 words.
- 20. What is the basic task of 'SWP' instruction?
- 21. What for the PSR instructions are provided?

- 22. What is the purpose of 'SWI' instruction?
- 23. Write down ARM7 ALP fragments to enable IRQ and change to IRQ mode while processor is running in a privileged mode.
- 24. What are coprocessors? Discuss the support for coprocessors in ARM v4T ISA.
- 25. What are the features of 16-bit Thumb state instructions?
- 26. Illustrate with suitable example: Thumb code offers high code density