

#### IIC2343 - Arquitectura de Computadores

# Ayudantía 2

Profesor: Yadran Eterovic

Ayudantes: Daniel Leal (dlleal@uc.cl), Jessica Hormazabal (jyhormazabal@uc.cl)

## **Preguntas**

### 1. Assembly

- a) Cargue los valores 5 y 17 en los registros \$s1 y \$s2. Considere registros de 1 byte.
- b) Utilizando la arquitectura ISA MEEP MEEP, programe una multiplicación en assembly entre dos números guardados en memoria. Considere que los números a multiplicar están en las direcciones 8 y 9, mientras que el resultado desea guardarse en la dirección 13.
- c) Utilizando la arquitectura ISA MEEP MEEP, programe en assembly un código que le permita sumar N números pares positivos desde el número  $P_0$  en adelante. Asuma que N y  $P_0$  están guardados en la memoria RAM en las direcciones 13 y 21, respectivamente. Guarde el valor final en la dirección 4 de la memoria. Comente si lo encuentra necesario.

## 2. Anexos

## MIPS assembly language

| Category           | Instruction                         | Example             | Meaning                                     | Comments                              |
|--------------------|-------------------------------------|---------------------|---------------------------------------------|---------------------------------------|
|                    | add                                 | add \$s1,\$s2,\$s3  | \$s1 = \$s2 + \$s3                          | Three register operands               |
| Arithmetic         | subtract                            | sub \$s1,\$s2,\$s3  | \$s1 = \$s2 - \$s3                          | Three register operands               |
|                    | add immediate                       | addi \$s1,\$s2,20   | \$s1 = \$s2 + 20                            | Used to add constants                 |
| Data<br>transfer   | load word                           | lw \$s1,20(\$s2)    | \$s1 = Memory[\$s2 + 20]                    | Word from memory to register          |
|                    | store word                          | sw \$s1,20(\$s2)    | Memory[\$s2 + 20] = \$s1                    | Word from register to memory          |
|                    | load half                           | 1h \$s1,20(\$s2)    | \$s1 = Memory[\$s2 + 20]                    | Halfword memory to register           |
|                    | load half unsigned                  | 1hu \$s1,20(\$s2)   | \$s1 = Memory[\$s2 + 20]                    | Halfword memory to register           |
|                    | store half                          | sh \$s1,20(\$s2)    | Memory[\$s2 + 20] = \$s1                    | Halfword register to memory           |
|                    | load byte                           | 1b \$s1,20(\$s2)    | \$s1 = Memory[\$s2 + 20]                    | Byte from memory to register          |
|                    | load byte unsigned                  | 1bu \$s1,20(\$s2)   | \$s1 = Memory[\$s2 + 20]                    | Byte from memory to register          |
|                    | store byte                          | sb \$s1,20(\$s2)    | Memory[\$s2 + 20] = \$s1                    | Byte from register to memory          |
|                    | load linked word                    | 11 \$s1,20(\$s2)    | \$s1 = Memory[\$s2 + 20]                    | Load word as 1st half of atomic swap  |
|                    | store condition, word               | sc \$s1,20(\$s2)    | Memory[\$s2+20]=\$s1;\$s1=0 or 1            | Store word as 2nd half of atomic swap |
|                    | load upper immed.                   | lui \$s1,20         | \$s1 = 20 * 2 <sup>16</sup>                 | Loads constant in upper 16 bits       |
| Logical            | and                                 | and \$s1,\$s2,\$s3  | \$s1 = \$s2 & \$s3                          | Three reg. operands; bit-by-bit AND   |
|                    | or                                  | or \$s1,\$s2,\$s3   | \$s1 = \$s2   \$s3                          | Three reg. operands; bit-by-bit OR    |
|                    | nor                                 | nor \$s1,\$s2,\$s3  | \$s1 = ~ (\$s2   \$s3)                      | Three reg. operands; bit-by-bit NOR   |
|                    | and immediate                       | andi \$s1,\$s2,20   | \$s1 = \$s2 & 20                            | Bit-by-bit AND reg with constant      |
|                    | or immediate                        | ori \$s1,\$s2,20    | \$s1 = \$s2   20                            | Bit-by-bit OR reg with constant       |
|                    | shift left logical                  | sll \$s1,\$s2,10    | \$s1 = \$s2 << 10                           | Shift left by constant                |
|                    | shift right logical                 | srl \$s1,\$s2,10    | \$s1 = \$s2 >> 10                           | Shift right by constant               |
| Conditional branch | branch on equal                     | beq \$s1,\$s2,25    | if (\$s1 == \$s2) go to<br>PC + 4 + 100     | Equal test; PC-relative branch        |
|                    | branch on not equal                 | bne \$s1,\$s2,25    | if (\$s1!= \$s2) go to<br>PC + 4 + 100      | Not equal test; PC-relative           |
|                    | set on less than                    | slt \$s1,\$s2,\$s3  | if (\$s2 < \$s3) \$s1 = 1;<br>else \$s1 = 0 | Compare less than; for beq, bne       |
|                    | set on less than<br>unsigned        | sltu \$s1,\$s2,\$s3 | if (\$s2 < \$s3) \$s1 = 1;<br>else \$s1 = 0 | Compare less than unsigned            |
|                    | set less than immediate             | slti \$s1,\$s2,20   | if (\$s2 < 20) \$s1 = 1;<br>else \$s1 = 0   | Compare less than constant            |
|                    | set less than<br>immediate unsigned | sltiu \$s1,\$s2,20  | if (\$s2 < 20) \$s1 = 1;<br>else \$s1 = 0   | Compare less than constant unsigned   |
| Unconditional      | jump                                | j 2500              | go to 10000                                 | Jump to target address                |
|                    | jump register                       | jr \$ra             | go to \$ra                                  | For switch, procedure return          |
| jump               | jump and link                       | jal 2500            | \$ra = PC + 4; go to 10000                  | For procedure call                    |

Figura 1: ISA de un computador MIPS

|                                                      |               |        | STRUCTION   | Meaning                                                           |
|------------------------------------------------------|---------------|--------|-------------|-------------------------------------------------------------------|
| ADD                                                  | \$51,         | \$52,  | E2 <b>2</b> | \$51 = \$52 + \$53                                                |
| SUB                                                  | \$51,         | \$52   | \$53        | \$51 = \$52 - \$53                                                |
| ADDI                                                 | \$51,         | \$52   | Lit         | \$\$1 = \$\$2 + Lit                                               |
| HND                                                  | \$51,         | 352    | E2\$.       | \$51 = \$52 x \$S3                                                |
| OR                                                   | \$\$1,        | \$52   | £2\$,       | 351 = 152 v \$53                                                  |
| ANDI                                                 | \$51;         | \$25   | Lit         | \$51 = \$52 1 Lit                                                 |
| OR;                                                  | \$51,         | \$52   | LIT         | \$\$1 = \$52 V Lit                                                |
| SU                                                   | \$51;         | 225    | Lit         | \$\$1 = \$\$2 \ Lit<br>\$\$1 = \$\$2 \ Lit<br>\$\$1 = \$\$2 \ Lit |
| SRL                                                  | \$51,         | \$52   | Lit         | \$51 = \$52 >> Lit<br>if (\$51 == \$52) 60 to PC + Lit            |
| BEQ                                                  | \$ 51,        | \$52,  | Lit         | if (\$51 == \$52) GO TO PC + Lit                                  |
| BNE                                                  | <b>\$</b> 51, | \$52,  | Lit         | if (\$\$1 != \$\$2) 60 TO PC+Lit                                  |
| 7                                                    | Lit'          |        |             | 60 TO L;+                                                         |
| LB .                                                 | \$51,         | Lit(\$ | 52)         | \$51= Monory L\$52+Li+                                            |
| SB                                                   | \$51,         | LITL   | \$52)       | Mongay [\$52 + Lit] = \$51                                        |
| MOV                                                  | \$51,         | \$52   |             | \$51 = \$52<br>\$51 = Lit                                         |
| MOVI                                                 | \$57,         | Lit    |             | \$\$1 = L;T                                                       |
| ADD<br>ADD<br>ADD<br>ADD<br>ADD<br>ADD<br>ADD<br>ADD | ,             |        |             |                                                                   |

Figura 2: ISA de un computador MEEP MEEP