# **NC State University**

# **Department of Electrical and Computer Engineering**

# **ECE 745 ASIC VERIFICATION**

**Fall 2015** 

# LC3 MICROCONTROLLER VERIFICATION COVERAGE REPORT

Group 23

#### Introduction

The objective of the project was to completely verify the LC3 microcontroller using a reusable and fully layered test-bench for the verification.

A standard and efficient environment structure was created to finish the verification task. In the structure different System Verilog classes/modules/programs are used to create the transaction, generator, driver, environment, scoreboard and so on. The transactions are communicated between the classes using the SV Mailboxes with handshakes controlling synchronization. Golden references are created in

#### **Running Procedures**

- 1. Open the Verification file and add all the required .vp and .v files.
- Open the code in terminal and perform add modelsim10.3b and setenv MODELSIM modelsim.ini.
- 3. Then do a vlog of the .v and .vp files using the following commands.

4. Since the modelsim.ini we are using is of the version mti\_lib, use the following vlib command

- 5. Then to compile the .sv files use the following command vlog -sv Testbench.sv
- 6. Then for vsim, do the following vsim -novopt top testbench &
- 7. Once Modelsim opens, just use the compile.do command and this will generate the waveforms and run the simulation.
- 8. Let the simulation run for at least 2,000,000 ns. After this time the coverage will saturate.

## **Cover Groups**

4 Cover Groups are created, MEM\_OPR\_cg, OPR\_SEQ\_cg, ALU\_OPR\_cg and CTRL\_OPR\_cg. In each of them different cover points are created. The definitions all all following the rules provided in Verification\_Plan.doc by Teaching Assistant, however, some changes or special attention have been made to some of them shown below.

1. Cover Group MEM OPR cg

| Cover Point    | Description                                                                                                  |
|----------------|--------------------------------------------------------------------------------------------------------------|
| Cov_mem_opcode | <pre>bins LD_b = {LD }; bins LDR_b = {LDR}; bins LDI_b = {LDI}; bins LEA_b = {LEA}; bins ST_b = {ST };</pre> |

|                                                    | bins STR_b = {STR};<br>bins STI_b = {STI};                                                     |  |  |  |  |
|----------------------------------------------------|------------------------------------------------------------------------------------------------|--|--|--|--|
| Cov_BaseR_LDR                                      | bins LDR_BaseR[] = {[3'b000:3'b111]};                                                          |  |  |  |  |
| Cov_BaseR_STR                                      | bins STR_BaseR[] = {[3'b000:3'b111]};                                                          |  |  |  |  |
| Cov_SR_ST                                          | bins ST_SR[] = {[3'b000:3'b111]};                                                              |  |  |  |  |
| Cov_SR_STI                                         | bins STI_SR[] = {[3'b000:3'b111]};                                                             |  |  |  |  |
| Cov_SR_STR                                         | bins STR_SR[] = {[3'b000:3'b111]};                                                             |  |  |  |  |
| Cov_DR_LD                                          | bins LD_DR[] = {[3'b000:3'b111]};                                                              |  |  |  |  |
| Cov_DR_LDR                                         | bins LDR_DR[] = {[3'b000:3'b111]};                                                             |  |  |  |  |
| Cov_DR_LDI                                         | bins LDI_DR[] = {[3'b000:3'b111]};                                                             |  |  |  |  |
| Cov_DR_LEA                                         | bins LEA_DR[] = {[3'b000:3'b111]};                                                             |  |  |  |  |
| Cov_PCoffset9                                      | option.auto_bin_max = 8;                                                                       |  |  |  |  |
| Cov_PCoffset6_LDR & STR                            | option.auto_bin_max = 8;                                                                       |  |  |  |  |
| Cov_PCoffset9_c                                    | bins PCoffset9_c_high=<br>{9'b111111111};<br>bins PCoffset9_c_low= {9'b000000000};             |  |  |  |  |
| Cov_PCoffset6_c                                    | bins PCoffset6_c_high= {6'b111111};<br>bins PCoffset6_c_low= {6'b000000};                      |  |  |  |  |
| Xc_BaseR_DR_offset6 //only covers<br>PCoffset6_LDR | ignore_bins others = binsof(Cov_mem_opcode) intersect {LDR, LD, LDI, STI, ST, LEA}             |  |  |  |  |
| Xc_BaseR_SR_offset6 //only covers<br>PCoffset6_STR | <pre>ignore_bins others = binsof(Cov_mem_opcode) intersect {STR, LD, LDI, STI, ST, LEA};</pre> |  |  |  |  |

## 2. Cover Group ALU\_OPR\_cg

| Cover Point                                                                                                              | Description                                                       |  |  |
|--------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|--|--|
| Cov_alu_opcode                                                                                                           | bins ADD_b = {ADD};<br>bins AND_b = {AND};<br>bins NOT_b = {NOT}; |  |  |
| Cov_alu_opcode_AND_ADD //Instead of directly set cover point for the entire alu_opcode, we split them into two groups to | bins AND_p = {AND};<br>bins ADD_p = {ADD};                        |  |  |

|                                                                                                                   | Ţ                                                                                          |  |  |  |  |
|-------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|--|--|--|--|
| serve Xc_opcode_imm_en, Xc_opcode_dr_sr1_imm5, Xc_opcode_dr_sr1_sr2, Xc_Cov_opr_zero_ALL1 and Xc_Cov_opr_pos_neg. |                                                                                            |  |  |  |  |
| Cov_alu_opcode_NOT                                                                                                | bins NOT_p = {NOT};                                                                        |  |  |  |  |
| Cov_imm_en                                                                                                        | bins HIGH = {1'b1};<br>bins LOW = {1'b0}                                                   |  |  |  |  |
| Cov_SR1                                                                                                           | bins ALU_SR1[] = {[0:7]};                                                                  |  |  |  |  |
| Cov_SR2                                                                                                           | bins ALU_SR2[] = {[0:7]};                                                                  |  |  |  |  |
| Cov_DR                                                                                                            | bins ALU_DR[] = {[0:7]};                                                                   |  |  |  |  |
| Cov_imm5                                                                                                          | bins IMM[] = {[5'b00000:5'b11111]};                                                        |  |  |  |  |
| Xc_opcode_imm_en //only covers<br>Cov_alu_opcode_AND_ADD                                                          | cross Cov_alu_opcode_AND_ADD,Cov_imm_en;                                                   |  |  |  |  |
| Xc_opcode_dr_sr1_imm5 //only covers<br>Cov_alu_opcode_AND_ADD                                                     | cross Cov_alu_opcode_AND_ADD,Cov_SR1,Cov _DR,Cov_imm5 iff(ev.de_gr.Instr_dout[5] == 1'b1); |  |  |  |  |
| Xc_opcode_dr_sr1_sr2 //only covers<br>Cov_alu_opcode_AND_ADD                                                      | cross Cov_alu_opcode_AND_ADD,Cov_SR1,Cov _SR2,Cov_DR iff(ev.de_gr.Instr_dout[5] == 1'b0);  |  |  |  |  |
| Cov_aluin1                                                                                                        | option.auto_bin_max = 8;                                                                   |  |  |  |  |
| Cov_aluin1_corner                                                                                                 | bins aluin1_corner_high = {16'h0000};<br>bins aluin1_corner_low = {16'hFFFF};              |  |  |  |  |
| Cov_aluin2                                                                                                        | option.auto_bin_max = 8;                                                                   |  |  |  |  |
| Cov_aluin2_corner                                                                                                 | bins aluin2_corner_high = {16'h0000};<br>bins aluin2_corner_low = {16'hFFFF};              |  |  |  |  |
| Xc_opcode_aluin1                                                                                                  | cross Cov_alu_opcode,Cov_aluin1_corner;                                                    |  |  |  |  |
| Xc_opcode_aluin2                                                                                                  | cross Cov_alu_opcode,Cov_aluin2_corner;                                                    |  |  |  |  |
| Xc_Cov_opr_zero_ALL1 //only covers<br>Cov_alu_opcode_AND_ADD                                                      | cross Cov_alu_opcode_AND_ADD,Cov_aluin1_co rner,Cov_aluin2_corner;                         |  |  |  |  |
| Cov_aluin1_alt01 //0 coverage                                                                                     | bins aluin1_alt01 = {16'b0101010101010101}                                                 |  |  |  |  |
|                                                                                                                   | ;<br>bins aluin1_alt10 = {16'b1010101010101010}                                            |  |  |  |  |
|                                                                                                                   | ;<br>bins others = default;                                                                |  |  |  |  |
|                                                                                                                   |                                                                                            |  |  |  |  |

| Cov_aluin2_alt01 //0 coverage                              | bins aluin2_alt01 = {16'b01010101010101010}; bins aluin2_alt10 = {16'b101010101010101010}; bins others = default; |  |  |  |  |
|------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Xc_Cov_opr_alt01_alt10 //0 coverage                        | cross Cov_alu_opcode,Cov_aluin1_alt01,Cov_aluin 2_alt01 iff(ev.de_gr.Instr_dout[15:12] != NOT);                   |  |  |  |  |
| Cov_aluin1_pos_neg                                         | bins aluin1_pos = {1'b0};<br>bins aluin1_neg = {1'b1};                                                            |  |  |  |  |
| Cov_aluin2_pos_neg                                         | bins aluin2_pos = {1'b0};<br>bins aluin2_neg = {1'b1};                                                            |  |  |  |  |
| Xc_Cov_opr_pos_neg //only covers<br>Cov_alu_opcode_AND_ADD | cross Cov_alu_opcode_AND_ADD,Cov_aluin1_po s_neg,Cov_aluin2_pos_neg;                                              |  |  |  |  |

# 3. Cover Group CTRL\_OPR\_cg

| Cover Point     | Description                                                                     |
|-----------------|---------------------------------------------------------------------------------|
| Cov_ctrl_opcode | bins BR_b = {BR};<br>bins JMP_b = {JMP};                                        |
| Cov_BaseR       | bins BaseR_JMP[] = {[0:7]};                                                     |
| Cov_NZP         | bins $NZP_JMP = \{7\};$                                                         |
| Cov_PSR         | bins psr_JMP_1 = {1};<br>bins psr_JMP_2 = {2};<br>bins psr_JMP_4 = {4};         |
| Cov_PCoffset9   | option.auto_bin_max = 8;                                                        |
| Cov_PCoffset9_c | bins pcoffset9_corner_low = {9'h000};<br>bins pcoffset9_corner_high = {9'h1FF}; |
| Xc_NZP_PSR      | cross Cov_NZP,Cov_PSR;                                                          |

## 4. Cover Group OPR\_SEQ\_cg

| Cover Point      | Description                         |
|------------------|-------------------------------------|
| Cov_opcode_order | bins ALU_Memory = (AND, ADD, NOT => |

|                      | LD, LDR, LDI, LEA, ST, STR, STI);<br>bins Memory_Control = (LD, LDR, LDI,<br>LEA, ST, STR, STI => AND, ADD, NOT );<br>bins Memory_ALU = (LD, LDR, LDI, LEA,<br>ST, STR, STI => AND, ADD, NOT ); |
|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Cov_mem_opcode_temp  | bins LD_b = {LD };<br>bins LDR_b = {LDR};<br>bins LDI_b = {LDI};<br>bins LEA_b = {LEA};<br>bins ST_b = {ST };<br>bins STR_b = {STR};<br>bins STI_b = {STI};                                     |
| Cov_alu_opcode_temp  | bins ADD_b = {ADD};<br>bins AND_b = {AND};<br>bins NOT_b = {NOT};                                                                                                                               |
| Cov_ctrl_opcode_temp | bins BR_b = {BR};<br>bins JMP_b = {JMP};                                                                                                                                                        |

#### **Cover Properties**

Assertions were also coded in the probe interface file to verify the different scenarios and sequences of the DUT (mainly the controller). They are being covered to make sure these assertions have been exercised by the test cases. In our project we added 8 kinds of properties in the test bench to assert some important properties.

#### 1. Reset Behaviour:

```
property reset_if; reset |-> ##1 (pc == 16'h3000);

property reset_dc; reset |-> ##1 (!((Mem_Control)||(W_Control)||(E_Control)||(IR)||(npc_out)));

property reset_ex; reset |-> ##1 (!((Mem_Control_out)||(W_Control_out)||(dr)||(NZP)||(IR_Exec)||(aluout)||(pcout)||(M_Data)));

property reset_wb; reset |-> ##1 (!psr);

property reset_ctrl; reset |-> ##1 (!psr);

property reset_decode)||(enable_execute)||(enable_writeback)))&&(!(enable_updatePC)&&(enable_efetch)&&(mem_state==2'b11));
```

#### 2. Br taken:

```
property CTRL_br_taken_jmp;
|(NZP & psr) |-> br_taken;
```

#### 3. Enable\_Fetch, Enable\_decode, Enable\_execute

property CTRL enable fetch low;

```
(IR[15:12] == 4'b0011 \parallel IR[15:12] == 4'b0111 \parallel IR[15:12] == 4'b0010 \parallel IR[15:12] ==
4'b0110 \parallel IR[15:12] == 4'b1010 \parallel IR[15:12] == 4'b1011 \parallel IMem dout[15:12] == 4'b0000 \parallel
IMem dout[15:12] == 4'b1100) => !enable fetch;
property CTRL enable fetch rise1;
(IR[15:12] == 4'b0011 \parallel IR[15:12] == 4'b0111 \parallel IR[15:12] == 4'b0010 \parallel IR[15:12] ==
4'b0110) |=> ##1 enable fetch;
property CTRL enable fetch rise2;
(IR[15:12] == 4'b1010 \parallel IR[15:12] == 4'b1011) \mid => \#\# 2 \text{ enable fetch};
property CTRL enable fetch rise3;
(IMem\_dout[15:12] == 4'b0000) \parallel (IMem\_dout[15:12] == 4'b1100) \mid => \#\#3
enable fetch;
property CTRL enable decode fall1;
(IR[15:12] == 4'b0011 \parallel IR[15:12] == 4'b0111 \parallel IR[15:12] == 4'b0010 \parallel IR[15:12] ==
4'b0110 || IR[15:12] == 4'b1010 || IR[15:12] == 4'b1011 ) |=> !enable decode;
property CTRL enable decode fall2;
(IMem dout[15:12] == 4'b0000 \parallel IMem dout[15:12] == 4'b1100) \mid => ##1
!enable decode;
property CTRL enable decode rise1;
(IR[15:12] == 4'b0011 \parallel IR[15:12] == 4'b0111 \parallel IR[15:12] == 4'b0010 \parallel IR[15:12] ==
4'b0110) |=> ##1 enable decode;
property CTRL enable decode rise2;
(IR[15:12] == 4'b1010 \parallel IR[15:12] == 4'b1011) \mid => \#\#2 \text{ enable decode};
property CTRL enable decode rise3;
(IMem dout[15:12] == 4'b0000) \parallel (IMem dout[15:12] == 4'b1100) \mid => ##4
enable_decode;
property CTRL enable execute fall1;
(IR[15:12] == 4'b0011 \parallel IR[15:12] == 4'b0111 \parallel IR[15:12] == 4'b0010 \parallel IR[15:12] ==
4'b0110 \parallel IR[15:12] == 4'b1010 \parallel IR[15:12] == 4'b1011) \mid => !enable execute;
property CTRL enable execute fall2;
(IMem\_dout[15:12] == 4'b0000 || IMem\_dout[15:12] == 4'b1100) |=> ##2
!enable execute;
property CTRL enable execute rise1;
(IR[15:12] == 4'b0011 \parallel IR[15:12] == 4'b0111 \parallel IR[15:12] == 4'b0010 \parallel IR[15:12] ==
4'b0110) |=> ##1 enable_execute;
property CTRL enable execute rise2;
(IR[15:12] == 4'b1010 \parallel IR[15:12] == 4'b1011) \mid => \#\#2 \text{ enable execute};
property CTRL enable execute rise3;
(IMem dout[15:12] == 4'b0000) \parallel (IMem dout[15:12] == 4'b1100) \mid=> ##5
```

```
enable_execute;
property CTRL_enable_writeback_fall1;
(IR[15:12] == 4'b0011 \parallel IR[15:12] == 4'b0111 \parallel IR[15:12] == 4'b0010 \parallel IR[15:12] ==
4'b0110 \parallel IR[15:12] == 4'b1010 \parallel IR[15:12] == 4'b1011) \mid => !enable writeback;
property CTRL_enable_writeback_fall2;
(IMem_dout[15:12] == 4'b0000 || IMem_dout[15:12] == 4'b1100) |=> ##2
!enable_writeback;
property CTRL enable writeback rise1;
(IR[15:12] == 4'b0010 \parallel IR[15:12] == 4'b0110) \mid => \#\#1 \text{ enable writeback};
property CTRL enable writeback rise2;
(IR[15:12] == 4'b0011 \parallel IR[15:12] == 4'b0111 \parallel IR[15:12] == 4'b1010) \mid => ##2
enable writeback;
property CTRL_enable_writeback_rise3;
(IR[15:12] == 4'b1011) => ##3 enable writeback;
property CTRL enable writeback rise4;
(IMem\_dout[15:12] == 4'b0000) \parallel (IMem\_dout[15:12] == 4'b1100) \mid => ##6
enable_writeback;
4. Bypass_alu:
property CTRL bypass alu 1 AA;
((IR[15:12] == 4'b0001) \parallel (IR[15:12] == 4'b0101) \parallel (IR[15:12] == 4'b1001)) \&\&
((IR\_Exec[15:12] == 4'b0001) \parallel (IR\_Exec[15:12] == 4'b0101) \parallel (IR\_Exec[15:12] ==
4'b1001)
\| (IR Exec[15:12] == 4'b1110) \&\& (IR Exec[11:9] == IR[8:6]) \| > bypass alu 1 == 1'b1;
property CTRL_bypass_alu_2_AA;
((IR[15:12] == 4'b0001) \parallel (IR[15:12] == 4'b0101) \parallel (IR[15:12] == 4'b1001)) \&\&
((IR \ Exec[15:12] == 4'b0001) \parallel (IR \ Exec[15:12] == 4'b0101) \parallel (IR \ Exec[15:12] ==
4'b1001)
bypass alu 2 == 1'b1;
property CTRL bypass alu 1 AL;
4'b1001)) && (IR[15:12] == 4'b0110) && (IR Exec[11:9] == IR[8:6]) |-> bypass alu 1 ==
1'b1;
property CTRL_bypass_alu_1_AS;
4'b1001)) && (IR[15:12] == 4'b0111) && (IR Exec[11:9] == IR[8:6]) |-> bypass alu 1 ==
1'b1;
5. Bypass_mem:
property CTRL_bypass_mem_1_LA;
((IR Exec[15:12] == 4'b0010) \parallel (IR Exec[15:12] == 4'b0110) \parallel (IR Exec[15:12] ==
```

```
4'b1010) && ((IR[15:12] == 4'b0001) || (IR[15:12] == 4'b0101) || (IR[15:12] == 4'b1001))
&&
(IR Exec[11:9] == IR[8:6]) \mid -> bypass mem 1 == 1'b1;
property CTRL bypass mem 2 LA;
((IR Exec[15:12] == 4'b0010) \parallel (IR Exec[15:12] == 4'b0110) \parallel (IR Exec[15:12] ==
4'b1010) && ((IR[15:12] == 4'b0001) || (IR[15:12] == 4'b0101) || (IR[15:12] == 4'b1001))
((IR Exec[11:9] == IR[2:0]) \&\& (IR[5] == 1'b0)) | -> bypass mem 2 == 1'b1;
6. Memory State Machine Coverage:
property CTRL mem state 3 1;
(mem state == 2'b11) && ((IR[15:12] == 4'b1010) || (IR[15:12] == 4'b1010))
|=> mem state == 2'b01:
property CTRL mem state 3 0;
(mem state == 2'b11) && (IR[15:12] == 4'b1010) |=> mem state == 2'b01 \#1
mem state == 2'b00;
property CTRL mem state 3 2;
(mem state == 2'b11) && (IR[15:12] == 4'b1011) |=> mem state == 2'b01 \#1
mem state == 2'b10;
property CTRL mem state 2 3;
(mem state == 2'b10) && (complete data == 1) |=> mem state == 2'b11;
property CTRL mem state 0 3;
(mem state == 2'b00) && (complete data == 1) |=> mem state == 2'b11;
property CTRL mem state 1 2;
(mem state == 2'b01) \&\& (IR Exec[15:12] == 4'b1011) |=> mem state == 2'b10;
property CTRL mem state 1 0;
(mem state == 2'b01) && (IR Exec[15:12] == 4'b1010) |=> mem state == 2'b00;
7. Memory State Machine flow:
property CTRL enable mem state LDI;
(IR[15:12] == 4'b1010) => mem state == 2'b01 ##1 mem state == 2'b00 ##1
mem state == 2'b11;
property CTRL enable mem state STI;
(IR[15:12] == 4'b1011) => mem state == 2'b01 ##1 mem state == 2'b10 ##1
mem state == 2'b11;
property CTRL enable mem state STI LDI;
(IR[15:12] == 4'b1010 \parallel IR[15:12] == 4'b1011) \mid => mem state == 2'b01 ##2
mem state == 2'b11;
property CTRL enable mem state ST STR;
(IR[15:12] == 4'b0011 \parallel IR[15:12] == 4'b0111) \mid => mem state == 2'b10 \#1
mem state == 2'b11;
```

```
property CTRL_enable_mem_state_LD_LDR; (IR[15:12] == 4'b0010 || IR[15:12] == 4'b0110 ) |=> mem_state == 2'b00 ##1 mem_state == 2'b11;
```

#### 8. Writeback Enable after STORE and LOAD

```
property CTRL_enable_wb_ST; (IMem_dout[15:12] == 4'b0111 || IMem_dout[15:12] == 4'b0011) |=> ##2 !enable_writeback ##2 enable_writeback;
```

#### **Simulation Results**

The test bench needs to run many enough simulations to reach as high coverage as possible. In our own tests, after running enough time (larger than 2,000,000 ns) the coverage will saturate into 98.95%.

### Recursive Hierarchical Coverage Details:

| Total Coverage: |      |      |      | 99.75% | 98. 95% |         |          |
|-----------------|------|------|------|--------|---------|---------|----------|
| Coverage        | Туре | Bins | Hits | Misses | Weight  | % Hit   | Coverage |
| Covergrou       | ıps  | 6421 | 6405 | 16     | 1       | 99.75%  | 96. 87%  |
| Directive       | s    | 45   | 45   | 0      | 1       | 100.00% | 100.00%  |
| Assertion       | ıs   | 69   | 69   | 0      | 1       | 100.00% | 100.00%  |

It's not reaching 100% because and only because alt01 and alt02 under ALU\_OPG\_cg cover group are not covered (and surely corresponding cross cover points including them). The screenshots of the coverage report will show this 0 coverage below. We can, however, add directive test cases to make it reach 100%.

#### 1. Cover Group MEM OPR cg (reaches 100%)

| Covergroup type:MEM OPR cg                                                                                                |          |            |                     |         |         | 100.00%  | 100. 00%  |
|---------------------------------------------------------------------------------------------------------------------------|----------|------------|---------------------|---------|---------|----------|-----------|
| Coverpoints / Bins                                                                                                        | At Least | Total Bins | Covered Bins (Hits) | % Hit   | Goa1    | Coverage | % of Goal |
| Coverpoint: Cov mem opcode                                                                                                |          | 7          | 7                   | 100.00% | 100.00% | 100.00%  | 100.00%   |
| Coverpoint: Cov BaseR LDR                                                                                                 |          | 8          | 8                   | 100.00% | 100.00% | 100.00%  | 100.00%   |
| Coverpoint: Cov BaseR STR                                                                                                 |          | 8          | 8                   | 100.00% | 100.00% | 100.00%  | 100.00%   |
| Coverpoint: Cov SR ST                                                                                                     |          | 8          | 8                   | 100.00% | 100.00% | 100.00%  | 100.00%   |
| Coverpoint: Cov SR STI                                                                                                    |          | 8          | 8                   | 100.00% | 100.00% | 100.00%  | 100.00%   |
| Coverpoint: Cov SR STR                                                                                                    |          | 8          | 8                   | 100.00% | 100.00% | 100.00%  | 100.00%   |
| Coverpoint: Cov DR LD                                                                                                     |          | 8          | 8                   | 100.00% | 100.00% | 100.00%  | 100.00%   |
| Coverpoint: Cov DR LDR                                                                                                    |          | 8          | 8                   | 100.00% | 100.00% | 100.00%  | 100.00%   |
| Coverpoint: Cov DR LDI                                                                                                    |          | 8          | 8                   | 100.00% | 100.00% | 100.00%  | 100.00%   |
| Coverpoint: Cov DR LEA                                                                                                    |          | 8          | 8                   | 100.00% | 100.00% | 100.00%  | 100.00%   |
| Coverpoint: Cov PCoffset9                                                                                                 |          | 8          | 8                   | 100.00% | 100.00% | 100.00%  | 100.00%   |
| Coverpoint: Cov PCoffset6                                                                                                 |          | 8          | 8                   | 100.00% | 100.00% | 100.00%  | 100.00%   |
| Coverpoint: Cov PCoffset9 c                                                                                               |          | 2          | 2                   | 100.00% | 100.00% | 100.00%  | 100.00%   |
| Coverpoint: Cov PCoffset6 c                                                                                               |          | 2          | 2                   | 100.00% | 100.00% | 100.00%  | 100.00%   |
| Cross: Xc BaseR DR offset6<br><cov_pcoffset6, cov_baser_str,="" cov_mem_opcode="" cov_sr_str,=""></cov_pcoffset6,>        |          | 512        | 512                 | 100.00% | 100.00% | 100.00%  | 100.00%   |
| Cross: <u>Xc BaseR SR offset6</u><br><cov_pcoffset6, cov_baser_ldr,="" cov_dr_ldr,="" cov_mem_opcode=""></cov_pcoffset6,> |          | 512        | 512                 | 100.00% | 100.00% | 100.00%  | 100.00%   |

#### 2. Cover Group ALU cg (not reaching 100%)



#### 3. Cover Group CTRL OPR cg (reaches 100%)

| Covergroup type:CTRL OPR cg                           |          |            |                     |         | 100.00% | 100.00%  | 100.00%   |
|-------------------------------------------------------|----------|------------|---------------------|---------|---------|----------|-----------|
| Coverpoints / Bins                                    | At Least | Total Bins | Covered Bins (Hits) | % Hit   | Goa1    | Coverage | % of Goal |
| Coverpoint: Cov ctrl opcode                           |          | 2          | 2                   | 100.00% | 100.00% | 100.00%  | 100.00%   |
| Coverpoint: Cov BaseR                                 |          | 8          | 8                   | 100.00% | 100.00% | 100.00%  | 100.00%   |
| Coverpoint: Cov NZP                                   |          | 1          | 1                   | 100.00% | 100.00% | 100.00%  | 100.00%   |
| Coverpoint: Cov PSR                                   |          | 3          | 3                   | 100.00% | 100.00% | 100.00%  | 100.00%   |
| Coverpoint: Cov PCoffset9                             |          | 8          | 8                   | 100.00% | 100.00% | 100.00%  | 100.00%   |
| Coverpoint: Cov PCoffset9 c                           |          | 2          | 2                   | 100.00% | 100.00% | 100.00%  | 100.00%   |
| Cross: Xc NZP PSR<br><cov_nzp, cov_psr=""></cov_nzp,> |          | 3          | 3                   | 100.00% | 100.00% | 100.00%  | 100.00%   |

#### 4. Cover Group OPR SEQ cg (reaches 100%)



The detailed coverage reports are in the zip file, named report\_default.txt and report\_details.sv.