# PROJECT-2 REPORT

NAME: SHARATH VENKATESH

CWID: 893324566

## **OVERALL BLOCK DIAGRAM**



## Discussion on each component

**ROM:** This is where the microcode resides, the ROM is a component used to store data that controls every component of the processor.



```
BOP, alu src:out std logic vector(2 downto 0);
       cf,alu dest:out std logic vector(1 downto 0);
       alu ops:out std logic vector(3 downto 0));
end ROM1;
architecture archROM1 of ROM1 is
--microcode for ADD16u------
constant data1:STD_LOGIC_VECTOR(23 downto 0):="000000000111010000000001";
constant data2:STD LOGIC VECTOR(23 downto 0):="000000000111000000000000";
constant data3:STD LOGIC VECTOR(23 downto 0):="000000000111010000000011";
constant data4:STD LOGIC VECTOR(23 downto 0):="01000000011100000000000";
constant data5:STD LOGIC VECTOR(23 downto 0):="101000000110001100000001";
type rom array is array(NATURAL range<>) of STD LOGIC VECTOR(23 downto 0);
constant rom:rom array:=(data1,data2,data3,data4,data5);
begin
process(Adin)
variable j:integer;
variable M: std logic vector(23 downto 0);
begin
j:=conv_integer(Adin);
M:=rom(j);
Branch addr<=M(7 downto 0);
DB \leq M(8);
BOP<=M(11 downto 9);
regin<=M(12);
cf<=M(14 downto 13);
alu ops<=M(18 downto 15);
```

```
alu_src<=M(21 downto 19);
alu_dest<=M(23 downto 22);
end process;
end archROM1;</pre>
```

#### **ROM SIMULATION**



#### **Explanation:**

The ROM moves to the location pointed by the adin [7:0] and outputs the data in the specified location.

In this case adin is "00000100", so the ROM outputs data in the location "00000100" and branches to Branch location specified in the data, in this case Branch address is "00000000".

**COUNTER:** The counter is responsible for propagating through the microcode inside the ROM.

# counter



```
variable tmp : std_logic_vector(7 downto 0):=x"00";
begin
 if rising_edge(cclock) then
       if creset='1'then
  tmp:=x"00";
       end if;
 if(cce='0' and cload='0') then
 tmp:=tmp;
 elsif(cce='0' and cload='1') then
 tmp:=cdin;
 elsif(cce='1' and cload='0') then
 tmp:=tmp+1;
 elsif(cce='1' and cload='1') then
 tmp:=cdin;
 end if;
end if;
ccount<= tmp;
end process;
end arch_counter;
```

#### **COUNTER SIMULATION**



**BUFFER CONTROL:** The Buffer control is a component used to generate control signals to ALU\_BUS\_CONTROL. i.e. a, b, c, d. based on the input signal DB, Regin.

# BUFFER\_CONTROL



```
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
use ieee.std_logic_arith.all;
use ieee.std_logic_unsigned.all;
entity BUFFER_CONTROL is
port(DB,regin :in std_logic;
a,b,c,d :out std_logic);
end BUFFER_CONTROL;
architecture Behavioral of BUFFER_CONTROL is
begin
process(DB,regin)
begin
if(DB='0') and (regin='0') then
a<='0';
```

```
b<='0';
c<='0';
d<='1';
elsif(DB='0') and (regin='1') then
a<='0';
b<='0';
c<='1';
d<='1';
elsif(DB='1') and (regin='0') then
a<='0';
b<='1';
c<='0';
d<='0';
elsif(DB='1') and (regin='1') then
a<='1';
b<='0';
c<='0';
d<='0';
end if;
end process;
end Behavioral;
```

## **BUFFER CONTROL SIMULATION**



| Regin | DB | а | b | С | d |
|-------|----|---|---|---|---|
| 0     | 0  | 0 | 0 | 0 | 1 |
| 0     | 1  | 0 | 0 | 1 | 1 |
| 1     | 0  | 0 | 1 | 0 | 0 |
| 1     | 1  | 1 | 0 | 0 | 0 |

**ALU BUS CONTROL:** This component determines the source of data to the Registers. Data can be sent from the ALU output(data\_out), Data bus input(data\_in), Opcode input(addr). These sources are selected according to the control input signal a,b,d.



```
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
use ieee.std_logic_arith.all;
use ieee.std_logic_unsigned.all;
entity ALU_BUS_CNTRL is
port( data_out,data_in:in std_logic_vector(15 downto 0);
a,b,d:in std_logic;
addr: in std_logic_vector(7 downto 0);
alu bus:inout std_logic_vector(15 downto 0));
```

```
end ALU_BUS_CNTRL;
architecture Behavioral of ALU_BUS_CNTRL is
begin
process(a,b,d,alu_bus,data_in,data_out,addr)
begin
if b = '1' then
       alu_bus<=data_in;</pre>
elsif a = '1' then
       alu_bus<=x"0000";
       alu_bus(7 downto 0)<=addr;</pre>
elsif d = '1' then
       alu_bus<=data_out;
else
       alu_bus<=alu_bus;
end if;
end process;
end Behavioral;
```

## **ALU BUS CONTROL SIMULATION**



**ALU/DB to Register:** This component determines the destination register to the input ALU\_BUS. The destination register is controlled by the control signal Alu\_dest.

# ALU\_DB\_TO\_REGISTER



```
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
use ieee.std_logic_arith.all;
use ieee.std_logic_unsigned.all;
entity ALU_DB_TO_REGISTER is
port( ALU_BUS :in std_logic_vector(15 downto 0);
ALU_DEST :in std_logic_vector(1 downto 0);
clk :in std_logic;
regl,rega,regb,regc :out std_logic_vector(15 downto 0):=x"0000");
end ALU_DB_TO_REGISTER;
architecture Behavioral of ALU_DB_TO_REGISTER is
begin
process(ALU_BUS,ALU_DEST,clk)
begin
```

```
if(rising_edge(clk) ) then
if( ALU_DEST = "00")then
rega<=ALU_BUS;
elsif(ALU_DEST = "01")then
regb<=ALU_BUS;
elsif(ALU_DEST = "10")then
regc<=ALU_BUS;
elsif(ALU_DEST = "11")then
regl<=ALU_BUS;
end if;
end if;
end process;
end Behavioral;</pre>
```

## **ALU/DB** to Register simulation:



**REGISTER to ALU:** This component is responsible to control the input data to the ALU. The input data are from four source registers and the Register to ALU component selects any two of the four source registers as ALU input for binary operations, and one of the four source registers for unary operations.

## REGISTER\_TO\_ALU



```
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
use ieee.std_logic_arith.all;
use ieee.std_logic_unsigned.all;
entity REGISTER_TO_ALU is
port(regaa,regbb,regcc,regll :in std_logic_vector(15 downto 0);
ALU_SRC :in std_logic_vector(2 downto 0);
ain,bin :inout std_logic_vector(15 downto 0);
clk: in std_logic);
end REGISTER_TO_ALU;
```

```
architecture Behavioral of REGISTER TO ALU is
-----decoder-----
component decoder is
port(ALU_SRCd :in std_logic_vector(2 downto 0);
D1,D2,D3:out std_logic;
clk:in std logic);
end component;
-----mux2 1-----
component mux2 1 is
port(in1 1,in1 2:in std logic vector(15 DOWNTO 0);
sl1:in std_logic;
out1:out std logic vector(15 DOWNTO 0));
end component;
-----ALL SIGNALS-----
signal s1,s2,s5 :std logic;
signal s3,s4,s6 :std logic vector(15 downto 0);
_____
begin
G1:decoder port map(ALU_SRC,s1,s2,s5,clk);
G2:mux2_1 port map(regcc,regbb,s1,s3);
G3:mux2 1 port map(regaa,regll,s2,s4);
G4:mux2 1 port map(s3,s4,s5,s6);
G5:mux2_1 port map(s6,s4,ALU_SRC(2),ain);
G6:mux2 1 port map(ain,s3,ALU SRC(2),bin);
end Behavioral;
```

```
---Entity decoder-----
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
use IEEE.STD_LOGIC_ARITH.ALL;
use IEEE.STD_LOGIC_UNSIGNED.ALL;
entity decoder is
port(ALU_SRCd :in std_logic_vector(2 downto 0);
D1,D2,D3 :out std_logic;
clk: in std_logic);
end decoder;
architecture archdecoder of decoder is
begin
process(clk,AIU_SRCd)
begin
if(rising_edge(clk))then
       if(ALU_SRCd ="000")then
       D1<='X';
       D2<='0';
       D3<='1';
       elsif(ALU SRCd ="001")then
       D1<='1';
       D2<='X';
       D3<='0';
       elsif(ALU_SRCd ="010")then
       D1<='0';
       D2<='X';
```

```
D3<='0';
      elsif(ALU_SRCd ="011")then
      D1<='X';
      D2<='1';
      D3<='1';
      elsif(ALU_SRCd ="100")then
      D1<='1';
      D2<='0';
      D3<='1';
      elsif(ALU_SRCd ="101")then
      D1<='0';
      D2<='0';
      D3<='1';
      elsif(ALU_SRCd ="110")then
      D1<='1';
      D2<='1';
      D3<='1';
      elsif(ALU_SRCd ="111")then
      D1<='0';
      D2<='1';
      D3<='1';
end if;
end if;
end process;
end archdecoder;
-----Entity MUX2_1-----
```

```
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
use IEEE.STD_LOGIC_ARITH.ALL;
use IEEE.STD_LOGIC_UNSIGNED.ALL;
entity MUX2_1 is
port(in1_1,in1_2 :in std_logic_vector(15 DOWNTO 0);
sl1:in std_logic;
out1:out std_logic_vector(15 DOWNTO 0));
end MUX2_1;
architecture archMUX2_1 of MUX2_1 is
begin
process(in1_1,in1_2,sl1)
begin
if(sl1='0')then
out1<=in1_1;
elsif(sl1='1')then
out1<=in1_2;
end if;
end process;
```

end archMUX2\_1;

#### **REGISTER to ALU simulation**



# **ALU:** This component is responsible to perform all the arithmetic and logical operations for the processor. The ALU performs,

Arithmetic ops Signed, Unsigned, 16-

ADD bit, 32-bit

SUB MULT INCR DECR CLR

Logical Ops 16-bit, 32-bit

AND OR NOT XOR

Shift Ops 16-bit, 32-bit

Logical Signed, Unsigned, 16-

Arithmetic bit, 32-bit



```
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
use ieee.std_logic_arith.all;
use ieee.std_logic_unsigned.all;
use IEEE.NUMERIC_STD.ALL;
entity ALU 16 is
port(ta,tb :in std_logic_vector(15 downto 0);
cf,clk: in std_logic;
alu_ops:in std_logic_vector(3 downto 0);
zf,sf,carry: out std_logic;
alu out:out std logic vector(15 downto 0));
end ALU_16;
architecture arch_ALU of ALU_16 is
signal temp_aluout :std_logic_vector(15 downto 0):="000000000000000";
signal xc: std_logic;
begin
process(clk,ta,tb,cf)
begin
if(rising_edge(clk))then
---ADD----
if(alu ops="0000")then
       temp_aluout<=ta+tb;
       if(not ta)<tb then xc<='1';end if;
---SUB----
```

```
elsif(alu_ops="0001")then
       temp_aluout<=ta+(not tb)+1;</pre>
       if ta<tb then xc<='1';end if;
---AND----
elsif(alu_ops="0010")then
       for i in 0 to 15 loop
       temp_aluout(i)<=ta(i) and tb(i);
       end loop;
---OR-----
elsif(alu_ops="0011")then
       for i in 0 to 15 loop
       temp_aluout(i)<=ta(i) or tb(i);</pre>
       end loop;
---XOR----
elsif(alu_ops="0100")then
       for i in 0 to 15 loop
       temp_aluout(i)<=ta(i) xor tb(i);</pre>
       end loop;
---PASS---
elsif(alu_ops="0101")then
       temp aluout<=temp aluout;
---NOT----
elsif(alu_ops="0110")then
       for i in 0 to 15 loop
       temp_aluout(i)<=not ta(i);</pre>
       end loop;
---SHLCF---
```

```
elsif(alu_ops="0111")then
       temp_aluout<= ta(14 downto 0) & cf;
       xc<=ta(15);
---SHRCF---
elsif(alu_ops="1000")then
       temp aluout<= cf & ta(15 downto 1);
       xc<=ta(0);
---INCR----
elsif(alu ops="1001")then
       temp aluout<=ta+x"0001";
       if temp_aluout = x"0000" then xc<='1'; end if;
---DECR----
elsif(alu ops="1010")then
       temp aluout<=ta-x"0001";
       if temp_aluout = x"FFFF" then xc<='1';end if;
---CLEAR---
elsif(alu_ops="1011")then
       temp aluout<="0000000000000000";
end if;
alu_out<=temp_aluout(15 downto 0);</pre>
if(temp aluout=x"0000")then
zf<='1';
else
zf<='0';
end if;
if(temp_aluout(15)='1')then
sf<='1';
```

else

sf<='0';

end if;

carry<=xc;

end if;

end process;

end arch\_ALU;

#### **ALU SIMULATION:**



**BRANCH CONTROL:** This component determines which branch operation to perform from the microcode. The control signal to the component is the BOP from the Microprogram (ROM).



```
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
use ieee.std_logic_arith.all;
use ieee.std_logic_unsigned.all;
entity BRANCH_CNTRL is
port(BRDEN,BROP,BRZ,BRP,BRC,BRCF: in std_logic;
BOP: in std_logic_vector(2 downto 0);
CE,LOAD :out std_logic);
end BRANCH_CNTRL;
```

```
architecture Behavioral of BRANCH_CNTRL is
begin
process(BOP)
begin
if(BOP = "000") then
      CE<='1';
      LOAD<='0';
elsif(BOP ="001") then
      CE<='0';
      LOAD<='1';
elsif(BOP ="010") then
      CE<=BRDEN;
      LOAD<=NOT BRDEN;
elsif(BOP ="011") then
      CE<=BROP;
      LOAD<=NOT BROP;
elsif(BOP ="100") then
      CE<=BRZ;
      LOAD<=NOT BRZ;
elsif(BOP ="101") then
      CE<=BRP;
      LOAD<=NOT BRP;
elsif(BOP ="110") then
      CE<=BRC;
      LOAD<=NOT BRC;
elsif(BOP ="111") then
      CE<=BRCF;
```

LOAD<=NOT BRCF;

end if;

end process;

end Behavioral;

## **BRANCH CONTROL SIMULATION**



| BOP (2) | BOP (1) | BOP (0) |       |
|---------|---------|---------|-------|
| 0       | 0       | 0       | NEXT  |
| 0       | 0       | 1       | BRA   |
| 0       | 1       | 0       | BRDEN |
| 0       | 1       | 1       | BROP  |
| 1       | 0       | 0       | BRZ   |
| 1       | 0       | 1       | BRP   |
| 1       | 1       | 0       | BRC   |
| 1       | 1       | 1       | BRCF  |

**CF BLOCK:** This component performs the carry flag set, carry, clear, No change operations.



#### **CF SIMULATION**



## **ENABLE:** To enable ALU output onto the data bus

# enable



```
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
use ieee.std_logic_arith.all;
use ieee.std_logic_unsigned.all;
use IEEE.NUMERIC_STD.ALL;
entity enable is
port(data_in:in std_logic_vector(15 downto 0);
        data_out:inout std_logic_vector(15 downto 0);
        en:in std logic);
end enable;
architecture Behavioral of enable is
begin
process(en)
begin
if(en = '1')then
data_out<=data_in;</pre>
elsif(en = '0')then
data_out<=data_out;
```

end if;
end process;
end Behavioral;

## **ENABLE SIMULATION**



## **MICROCODE**

# **ADD 32 u**

| Offset | Alu_dest | Alu_src | Alu_ops | Cf  | Reg_in | Bop   | Db  | Addr | Descript                             |
|--------|----------|---------|---------|-----|--------|-------|-----|------|--------------------------------------|
| 10     | XX       | XX      | XX      | NC  | DB     | BRDBN | IN  | 10   | on<br>Wait for<br>1stlow<br>16-bit   |
| 11     | L        | XX      | XX      | NC  | DB     | NEXT  | IN  | XX   | DB to L                              |
| 12     | XX       | XX      | XX      | NC  | DB     | BRDBN | IN  | 12   | Wait for<br>1sthigh<br>16-bit        |
| 13     | A        | XX      | XX      | NC  | DB     | NEXT  | IN  | XX   | DB to A                              |
| 14     | XX       | XX      | XX      | NC  | DB     | BRDBN | IN  | 14   | Wait for 2 <sup>nd</sup> low 16-bit  |
| 15     | В        | XX      | XX      | NC  | DB     | NEXT  | IN  | XX   | DB to B                              |
| 16     | XX       | XX      | XX      | NC  | DB     | BRDBN | IN  | 16   | Wait for 2 <sup>nd</sup> high 16-bit |
| 17     | C        | XX      | XX      | CLR | DB     | NEXT  | IN  | XX   | DB to C                              |
| 18     | В        | LB      | ADD     | CAR | ALU    | NEXT  | OUT | XX   | B+L+CF<br>to B                       |
| 19     | С        | AC      | ADD     | CAR | ALU    | BRA   | OUT | 00   | C+A+CF<br>to C &<br>go to<br>"00"    |

# **ADD 16 s**

| Offset | Alu_dest | Alu_src | Alu_ops | Cf  | Reg_in | Bop   | Db  | Addr | Descript<br>ion                          |
|--------|----------|---------|---------|-----|--------|-------|-----|------|------------------------------------------|
| 20     | XX       | XX      | XX      | NC  | DB     | BRDBN | IN  | 20   | Wait for 1stdata                         |
| 21     | A        | XX      | XX      | NC  | DB     | NEXT  | IN  | XX   | DB to A                                  |
| 22     | XX       | XX      | XX      | NC  | DB     | BRDBN | IN  | 22   | Wait for 2 <sup>nd</sup> data            |
| 23     | В        | XX      | XX      | NC  | DB     | BRDBN | IN  | XX   | DB to B                                  |
| 24     | С        | AB      | XOR     | CLR | ALU    | BRP   | IN  | 26   | If AB>0<br>go to<br>"26"<br>Else<br>next |
| 25     | A        | AB      | ADD     | CAR | ALU    | BRA   | OUT | 00   | A+B+C<br>F to A&<br>go to<br>"00"        |
| 26     | A        | AB      | ADD     | CAR | ALU    | NEXT  | OUT | XX   | A+B+C<br>F to A &<br>next                |
| 27     | С        | AC      | XOR     | NC  | ALU    | BRP   | OUT | 00   | If AC>0<br>go to<br>"00"<br>Else<br>next |
| 28     | X        | X       | XX      | NC  | ALU    | BRA   | OUT | F0   | Overflo w, go to "F0"                    |

# **MULT 16**u

| Offset   | Alu_dest | Alu_src | Alu_ops     | Cf         | Reg_in     | Bop         | Db       | Addr     | Descripti<br>on                                                |
|----------|----------|---------|-------------|------------|------------|-------------|----------|----------|----------------------------------------------------------------|
| 30       | PASS     | PASS    | PASS        | NC         | DB         | BRDBN       | IN       | 30       | Wait for m'ier                                                 |
| 31       | C        | C       | PASS        | NC         | DB         | NEXT        | IN       | XX       | DB to C                                                        |
| 32       | PASS     | PASS    | PASS        | NC         | DB         | BRDBN       | IN       | 32       | (m'ier) Wait for                                               |
| 33       | A        | A       | PASS        | NC         | DB         | NEXT        | IN       | XX       | m'end<br>DB to A                                               |
| 34       | PASS     | PASS    | PASS        | NC         | DB         | BROP        | OUT      | 34       | (m'cnd)<br>Wait for                                            |
| 35       | L        | L       | PASS        | NC         | DB         | NEXT        | OUT      | 10       | op<br>counter<br>OP to<br>L(counte                             |
| 36<br>37 | B<br>L   | B<br>L  | CLR<br>DECR | CLR<br>CLR | ALU<br>ALU | NEXT<br>BRZ | IN<br>IN | XX<br>3E | r)<br>Clear B<br>If L-1=0<br>goto                              |
| 38       | В        | В       | SHLCF       | CAR        | ALU        | NEXT        | IN       | XX       | "3E" B to B(14:0)+ '0',                                        |
| 39       | С        | С       | SHLCF       | CAR        | ALU        | BRC         | IN       | 3B       | CF=B(15<br>)<br>C□C(14:<br>0)+CF,C<br>F=C(15)<br>If<br>Carry=1 |
|          |          |         |             |            |            |             |          |          | goto<br>"3B"                                                   |
| 3A       | L        | L       | PASS        | CLR        | ALU        | BRA         | IN       | 37       | Clear<br>CF, goto                                              |
| 3B       | В        | AB      | ADD         | CAR        | ALU        | BRC         | IN       | 3D       | "37" B to A+B If                                               |
|          |          |         |             |            |            |             |          |          | Carry=1<br>goto                                                |
| 3C       | C        | C       | PASS        | CLR        | ALU        | BRA         | IN       | 37       | "3D"<br>Clear<br>CF, goto                                      |
| 3D       | C        | C       | INCR        | CLR        | ALU        | BRA         | IN       | 37       | "37" C+1 to C, goto                                            |
| 3E       | L        | L       | PASS        | CLR        | ALU        | BRA         | IN       | 3E       | "37"<br>HOLD                                                   |

# **ABS 32** s

| Offset | Alu_des<br>t | Alu_src | Alu_ops | Cf  | Reg_in | Bop         | Db  | Addr | Descript ion     |
|--------|--------------|---------|---------|-----|--------|-------------|-----|------|------------------|
| 40     | XX           | XX      | XX      | NC  | DB     | BRDB<br>N   | IN  | 40   | Wait for 1stdata |
| 41     | A            | XX      | XX      | NC  | DB     | <b>NEXT</b> | IN  | XX   | DB toA           |
| 42     | XX           | XX      | XX      | NC  | DB     | BRDB        | IN  | 42   | Wait for         |
|        |              |         |         |     |        | N           |     |      | 2nddata          |
| 43     | В            | XX      | XX      | NC  | DB     | <b>NEXT</b> | IN  | XX   | DB to B          |
| 44     | L            | XX      | CLR     | NC  | ALU    | <b>NEXT</b> | OUT | XX   | Clear L          |
| 45     | C            | В       | PASS    | NC  | ALU    | BRP         | OUT | 00   | B to C,          |
|        |              |         |         |     |        |             |     |      | If $C>0$         |
|        |              |         |         |     |        |             |     |      | goto<br>"00"     |
|        |              |         |         |     |        |             |     |      | Else             |
|        |              |         |         |     |        |             |     |      | next             |
| 46     | В            | В       | NOT     | NC  | ALU    | <b>NEXT</b> | OUT | XX   | ~B to B          |
| 47     | A            | A       | NOT     | CLR | ALU    | NEXT        | OUT | XX   | ~A to A          |
| 48     | A            | A       | INC     | CAR | ALU    | NEXT        | OUT | XX   | A+1 to<br>A      |
| 49     | В            | LB      | ADD     | CAR | ALU    | BRA         | OUT | 00   | B+L+C            |
|        |              |         |         |     |        |             |     |      | F to B&          |
|        |              |         |         |     |        |             |     |      | goto<br>"00"     |