# Thin-Film Bipolar Transistors on Recrystallized Polycrystalline Silicon Without Impurity Doped Junctions: Proposal and Investigation

Kanika Nadda and M. Jagadesh Kumar, Senior Member, IEEE

Abstract—A lateral polysilicon Bipolar Charge Plasma Transistor (poly-Si BCPT) on undoped recrystallized polycrystalline silicon which is compatible with the thin-film field effect transistor (TFT) fabrication is reported in this paper. Using calibrated two-dimensional device simulation, the electrical performance of the poly-Si BCPT is evaluated in detail by considering the position of the single grain boundary. Our simulation results demonstrate that the poly-Si BCPT has the potential to realize low-cost thin-film polycrystalline silicon bipolar transistors with large current gain and cut-off frequency making it suitable for a number of applications including the driver circuits of the displays.

Index Terms—Bipolar charge plasma transistor (BCPT), bipolar transistor, current gain, glass substrates, poly-Si, simulation, thin-film transistors (TFTs).

# I. INTRODUCTION

OW temperature polycrystalline silicon (Poly-Si) ✓ thin-film transistors (TFTs) on insulating substrates such as glass and plastics, even at sub-100 nm channel lengths, are aggressively investigated in the literature [1]-[9]. The use of low thermal budget (< 600 ° C), and less expensive substrate materials such as plastic and glass makes TFTs a low-cost choice for a wide range of applications such as active matrix liquid crystal displays (AMLCDs) [1], and memory devices [2]. With the possibility of monolithic integration of CMOS drivers and other peripheral circuit elements, poly-Si TFTs have paved the way for system on-panel device integration [4]. Fabrication of the drivers directly on glass substrates eliminates the additional driver attachment and packaging steps and in turn significantly brings down the overall cost. More recently, poly-Si TFTs have also been suggested as promising devices for RF modules in system-on-panel applications [5], [6] and 3D IC designs [7]. Although poly-Si exhibits a large field-effect mobility in both n- and p-channel devices compared to that of the amorphous silicon (a-Si), significant improvements are required in the thin-film transistor performance for increasing the level of integration of peripheral functions in the active matrix displays [10]. TFT performance is still limited when compared to the operational speed and the current driving capability of the

Manuscript received September 30, 2013; revised November 14, 2013; accepted February 27, 2014. Date of publication March 05, 2014; date of current version June 11, 2014.

The authors are with the Department of Electrical Engineering, Indian Institute of Technology, New Delhi 110 016, India (e-mail: kanika.shippu@gmail.com; mamidala@ee.iitd.ac.in).

Digital Object Identifier 10.1109/JDT.2014.2310124

bipolar transistors. The use of poly-Si as the device material for poly-Si TFTs has dominated so far. However, the lateral poly-Si bipolar transistors on insulating substrates can extend the scope of thin film devices beyond AMLCDs. In the past, there have been very few poly-Si bipolar transistor studies (often with poor current gain) [11]-[13]. The primary reason why BJTs on polycrystalline silicon have not become attractive is because of their low current gain and the high thermal budgets ( $\sim 1000^{\circ}$ C) required for the post ion-implantation annealing of the highly doped emitter and the base regions of the bipolar transistors. However, the upper limit of the thermal budget of the TFTs on glass substrates is limited to 600 ° C with solid phase crystallization of the polycrystalline silicon [14], [15]. To overcome the above problems, in this paper, we demonstrate the possibility of making bipolar transistors on intrinsic recrystallized polycrystalline thin-film silicon without the need for impurity diffusion. Using two-dimensional simulations, similar to that of Walker's approach [16]-[23] for TFTs, we demonstrate the possibility of realizing a polysilicon Bipolar Charge Plasma Transistor (poly-Si BCPT). The proposed device could be suitable for different applications such as the driver circuits of the displays. In the poly-Si BCPT, which is compatible with the poly-Si TFT fabrication steps, neither ion-implantation nor the diffusion of impurity dopants into the poly-Si is required to form the emitter, base and the collector regions. Rather, metal electrodes with different work functions ( $\emptyset_{m,E}, \emptyset_{m,C} < \emptyset_{Si}$ and  $\emptyset_{m,B} > \emptyset_{Si}$ ) [24]–[28] are employed to create the n-type emitter and the collector regions by inducing electron plasma into the undoped poly-Si and hole plasma to form the p-type base region. No complicated thermal budgets are, therefore, required for: 1) the electrical activation of the implanted impurity atoms and 2) to repair the damage caused by the bombardment of high energy impurity atoms into the poly-Si.

# II. DEVICE STRUCTURE AND PARAMETERS

The cross-sectional view of the poly-Si BCPT is shown in Fig. 1. In the poly-Si BCPT, the emitter region is created by employing Hafnium (work function  $\varphi_{m,E}=3.9~{\rm eV}$ ) as the emitter electrode metal to induce the electron plasma in the undoped poly-Si film. Holes are induced to create the base region by using Platinum (work function  $\varphi_{m,B}=5.65~{\rm eV}$ ) as the base electrode. Since we need a lower electron concentration in the collector region compared to what is required in the emitter region of the transistor, Aluminum (work function  $\varphi_{m,C}=4.28~{\rm eV}$ ) is used as the collector electrode. To make sure that the induced carrier concentration at the top and the



Fig. 1. Schematic cross-sectional view of the poly-Si BCPT.

bottom of the poly-Si film is not significantly different, we have kept the intrinsic poly-Si film thickness within the Debye length [24]. Hence, the thickness of the poly-Si film chosen in our simulations is 35 nm. The metallurgical base contact length is 10 nm long. Although the poly-Si film is intrinsic, we have assumed it to be un-intentionally doped with  $N_{\rm A}=1\times10^{14}/{\rm cm}^3$  [29], [30]. The simulations are performed for 1  $\mu{\rm m}$  width. Intrinsic gap  $L_{\rm S1}$  of 10 nm separates the emitter and the base field electrodes and a gap  $(L_{\rm S2})$  of 200 nm is present between the base and the collector field electrodes. To realize an emitter-base gap of 10 nm in a fabricated device, one could use overleaping yet insulated emitter and base electrodes.

Simulations are performed with the ATLAS device simulation tool [31] using the Fermi-Dirac distribution of carrier statistics and Lombardi's model for modeling the effect of electric field and carrier concentration on the mobility [32]. The conventional drift-diffusion (DD) model [31], [33] used for carrier transport has basic semiconductor equations same as those of a single crystal device except that the trapped charges within the grain boundary region are included in Poisson's equation and a modified Shockley-Read-Hall (SRH) recombination term is used in the carrier continuity equations. To account for the impact ionization, Selberherr's model is invoked [34]. We have calibrated our models by first reproducing the results for a short channel TFT with a single grain boundary in the channel region as given in [16]. As the TFTs are scaled down to the nano-scale regime, channel length of the TFTs approaches the grain size and it is possible to have a single GB in the re-crystallized silicon film. However, controlling the location of the single GB in the device is difficult [9], [16]. Contact resistances are considered to be zero at all the contacts. SRH carrier lifetimes taun0 = $taup0 = 0.5 \ \mu s$  are used in our simulations.

In our model, trap states are located only in the grain boundary (GB) region. We have considered a 4 nm long GB in the base region of the poly-Si BCPT just as in the case of the poly-Si TFT [16], [35]. As is done in Walker's approach [16], we have assumed the GB to be oriented perpendicular to the semiconductor surface for its maximum impact on carrier transport, although, in a real film the GB orientation would be random.

The placement of the single GB in the base region will affect the performance of the poy-Si BCPT. To analyze this effect we have varied the GB postion among three locations in the base region of the poly-Si BCPT – Device A: grain boundary



Fig. 2. Distribution of donor/acceptor-like trap states across the forbidden energy gap of the poly-Si [16].

#### TABLE I SIMULATION PARAMETERS

| Parameters                                                                | Poly-Si BCPT                                         |
|---------------------------------------------------------------------------|------------------------------------------------------|
|                                                                           | Toly St Bell 1                                       |
| Capture cross section of (i) electrons in acceptor-like                   | 1×10 <sup>-16</sup> cm <sup>2</sup>                  |
| states $\sigma_{ae}$ and (ii) holes in donor-like states $\sigma_{dh}$    |                                                      |
| Capture cross section of (i) electrons in donor-like                      | 1×10 <sup>-14</sup> cm <sup>2</sup>                  |
| states $\sigma_{de}$ and (ii) holes in acceptor-like states $\sigma_{ah}$ |                                                      |
| Density of acceptor-like tail states N <sub>TA</sub>                      | 1×10 <sup>21</sup> cm <sup>-3</sup> eV <sup>-1</sup> |
| Density of donor-like tail states N <sub>TD</sub>                         | 4×10 <sup>20</sup> cm <sup>-3</sup> eV <sup>-1</sup> |
| Density of acceptor-like Gaussian states N <sub>GA</sub>                  | 5×10 <sup>19</sup> cm <sup>-3</sup> eV <sup>-1</sup> |
| Density of donor-like Gaussian states N <sub>GD</sub>                     | 5×10 <sup>19</sup> cm <sup>-3</sup> eV <sup>-1</sup> |
| Decay energy for acceptor-like tail states W <sub>TA</sub>                | 0.05 eV                                              |
| Decay energy for donor-like tail states W <sub>TD</sub>                   | 0.05 eV                                              |
| Decay energy for acceptor-like Gaussian W <sub>GA</sub>                   | 0.1 eV                                               |
| Decay energy for donor-like Gaussian W <sub>GD</sub>                      | 0.1 eV                                               |
| Energy of Gaussian for acceptor-like states E <sub>GA</sub>               | 0.51 eV                                              |
| Energy of Gaussian for donor-like states E <sub>GD</sub>                  | 0.51 eV                                              |

is close to the emitter-base junction (6 nm away from the left edge of the base region), Device B: grain boundary is in the middle of the base region, Device C: grain boundary is close to the base-collector junction (6 nm before the right edge of the base region) of the poly-Si BCPT. In the GB, we have considered both acceptor-like and donor-like traps and have defined the density of defect states as a combination of four bands [16], [29]. Two exponential tail bands that have a large density of defect states near the conduction band (acceptor like traps) and valence band (donor like traps) edges, respectively, are specified. Two deep-level bands (acceptor-like and donor-like) with Gaussian distribution are also defined. The trap density distributions used in our simulations are as shown in Fig. 2 and all the associated simulation parameters are given in Table I. For the three GB positions as described above, the carrier concentration along the length of the device (cutline is taken 2 nm away from the top poly-Si-SiO<sub>2</sub> interface) is as shown in Fig. 3. As can be seen in Fig. 3, the carrier concentration is maintained in the device under thermal equilibrium ( $V_{CE} = V_{BE} = 0 \text{ V}$ ) as well as under forward active bias ( $V_{CE} = 1.0 \text{ V}$  and  $V_{BE} = 0.7 \text{ V}$ ) conditions.

## III. RESULTS AND DISCUSSION

The Gummel plots in Fig. 4 for the three GB positions indicate that for a lower base-emitter voltage ( $V_{\rm BE} < 0.6~\rm V$ ), the collector current ( $I_{\rm C}$ ) increases as the GB position is varied across the base and it is highest for the Device C when the GB is nearer to the collector-base junction. To explain the rise in collector current as the GB is moved across the base region, the



Fig. 3. Simulated net carrier concentrations for different bias conditions in the poly-Si BCPT for the three GB positions.



Fig. 4. Gummel plots of the poly-Si BCPT for the three GB positions.

minority carrier profile for Device A and Device C for different base-emitter voltages ( $V_{\rm BE}=\{0.3~V,0,6~V~{\rm and}~0.8V\}$ ) with collector–emitter voltage kept as constant ( $V_{\rm CE}=1.0~V$ ) is shown in Fig. 5. For lower  $V_{\rm BE}$  values ( $V_{\rm BE}=0.3~V~{\rm and}~0.6~V$ ), the defect states present in the GB of the Device A trap the electrons injected from the emitter into the base, and lower the concentration gradient of the electrons in the base as shown in Fig. 5 compared to that for Device C. For Device C, GB lies out of the neutral base width region and hence, has the least recombination of the electrons in the base region and as a result, it has the highest concentration gradient of the electrons in the base and consequently, Device C exhibits the highest collector current among the three device structures. For  $V_{\rm BE}=0.8~V~{\rm almost}$  all the trap states in the GB of the Device A are filled and the concentration gradient of the minority carriers in the base



Fig. 5. The minority carrier profile for (a)  $V_{\rm BE}=0.3~V$  (b)  $V_{\rm BE}=0.6~V$  and (c)  $V_{\rm BE}=0.8~V$  keeping  $V_{\rm CE}=1.0~V$  for Device A and Device C.

region is almost similar for all the devices causing the collector current of all the devices to be almost equal. For even higher  $V_{\rm BE}$  values, high injection effect crops in and the slope of the collector current changes for all the devices.

The base current of Device A and Device B is more or less same, whereas, it is least for Device C. Since, the GB in Device C lies in the depleted region of the base, there is a significant enhancement in the generation current for Device C. Therefore, its base current is less as can be seen in Fig. 4. Consequently, Device C exhibits the highest peak current gain compared to the other two devices as seen in Fig. 6. The observed large current gain in the poly-BCPT structure is because of the surface layer accumulation of electrons at the metal-semiconductor interface on the emitter side. As explained in [24], [36], [37], the electron accumulate when a low work function metal is contacted to the n-type emitter forming a retarding electric field to the holes injected from the base region. This will lead to a reduction in the base current which enhances the current gain.



Fig. 6. Current gain variation of the poly-Si BCPT for the three GB positions.



Fig. 7. Cut-Off frequency  $f_T$  variation of the poly-Si BCPT for the three GB positions.

By performing the AC analysis, the simulator gives the cut-off frequency of the device for the given bias conditions. The cut-off frequency  $f_T$  of the poly-Si BCPT, an important RF design parameter, is found to be around 40 GHz as shown in Fig. 7. The GB position in the base region does not cause the  $f_T$  to change drastically. Therefore, it makes the poly-Si BCPT an attractive device for the RF modules implemented in system-on-panel applications. Fig. 8 shows the output characteristics of the poly-Si BCPT for the three GB positions. The BV<sub>CEO</sub> of the poly-Si BCPT is around 2.4 V for all the three GB positions.

### IV. CONCLUSION

In this paper, using two-dimensional device simulations, the prospects of realizing a low-cost, undoped bipolar transistor with poly-Si on insulating substrates is reported. The fact that the poly-Si BCPT is not limited by the high thermal budgets that concerns the conventional BJTs makes it ideal for thin-film structures. Our simulation results reveal the efficacy of the poly-Si BCPT with high current gain and cut-off frequency in the range of tens of GHz for different GB positions across the base region. BJTs typically suffer from high input base current as compared to a TFT. However, the low operating voltage (V<sub>CE</sub>) of BJTs makes them particularly power efficient. Apart from the driver circuits of the AMLCDs, poly-Si BCPT can have potential applications in RF modules for system-on-panel and low-cost RF IDs. Measurement data of real physical device will prove the feasibility of this new structure. However, since we do not have the fabrication facilities, we believe that our simulation results may provide the incentive for further experimental demonstration as well as lay the foundation for system on glass substrate topology. However, it may be pointed out that one of the challenging issues in the fabrication



Fig. 8. Output characteristics of the poly-Si BCPT with  $V_{\rm BE}=0.7~{\rm V}$  for Device A (Grain boundary is 6 nm away from the left edge of the base region), Device B (Grain boundary is in the middle of the base region) and Device C (Grain boundary is 6 nm before the right edge of the base region).

of poly-Si BCPT is the control of metal work function and metal/undoped-silicon contact properties. Also, the uniformity in the device performance of the Poly-Si BCPT with a single GB under the base region has a strong dependence on the GB position. As in the case of the TFTs where the GB has to be located away from the drain edge [16], if high current gain is to be obtained, it is also desirable to control the GB position in the Poly-Si BCPT so that it is not near the emitter-base junction. The circuits designed with these devices should assume the worst case scenario (Device A with low current gain) since the GB position is not under the designer's control.

#### REFERENCES

- [1] T. Tanaka, H. Asuma, K. Ogawa, Y. Shinagawa, and N. Konishi, "An LCD addressed by a-Si:H TFTs with peripheral poly-Si TFT circuits," in *IEDM Tech. Dig.*, 1993, pp. 389–392.
- [2] T. Yamanaka, T. Hashimoto, N. Hasegawa, T. Tanaka, N. Hashimoto, A. Shimizu, N. Ohki, K. Ishibashi, K. Sasaki, T. Nishida, T. Mine, E. Takeda, and T. Nagano, "Advanced TFT SRAM cell technology using a phase-shift lithography," *IEEE Trans. Electron Devices*, vol. 42, no. 7, pp. 1305–1313, Jul. 1995.

- [3] G. Fortunato, A. Pecora, and L. Maiolo, "Poly-silicon thin-film transistors on polymer substrates," *J. Mater. Science in Semicond. Process.*, vol. 15, no. 6, pp. 627–641, Dec. 2012.
- [4] M. Kimura, I. Yudasaka, S. Kanbe, H. Kobayashi, H. Kiguchi, S. Seki, S. Miyashita, T. Shimoda, T. Ozawa, K. Kitawada, T. Nakazawa, W. Miyazawa, and H. Ohshima, "Low-temperature polysilicon thin-film transistor driving with integrated driver for high-resolution light emitting polymer display," *IEEE Trans. Electron Devices*, vol. 46, no. 12, pp. 2282–2288, Dec. 1999.
- [5] S. Y. Kim, W. F. Loke, S. P. Park, B. Jung, and K. Roy, "Poly-Si thin film transistors: Opportunities for low-cost RF applications," in *IEEE Intern. Conf. IC Design & Technology (ICICDT)*, May–Jun. 30–1, 2012, pp. 1–4.
- [6] T. Tsai, K. M. Chen, H. C. Lin, T. Y. Lin, C. J. Su, T. S. Chao, and T. Y. Huang, "Low-operating-voltage ultrathin junctionless poly-Si thin-film transistor technology for RF applications," *IEEE Electron De*vice Lett., vol. 33, no. 11, pp. 1565–1567, Nov. 2012.
- [7] K. Banerjee, S. J. Souri, P. Kapur, and K. C. Saraswat, "3-D ICs: A novel chip design for improving deep-submicrometer interconnect performance and systems-on-chip integration," *Proc. IEEE*, vol. 89, no. 5, pp. 602–633, May 2001.
- [8] A. J. Walker, "Sub-50-nm dual-gate thin-film transistors for monolithic 3-D flash," *IEEE Trans. Electron Devices*, vol. 56, no. 11, pp. 2703–2710, Nov. 2009.
- [9] P. M. Walker, H. Mizuta, S. Uno, Y. Furuta, and D. G. Hasko, "Improved off-current and subthreshold slope in aggressively scaled poly-Si TFTs with a single grain boundary in the channel," *IEEE Trans. Electron Devices*, vol. 51, no. 2, pp. 212–219, Feb. 2004.
- [10] G. Kawachi, T. Okada, S. Tsuboi, and M. Mitani, "Sub-micron CMOS/ MOS-bipolar hybrid TFTs for system displays," in *IEDM Tech. Dig.*, 2007, pp. 591–594.
- [11] C. Y. Chang, B. S. Wu, Y. K. Fang, and R. H. Lee, "Amorphous silicon bipolar transistor with high gain (> 12) and high speed (> 30 ps)," in *IEDM Tech. Dig.*, 1985, pp. 432–435.
  [12] J. C. Sturm and J. F. Gibbons, "Vertical bipolar transistors in laser-
- [12] J. C. Sturm and J. F. Gibbons, "Vertical bipolar transistors in laser-recrystallized polysilicon," *IEEE Electron Device Lett.*, vol. 6, no. 8, pp. 400–402, Aug. 1985.
- [13] B.-Y. Tsaur, D. J. Silversmith, J. C. C. Fan, and R. W. Mountain, "Fully isolated lateral bipolar—MOS transistors fabricated in zone-meltingrecrystallized Si films on SiO<sub>2</sub>," *IEEE Electron Device Lett.*, vol. 4, no. 8, pp. 269–271, Aug. 1983.
- [14] T. Mohammad-Brahim, K. Kis-Sion, D. Briand, M. Sarret, O. Bonnaud, J. P. Kleider, C. Longeaud, and B. Lambert, "From amorphous to polycrystalline thin films: Dependence on annealing time of structural and electronic properties," *J. Non-Cryst. Solids*, vol. 227–230, pp. 962–966, May 1998.
- [15] C. A. Dimitriadis, P. A. Coxon, and N. A. Economou, "Leakage current of undoped LPCVD polycrystalline silicon thin-film transistors," *IEEE Trans. Electron Devices*, vol. 42, no. 5, pp. 950–956, May 1995.
- [16] P. M. Walker, U. Shigeyasu, and H. Mizuta, "Simulation study of the dependence of submicron polysilicon thin-film transistor output characteristics on grain boundary position," *Jpn. J. Appl. Phys.*, vol. 44, no. 12, pp. 8322–8328, Dec. 2005.
- [17] C.-H. Ho, G. Panagopoulos, and K. Roy, "A physical model for grain-boundary-induced threshold voltage variation in polysilicon thin-film transistors," *IEEE Trans. Electron Devices*, vol. 59, no. 9, pp. 2396–2402, Sep. 2012.
- [18] J. Li, K. Kang, and K. Roy, "Variation estimation and compensation technique in scaled LTPS TFT circuits for low-power low-cost applications," *IEEE Trans. Computer-Aided Des. Integr. CircuitsSyst.*, vol. 28, no. 1, pp. 46–59, Jan. 2009.
- [19] S.-Y. Kim, S. Baytok, and K. Roy, "Thin-BOX poly-Si thin-film transistors for CMOS-compatible analog operations," *IEEE Trans. Electron Devices*, vol. 58, no. 6, pp. 1687–1695, Jun. 2011.
- tron Devices, vol. 58, no. 6, pp. 1687–1695, Jun. 2011.
  [20] L. Jing, A. Bansal, and K. Roy, "Poly-Si thin-film transistors: An efficient and low-cost option for digital operation," *IEEE Trans. Electron Devices*, vol. 54, no. 11, pp. 2918–2929, Nov. 2007.
- [21] S.-Y. Kim, W.-F. Loke, J. Byunghoo, and K. Roy, "High-frequency modeling of poly-Si thin-film transistors for low-cost RF applications," *IEEE Trans. Electron Devices*, vol. 59, no. 9, pp. 2296–2301, Sep. 2012.
- [22] L. Yiming, J. Y. Huang, B.-S. Lee, and C.-H. Hwang, "Effect of single grain boundary position on surrounding-gate polysilicon thin film transistors," in 7th IEEE Conf. Nanotechnol., Aug. 2–5, 2007, pp. 1148–1151.

- [23] T. C. Liu and J. B. Kuo, "Grain boundary-related kink effects of poly-Si TFTs," in *IEEE Int. Conf. Electron Devices and Solid State Circuit* (EDSSC), Dec. 3–5, 2012, pp. 1–2.
- [24] M. J. Kumar and K. Nadda, "Bipolar charge plasma transistor: A novel three terminal device," *IEEE Trans. Electron Devices*, vol. 59, no. 4, pp. 962–967, Apr. 2012.
- [25] B. Rajasekharan, R. J. E. Hueting, C. Salm, T. van Hemert, R. A. M. Wolters, and J. Schmitz, "Fabrication and characterization of the charge-plasma diode," *IEEE Electron Device Lett.*, vol. 31, pp. 528–530, Jun. 2010.
- [26] R. J. E. Hueting, B. Rajasekharan, C. Salm, and J. Schmitz, "The charge plasma p-n diode," *IEEE Electron Device Lett.*, vol. 29, pp. 1367–1369, Dec. 2008.
- [27] K. Nadda and M. J. Kumar, "Schottky collector bipolar transistor without impurity doped emitter and base: Design and performance," *IEEE Trans. on Electron Devices*, vol. 60, no. 9, pp. 2956–2959, Sep. 2013.
- [28] M. J. Kumar and S. Janardhanan, "Doping-less tunnel field effect transistor: Design and investigation," *IEEE Trans. Electron Devices*, vol. 60, no. 10, pp. 3285–3290, Oct. 2013.
- [29] C. A. Dimitriadis, D. H. Tassis, N. A. Economou, and A. J. Lowe, "Determination of bulk states and interface states distributions in polycrystalline silicon thin-film transistors," *J. Appl. Phys.*, vol. 74, no. 4, pp. 2919–2924, 1993.
- [30] N. A. Hastas, N. Archontas, C. A. Dimitriadis, G. Kamarinos, T. Nikolaidis, N. Georgoulas, and A. Thanailakis, "Substrate current and degradation of n-channel polycrystalline silicon thin-film transistors," *Microelectronics Reliability*, vol. 45, no. 2, pp. 341–348, Feb. 2005.
- [31] ATLAS Device Simulation Software. Silvaco Int., Santa Clara, CA, USA, 2012.
- [32] C. Lombardi, S. Manzini, A. Saporito, and M. Vanzi, "A physically based mobility model for numerical simulation of nonplanar devices," *IEEE Trans. Computer-Aided Des. Integr. Circuits Syst.*, vol. 7, no. 11, pp. 1164–1171, Nov. 1988.
- [33] R. Guerrieri, P. Ciampolini, A. Gnudi, M. Rudan, and G. Baccarani, "Numerical simulation of polycrystalline-Silicon MOSFET's," *IEEE Trans. Electron Devices*, vol. 33, no. 8, pp. 1201–1206, Aug. 1986.
- [34] S. Selberherr, Analysis and Simulation of Semiconductor Devices. New York: Springer-Verlag, 1984.
- [35] K. Yamaguchi, "Modeling and characterization of polycrystalline-silicon thin-film transistors with a channel-length comparable to a grain size," *Jpn. J. Appl. Phys.*, vol. 89, no. 1, pp. 590–595, Jan. 2001.
- [36] M. J. Kumar and V. Parihar, "Surface Accumulation Layer Transistor (SALTran): A new bipolar transistor for enhanced current gain and reduced hot-carrier degradation," *IEEE Trans. Device Mater. Rel.*, vol. 4, no. 3, pp. 509–515, Sep. 2004.
- [37] M. J. Kumar and P. Singh, "A super beta bipolar transistor using SiGebase Surface Accumulation Layer Transistor (SALTran) concept: A simulation study," *IEEE Trans. Electron Devices*, vol. 53, no. 3, pp. 577–579, Mar. 2006.



Kanika Nadda received the B.Tech. degree in electronics and communication from HP University, Shimla, India, in 2006, the M.Tech. degree in VLSI design automation and techniques from NIT Hamirpur, Hamirpur, India, and is currently working toward the Ph.D. degree from the Department of Electrical Engineering, Indian Institute of Technology Delhi, New Delhi, India. Her research interests include nano-scale device design and modeling.



M. Jagadesh Kumar is the Chair Professor of the NXP (Philips) currently, NXP Semiconductors India Pvt. Ltd.) established at Indian Institute of Technology (IIT) Delhi, India, by Philips Semiconductors, The Netherlands. He is also a Principal Investigator of the Nano-scale Research Facility at IIT Delhi.

Dr. Kumar is an Editor of the IEEE TRANSACTIONS ON ELECTRON DEVICES. For more details on Dr. Jagadesh Kumar, please visit http://web.iitd.ac.in/~mamidala.