- BCD-to-Decimal
- Excess-3-to-Decimal
- Excess-3-Gray-to-Decimal

Also for applications as

- 4-Line-to-16-Line Decoders
- 3-Line to 8-Line Decoders
- featuring diode-clamped inputs

JOR N DUAL-IN-LINE

description

These monolithic decimal decoders consist of eight inverters and ten four-input NAND gates. The inverters are connected in pairs to make BCD input data available for decoding by the NAND gates. Full decoding of valid input logic ensures that all outputs remain off for all invalid input conditions.

The SN5442/SN7442 BCD-todecimal, SN5443/SN7443 excess-3-to-decimal, and SN5444/SN7444 excess-3-gray-to-decimal decoders familiar transistorfeature transistor-logic (TTL) circuits with inputs and outputs which are compatible for use with other TTL and DTL circuits. D-c noise margins are typically one volt and power dissipation is typically 140 milliwatts. Full fan-out of 10 is available at all outputs.



†Pin assignments for these circuits are the same for all packages.

| <b>SN5442/SN7442</b><br>BCD |   |     | 81 | 15443 | /SN74 |              |   | SN | 15444               | /SN74 | 144 | <br>ALL TYPES<br>DECIMAL |        |   |   |     |     |     |     |   |        |
|-----------------------------|---|-----|----|-------|-------|--------------|---|----|---------------------|-------|-----|--------------------------|--------|---|---|-----|-----|-----|-----|---|--------|
|                             |   | PUT |    |       |       | ESS 3<br>PUT |   |    | EXCESS 3 GRAY INPUT |       |     |                          | OUTPUT |   |   |     |     |     |     |   |        |
| D                           | С | В   | Α  | D     | С     | В            | Α |    | D                   | С     | В   | Α                        | 0      | 1 | 2 | 3 . | 4 : | 5 6 | 7   | 8 | 9      |
| 0                           | 0 | 0   | 0  | 0     | 0     | 1            | 1 |    | 0                   | 0     | 1   | 0                        | 0      | 1 | 1 | 1   | ī   | 1   | 1   | 1 | П      |
| 0                           | 0 | 0   | 1  | 0     | 1     | 0            | 0 | Ī  | 0                   | 1     | 1   | 0                        | 1      | 0 | ı | 1   | 1   | 1 1 | 1   | 1 | П      |
| 0                           | 0 | 1   | 0  | 0     | 1     | 0            | 1 | 1  | 0                   | 1     | 1   | 1                        | 1      | 1 | 0 | 1   | 1   | 1 1 | 1   | 1 | ī      |
| 0                           | 0 | 1   | 1  | 0     | 1     | 1            | 0 | [  | 0                   | 1     | 0   | 1                        | 1      | ı | 1 | 0   | 1   | 1   | 1   | 1 | ī      |
| 0                           | 1 | 0   | 0  | 0     | 1     | 1            | 1 |    | 0                   | 1     | 0   | 0                        | 1      | 1 | 1 | 1   | 0   | 1 1 | 1   | 1 | ī      |
| 0                           | 1 | 0   | 1  | 1     | 0     | 0            | 0 | ·  | 1                   | 1     | 0   | 0                        | 1      | 1 | 1 | 1   | 1 ( | 0 1 | 1   | 1 | 1      |
| 0                           | 1 | 1   | 0  | 1     | 0     | 0            | 1 |    | 1                   | 1     | 0   | 1                        | 1      | 1 | 1 | 1   | 1   | 1 0 | ) 1 | 1 | ī      |
| 0                           | ī | 1   | 1  | 1     | 0     | 1            | 0 | -  | 1                   | 1     | 1   | 1                        | 1      | 1 | 1 | 1   | 1   | 1 1 | 0   | 1 | ī      |
| ī                           | 0 | 0   | 0  | 1     | 0     | 1            | 1 | ·  | 1                   | 1     | 1   | 0                        | 1      | 1 | 1 | 1   | 1   | 1 1 | 1   | 0 | П      |
| .1                          | 0 | 0   | 1  | 1     | 1     | 0            | 0 |    | 1                   | 0     | 1   | 0                        | 1      | ı | 1 | 1   | ı   | 1 1 | 1   | 1 | 0      |
| 1                           | 0 | 1   | 0  | 1     | 1     | 0            | 1 | [  | 1                   | 0     | 1   | 1                        | 1      | ı | 1 | 1   | 1   | 1 1 | 1   | ī | ī      |
| 1                           | 0 | 1   | 1  | 1     | 1     | 1            | 0 |    | 1                   | 0     | 0   | 1                        | 1      | 1 | ı | 1   | ı   | 1 1 | 1   | 1 | ī      |
| 1                           | 1 | 0   | 0  | 1     | 1     | 1            | 1 | T  | 1                   | 0     | 0   | 0                        | 1      | 1 | ı | 1   | 1   | ı   | 1   | 1 | $\Box$ |
| 1                           | 1 | 0   | 1  | 0     | 0     | 0            | 0 |    | 0                   | 0     | 0   | 0                        | 1      | 1 | 1 | ī   | 1   | 1 1 | ī   | ī | 1      |
| 1                           | 1 | 1   | 0  | 0     | 0     | 0            | 1 |    | 0                   | 0     | 0   | 1                        | 1      | ı | 1 | 1   | 1   | ı l | ī   | 1 | 1      |
| 1                           | 1 | 1   | 1  | 0     | 0     | 1            | 0 |    | 0                   | 0     | 1   | 1                        | 1      | 1 | 1 | 1   | 1   | 1 1 | 1   | 1 | 1      |

9

#### Q.

# CIRCUIT TYPES SN5442, SN5443, SN5444, SN7442, SN7443, SN7444 4-LINE-TO-10-LINE DECODERS (1-OF-10)

| Supply Voltage, VCC (See Note 1)                                                 |                                 | . 7      |
|----------------------------------------------------------------------------------|---------------------------------|----------|
| Input Voltage, Vin (See Note 1)                                                  |                                 | . 5.5    |
| Operating Free-Air Temperature Range:                                            | SN5442, SN5443, SN5444 Circuits | C to 125 |
|                                                                                  | SN7442, SN7443, SN7444 Circuits | °C to 70 |
| Common Torrespondence Pages                                                      | _65°                            | C to 150 |
| Storage remperature hange                                                        |                                 | 0 10 100 |
| commended operating conditions                                                   |                                 | 0 10 100 |
|                                                                                  | MIN NOM MA                      |          |
| commended operating conditions                                                   | MIN NOM MA                      | X UNI    |
| commended operating conditions  Supply Voltage V <sub>CC</sub> (See Note 1): SN5 | MIN NOM MA                      | X UNI    |

electrical characteristics over recommended operating temperature range (unless otherwise noted)

|                     | PARAMETER                                                        | TEST<br>FIGURE | TEST                                             | CONDITIONS                                                  | MIN        | TYPŧ     | MAX        | UNIT     |
|---------------------|------------------------------------------------------------------|----------------|--------------------------------------------------|-------------------------------------------------------------|------------|----------|------------|----------|
| V <sub>in(1)</sub>  | Input voltage required to ensure logical 1 at any input terminal | 1<br>and<br>2  |                                                  |                                                             | 2          |          |            | ٧        |
| V <sub>in(0)</sub>  | Input voltage required to ensure logical 0 at any input terminal | 1<br>and<br>2  |                                                  |                                                             |            |          | 0.8        | V        |
| V <sub>out(1)</sub> | Logical 1 output voltage                                         | 2              |                                                  | V <sub>in(1)</sub> = 2 V,<br>V, I <sub>load</sub> = -400 μA | 2.4        |          |            | v        |
| V <sub>out(0)</sub> | Logical 0 output voltage                                         | 1              |                                                  | V <sub>in(1)</sub> = 2 V,<br>V, I <sub>sink</sub> = 16 mA   |            |          | 0.4        | v        |
| lin(1)              | Logical 1 level input current (each input)                       | 3              | V <sub>CC</sub> = MAX,<br>V <sub>CC</sub> = MAX, | V <sub>in</sub> = 2.4 V<br>V <sub>in</sub> = 5.5 V          |            |          | 40<br>1    | μA<br>mA |
| l <sub>in</sub> (0) | Logical 0 level input current (each input)                       | 4              | V <sub>CC</sub> = MAX,                           | V <sub>in</sub> = 0.4 V                                     |            |          | -1.6       | mA       |
| los                 | Short-circuit output current§                                    | 5              | V <sub>CC</sub> = MAX                            | SN5442, SN5443, SN5444<br>SN7442, SN7443, SN7444            | -20<br>-18 |          | -55<br>-55 | mA<br>mA |
| lcc                 | Supply current                                                   | 4              | V <sub>CC</sub> = MAX                            | SN5442, SN5443, SN5444<br>SN7442, SN7443, SN7444            | -,6        | 28<br>28 | 41<br>56   | mA<br>mA |

#### switching characteristics, $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ , N = 10

|                  | PARAMETER                                                                  | TEST<br>FIGURE | TEST C                  | ONDITIONS                     | MIN | TYP | MAX | UNIT |
|------------------|----------------------------------------------------------------------------|----------------|-------------------------|-------------------------------|-----|-----|-----|------|
| <sup>t</sup> pd0 | Propagation delay time to<br>logical 0 level through<br>two logic levels   | 6              | CL = 15 pF,             | R <sub>L</sub> = <b>400</b> Ω | 10  | 22  | 30  | ns   |
| <sup>t</sup> pd0 | Propagation delay time to<br>logical 0 level through<br>three logic levels | 6              | C <sub>L</sub> = 15 pF, | RL = 400 Ω                    |     | 23  | 35  | ns   |
| <sup>t</sup> pd1 | Propagation delay time to<br>logical 1 level through<br>two logic levels   | 6              | C <sub>L</sub> = 15 pF, | R <sub>L</sub> = 400 Ω        | 10  | 17  | 25  | ns   |
| <sup>t</sup> pd1 | Propagation delay time to<br>logical 1 level through<br>three logic levels | 6              | CL = 15 pF,             | R <sub>L</sub> = 400 Ω        |     | 26  | 35  | ns   |

<sup>&</sup>lt;sup>†</sup> For conditions shown as MIN or MAX, use the approprlate value specified under recommended operating conditions for the applicable device type.

<sup>†</sup> All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .

<sup>§</sup> Not more than one output should be shorted at a time.

#### functional block diagrams



9

#### PARAMETER MEASUREMENT INFORMATION

# d-c test circuits<sup>†</sup> TEST TEST PER TRUTH TRUTH TABLE TABLE 1. Each output is tested separately. 1. Each output is tested separately. FIGURE 1 FIGURE 2 ∨<sub>CC</sub> SEE OPEN NOTE 1. Each input is tested separately. FIGURE 3



- 1. When testing  $I_{in(0)}$  each input is tested separately.
- 2. When testing ICC all inputs are grounded and FIGURE 4



FIGURE 5

†Arrows indicate actual direction of current flow

#### switching characteristics



9

#### TYPICAL APPLICATIONS

# decoding binary-to-decimal with SN5442/SN7442,

Figure A demonstrates a method for utilizing two SN5442/SN7442 decoders to perform 4-wire to 16-wire (1-of-16) decoding. Inputs A, B, and C of the two decoders are paralleled, D is applied to one decoder, and  $\overline{\mathbf{D}}$  is applied to the other as shown in figure A. Decimal equivalents are available as indicated. Note that decimal 8 and 9 are available from both decoders.

### decoding 3-wire binary-to-octal

This application demonstrates a method for decoding 3-wire binary-to-octal using the SN5442/SN7442. See figure B. The binary code ABC is applied to the A, B, and C inputs and the D input is used as a strobe. When the strobe is taken to a logical 0 the octal data may be taken from outputs 0 through 7. Note that decimal outputs 8 and 9 are not used. See BCD truth

This application demonstrates a method for decoding 3-wire binary-to-octal using the SN5444/SN7444. See figure C. The binary code ABC is applied to the A, B, and D inputs respectively and the C input is used as a strobe. When the strobe is taken to a logical 1 the octal data (as identified in figure C) may be taken from outputs 1 through 8. Note that outputs 0 and 9 are not used.



PRINTED IN U.S.A.

Il cannol assume any responsibility for any circuits shown