

# RL78/G12

A/D Converter (Software Trigger and Sequential Conversion Modes)

R01AN1031EJ0100 Rev.1.00 Mar. 30, 2012

#### Introduction

This application note describes the procedures for performing A/D conversion on analog voltages using the RL78/G12's A/D converter (supporting software trigger and sequential conversion modes).

The sample program discussed in this application note performs data conversion on the A/D conversion results and places the converted values in the RL78/G12's internal RAM.

## **Target Device**

RL78/G12

When applying the sample program covered in this application note to another microcomputer, modify the program according to the specifications for the target microcomputer and conduct an extensive evaluation of the modified program.

#### **Contents**

| 1. | Specification                 | 2  |
|----|-------------------------------|----|
|    |                               |    |
| 2. | Operation Evaluate Conditions | 3  |
| 3. | Related Application Note      | 3  |
|    |                               |    |
| 4. | Description of the Hardware   | 4  |
| 5. | Description of the Software   | 5  |
| 6. | Sample Code                   | 23 |
| 7. | Documents for Reference       | 23 |

## 1. Specification

This application note provides examples of using the software trigger and sequential conversion modes of the A/D converter. The A/D converter is placed in select mode and the analog signal input from the P20/ANI0 pin is converted to digital values. Subsequently, the conversion result is subjected to data conversion (shifting the data to the right) and the result is stored in the RL78/G12's internal RAM.

Table 1.1 lists the peripheral function to be used and its usage and figure 1.1 shows the outline of the conversion operation of the A/D converter.

Table 1.1 Peripheral Function to be Used and its Usage

| Peripheral Function | Usage                                                                |
|---------------------|----------------------------------------------------------------------|
| A/D converter       | Converts the level of the analog signal input from the P20/ANI0 pin. |



Figure 1.1 Outline of the A/D Converter Conversion Processing

#### **Operation Evaluate Conditions** 2.

The sample code contained in this application note has been evaluated under the conditions listed in the table below.

**Table 2.1 Operation Check Conditions** 

| Item                   | Description                                           |
|------------------------|-------------------------------------------------------|
| Microcontroller used   | RL78/G12 (R5F1026A)                                   |
| Operating frequency    | High-speed on-chip oscillator (HOCO) clock: 24 MHz    |
|                        | CPU/peripheral hardware clock: 24 MHz                 |
| Operating voltage      | 5.0 V (can run on a voltage range of 3.9 V to 5.5 V.) |
|                        | LVD operation (VLVI): Reset mode 3.75 V +/- 0.07 V    |
| Integrated development | Cube Suite+ V1.01.01 from Renesas Electronics Corp.   |
| environment            |                                                       |
| Assembler              | RA78K0R V1.50 from Renesas Electronics Corp.          |
| Board used             | RL78/G12 target board (QB-R5F1026A-TB)                |

# **Related Application Note**

The application note that is related to this application note is listed below for reference.

RL78/G12 Initialization (R01AN1030E) Application Note

RENESAS Mar. 30, 2012

## 4. Description of the Hardware

## 4.1 Hardware Configuration Example

Figure 4.1 shows an example of hardware configuration that is used for this application note.



Figure 4.1 Hardware Configuration

- Notes 1. The purpose of this circuit is only to provide the connection outline and the circuit is simplified accordingly. When designing and implementing an actual circuit, provide proper pin treatment and make sure that the hardware's electrical specifications are met (connect the input-dedicated ports separately to  $V_{DD}$  or  $V_{SS}$  via a resistor).
  - 2.  $V_{DD}$  must be held at not lower than the LVD detection voltage ( $V_{LVI}$ ) that is specified as LVD.

## 4.2 List of Pins to be Used

Table 4.1 lists the pin to be used and its function.

Table 4.1 Pin to be Used and its Function

| Pin Name | 1/0   | Description                     |
|----------|-------|---------------------------------|
| P20/ANI0 | Input | A/D converter analog input port |

#### 5. **Description of the Software**

#### 5.1 **Operation Outline**

This sample code performs A/D conversion on the analog voltage that is input to pin ANI0 using the software trigger and sequential conversion modes of the A/D converter. It awaits the end of A/D conversion in HALT mode. After A/D conversion is completed, the sample code shifts the result of A/D conversion 6 bits to the right and places the result in the internal RAM of the RL78/G12.

- (1) Initialize the A/D converter.
  - <Setup conditions>
  - Pin P20/ANI0 is used for the analog input.
  - A/D conversion channel selection mode is set to select mode.
  - A/D conversion operation mode is set to sequential conversion mode.
  - A/D conversion is started using the software trigger.
  - The A/D conversion end interrupt (INTAD) is used.
- (2) The sample program sets the ADCS bit of the ADM0 register to 1 (A/D conversion start) to start A/D conversion and executes the HALT instruction and into the HALT mode and wait for an A/D conversion end interrupt.
- (3) After completing the A/D conversion of the voltage input from pin ANIO, the A/D converter transfers the result of A/D conversion to the ADCR register and generates an A/D conversion end interrupt.
- (4) On release from the HALT mode in response to the A/D conversion end interrupt, the sample program reads the result of A/D conversion from the ADCR register, shifts the result 6 bits to the right, and stores the shifted data in the internal RAM of the RL78/G12.
- (5) The chip returns to the HALT mode and waits for a next A/D conversion end interrupt.

RENESAS Mar. 30, 2012

# 5.2 List of Option Byte Settings

Table 5.1 summarizes the settings of the option bytes.

**Table 5.1 Option Byte Settings** 

| Address | Setting Value | Description                                            |  |  |  |
|---------|---------------|--------------------------------------------------------|--|--|--|
| 000C0H  | 01101110B     | Disables the watchdog timer.                           |  |  |  |
|         |               | (Stops counting after the release of the reset state.) |  |  |  |
| 000C1H  | 01010011B     | LVD reset mode, 3.75 V +/- 0.07 V                      |  |  |  |
| 000C2H  | 11100000B     | HS mode, HOCO: 24 MHz                                  |  |  |  |
| 000C3H  | 10000101B     | Enables the on-chip debugger.                          |  |  |  |

## 5.3 List of Variables

Table 5.2 lists the variable that is used by this sample program.

Table 5.2 Variable

| Туре            | Variable Name | Contents                                    | Function Used |
|-----------------|---------------|---------------------------------------------|---------------|
| 16-bit variable | RADCBUF       | Area for storing the A/D conversion results | main          |



## 5.4 List of Functions (Subroutine)

Table 5.3 lists the functions (subroutine) that are used by this sample program.

**Table 5.3 Functions (Subroutine)** 

| Function Name | Outline                   |
|---------------|---------------------------|
| SINIADC       | Initialize A/D converter. |
| SSTARTAD      | Starts A/D conversion.    |

## 5.5 Function (Subroutine) Specifications

This section describes the specifications for the functions that are used in the sample code.

#### [Function Name] RESET\_START

Synopsis Initialize CPU at reset start.

Explanation Sets the stack pointer and, after making initial hardware settings, calls the main

processing routine.

Arguments None
Return value None
Remarks None

#### [Function Name] SINIADC

Synopsis Initialize A/D converter.

Explanation Sets the A/D converter to sequential conversion mode enabled, 10-bit conversion.

Arguments None
Return value None
Remarks None

## [Function Name] SSTARTAD

Synopsis Start A/D conversion.

Explanation Enables the A/D conversion end interrupt and starts A/D conversion operation.

Arguments None Return value None Remarks None

## 5.6 Flowcharts

Figure 5.1 shows the overall flow of the sample program described in this application note.



Figure 5.1 Overall Flow

## 5.6.1 CPU Initialization Function

Figure 5.2 shows a flowchart of the CPU initialization function.



Figure 5.2 CPU Initialization

## 5.6.2 I/O Port Setup

Figure 5.3 shows the flowchart for I/O port setup.



Figure 5.3 I/O Port Setup

- Notes 1. Refer to the section entitled "Flowcharts" in RL78/G12 Initialization Application Note (R01AN1030E) for the configuration of the unused ports.
  - 2. Provide proper treatment for unused pins so that their electrical specifications are observed. Connect each of any unused input-only ports to  $V_{DD}$  or  $V_{SS}$  via separate resistors, independently.

## Setting Up the Channel to be Used for A/D Conversion

- A/D port configuration register (ADPC)
   Switches between A/D converter analog input and digital I/O port.
- Port mode register 2 (PM2) Selects the I/O mode of each port.

## Symbol: ADPC

| 7 | 6 | 5 | 4 | 3     | 2     | 1     | 0     |
|---|---|---|---|-------|-------|-------|-------|
| 0 | 0 | 0 | 0 | ADPC3 | ADPC2 | ADPC1 | ADPC0 |
| 0 | 0 | 0 | 0 | 0     | 0     | 1     | 0     |

#### Bits 3 to 0:

| ADPC3        | ADPC2                               | ADPC1 | ADPC0 | Available Analog Input |  |  |
|--------------|-------------------------------------|-------|-------|------------------------|--|--|
| 0 0 0        |                                     | 0     | 0     | ANI0 to ANI14          |  |  |
|              |                                     |       | 1     | None                   |  |  |
|              |                                     | 1     | 0     | ANI0                   |  |  |
|              |                                     |       | 1     | ANI0 and ANI1          |  |  |
|              |                                     | 0     | 0     | ANI0 to ANI2           |  |  |
|              |                                     |       | 1     | ANI0 to ANI3           |  |  |
|              |                                     | 1     | 0     | ANI0 to ANI4           |  |  |
|              |                                     |       | 1     | ANI0 to ANI5           |  |  |
|              | 1                                   | 0     | 0     | ANI0 to ANI6           |  |  |
|              |                                     |       | 1     | ANI0 to ANI7           |  |  |
| Other than a | Other than above Setting prohibited |       |       |                        |  |  |

## Symbol: PM2

| 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|------|------|------|------|------|------|------|------|
| PM27 | PM26 | PM25 | PM24 | PM23 | PM22 | PM21 | PM20 |
| 1    | 1    | 1    | 1    | X    | X    | X    | 1    |

## Bit 0:

| PM20 | PM20 I/O Mode Select           |
|------|--------------------------------|
| 0    | Output mode (output buffer on) |
| 1    | Input mode (output buffer off) |

Note: For details on the procedure for setting up the registers, refer to RL78/G12 User's Manual: Hardware.



## 5.6.3 Clock Generator Circuit Settings

Figure 5.4 shows a flowchart of the clock generator circuit settings.



Figure 5.4 Clock Generator Circuit Settings

Note: For details on the procedure for clock generator circuit settings (SINICLK), refer to the section entitled "Flowcharts" in RL78/G12 Initialization Application Note (R01AN1030E).

RENESAS

#### 5.6.4 Setting up the A/D Converter

Figure 5.5 shows the flowchart for setting up the A/D converter.



Figure 5.5 A/D Converter Setup Flowchart

## Starting the Supply of Clock to the A/D Converter

• Peripheral enable register 0 (PER0) Starts the supply of the clock to the A/D converter.

## Symbol: PER0

| 7      | 6 | 5     | 4       | 3      | 2      | 1 | 0      |
|--------|---|-------|---------|--------|--------|---|--------|
| TMKAEN | 0 | ADCEN | IICA0EN | SAU1EN | SAU0EN | 0 | TAU0EN |
| Х      | 0 | 1     | X       | X      | X      | 0 | X      |

## Bit 5:

| ADCEN | A/D converter input clock control Supply |
|-------|------------------------------------------|
| 0     | Stops input clock supply.                |
| 1     | Enables input clock supply.              |

Note: For details on the register setup procedures, refer to RL78/G12 User's Manual: Hardware.



## Setting Up the A/D Conversion Time and Operation Mode

A/D converter mode register 0 (ADM0)
 Controls the A/D conversion operation.
 Specifies the A/D conversion channel selection mode.

## Symbol: ADM0

|   | 7    | 6    | 5   | 4   | 3   | 2   | 1   | 0    |
|---|------|------|-----|-----|-----|-----|-----|------|
| Ī | ADCS | ADMD | FR2 | FR1 | FR0 | LV1 | LV0 | ADCE |
| ĺ | X    | 0    | 1   | 0   | 1   | 0   | 0   | X    |

#### Bit 6:

| ADMD | A/D channel selection mode select |
|------|-----------------------------------|
| 0    | Select mode                       |
| 1    | Scan mode                         |

#### Bits 5 to 1:

| ADM | )   |     |     |     |                  | Conversion               | n Time Selec             | ction                    |                           |                           | Conversion                  |
|-----|-----|-----|-----|-----|------------------|--------------------------|--------------------------|--------------------------|---------------------------|---------------------------|-----------------------------|
| FR2 | FR1 | FR0 | LV1 | LV0 | Mode             | f <sub>CLK</sub> = 1 MHz | f <sub>CLK</sub> = 4 MHz | f <sub>CLK</sub> = 8 MHz | f <sub>CLK</sub> = 16M Hz | f <sub>CLK</sub> = 24 MHz | Clock<br>(f <sub>AD</sub> ) |
| 0   | 0   | 0   | 0   | 0   | Standard<br>1    | Setting prohibited       | Setting prohibited       | Setting prohibited       | Setting prohibited        | Setting prohibited        | f <sub>CLK</sub> /64        |
|     |     | 1   |     |     |                  |                          |                          |                          | 38 μs                     | 25.33 μs                  | f <sub>CLK</sub> /32        |
|     | 1   | 0   |     |     |                  |                          |                          | 38 μs                    | 19 μs                     | 12.67 μs                  | f <sub>CLK</sub> /16        |
|     |     | 1   |     |     |                  |                          | 38 μs                    | 19 μs                    | 9.5 μs                    | 6.33 μs                   | f <sub>CLK</sub> /8         |
| 1   | 0   | 0   |     |     |                  |                          | 28.5 μs                  | 14.25 μs                 | 7.125 μs                  | 4.75 μs                   | f <sub>CLK</sub> /6         |
|     |     | 1   |     |     |                  |                          | 23.75 μs                 | 11.875 μs                | 5.938 μs                  | 3.96 μs                   | f <sub>CLK</sub> /5         |
|     | 1   | 0   |     |     |                  |                          | 19 μs                    | 9.5 μs                   | 4.75 μs                   | 3.17 μs                   | f <sub>CLK</sub> /4         |
|     |     | 1   |     |     |                  | 38 μs                    | 9.5 μs                   | 4.75 μs                  | 2.375 μs                  | Setting prohibited        | f <sub>CLK</sub> /2         |
| 0   | 0   | 0   | 0   | 1   | Standard<br>2    | Setting prohibited       | Setting prohibited       | Setting prohibited       | Setting prohibited        | Setting prohibited        | f <sub>CLK</sub> /64        |
|     |     | 1   |     |     |                  |                          |                          |                          | 34 μs                     | 22.67 μs                  | f <sub>CLK</sub> /32        |
|     | 1   | 0   |     |     |                  |                          |                          | 34 μs                    | 17 μs                     | 11.33 μs                  | f <sub>CLK</sub> /16        |
|     |     | 1   |     |     |                  |                          | 34 μs                    | 17 μs                    | 8.5 μs                    | 5.67 μs                   | f <sub>CLK</sub> /8         |
| 1   | 0   | 0   |     |     |                  |                          | 25.5 μs                  | 12.75 μs                 | 6.375 μs                  | 4.25 μs                   | f <sub>CLK</sub> /6         |
|     |     | 1   |     |     |                  |                          | 21.25 μs                 | 10.625 μs                | 5.3125 μs                 | 3.54 μs                   | f <sub>CLK</sub> /5         |
|     | 1   | 0   |     |     |                  |                          | 17 μs                    | 8.5 μs                   | 4.25 μs                   | 2.83 μs                   | f <sub>CLK</sub> /4         |
|     |     | 1   |     |     |                  | 34 μs                    | 8.5 μs                   | 4.25 μs                  | 2.125 μs                  | Setting prohibited        | f <sub>CLK</sub> /2         |
| Х   | Х   | Х   | 1   | 0   | Low<br>voltage 1 | Setting prol             | nibited                  |                          |                           |                           | _                           |
|     |     |     |     | 1   | Low<br>voltage 2 | Setting prol             | nibited                  |                          |                           |                           | _                           |

Note: For details on the register setup procedures, refer to RL78/G12 User's Manual: Hardware.

## Setting Up the A/D Conversion Trigger Mode

• A/D converter mode register 1 (ADM1)
Selects the A/D conversion trigger mode.
Selects the A/D conversion mode.

## Symbol: ADM1

| 7      | 6      | 5     | 4 | 3 | 2 | 1      | 0      |
|--------|--------|-------|---|---|---|--------|--------|
| ADTMD1 | ADTMD0 | ADSCM | 0 | 0 | 0 | ADTRS1 | ADTRS0 |
| 0      | 0      | 0     | 0 | 0 | 0 | 0      | 0      |

#### Bits 1 and 0:

| ADTRS1           | ADTRS0 | Selection of the hardware trigger signal                               |
|------------------|--------|------------------------------------------------------------------------|
| 0 0              |        | End of timer channel 1 count or capture end interrupt signal (INTTM01) |
| 1 1              |        | 12 bits interval timer                                                 |
| Other than above |        | Setting prohibited                                                     |

#### Bit 5:

| ADSCM | Specification of the A/D Conversion Mode |
|-------|------------------------------------------|
| 0     | Sequential conversion mode               |
| 1     | One-shot conversion mode                 |

## Bits 7 and 6:

| ADTMD1                       | ADTMD0 | Selection of the Hardware Trigger Signal |  |  |
|------------------------------|--------|------------------------------------------|--|--|
| 0                            | _      | Software trigger mode                    |  |  |
| 1                            | 0      | Hardware trigger no-wait mode            |  |  |
| 1 Hardware trigger wait mode |        | Hardware trigger wait mode               |  |  |

Note: For details on the register setup procedures, refer to RL78/G12 User's Manual: Hardware.



## **Setting Up the Reference Voltage**

• A/D converter mode register 2 (ADM2) Sets up the reference voltage source.

## Symbol: ADM2

| 7       | 6       | 5      | 4 | 3     | 2   | 1 | 0     |
|---------|---------|--------|---|-------|-----|---|-------|
| ADREFP1 | ADREFP0 | ADREFM | 0 | ADCRK | AWC | 0 | ADTYP |
| 0       | 0       | 0      | 0 | 0     | 0   | 0 | 0     |

#### Bit 0:

| ADTYP | Selection of the A/D Conversion Resolution |
|-------|--------------------------------------------|
| 0     | 10-bit resolution                          |
| 1     | 8-bit resolution                           |

## Bit 2:

| AWC | Specification of the Wakeup Function (SNOOZE mode) |
|-----|----------------------------------------------------|
| 0   | Do not use the SNOOZE mode function.               |
| 1   | Use the SNOOZE mode function.                      |

## Bit 3:

| ADCRK | Checking the Upper Limit and Lower Limit Conversion Result Values                                        |
|-------|----------------------------------------------------------------------------------------------------------|
| 0     | The interrupt signal (INTAD) is output when the ADLL register ≤ the ADCR register ≤ the ADUL register.   |
| 1     | Interrupt signal (INTAD) is output when ADCR register < ADLL register and ADUL register < ADCR register. |

#### Bit 5:

| ADREFM | Selection of the – Side Reference Voltage Source of the A/D Converter |
|--------|-----------------------------------------------------------------------|
| 0      | Supplied from Vss.                                                    |
| 1      | Supplied from P21/AVREFM/ANI1.                                        |

## Bits 7 and 6:

| ADREFP1 | ADREFP0 | Selection of the + Side Reference Voltage Source of the A/D Converter |  |  |  |
|---------|---------|-----------------------------------------------------------------------|--|--|--|
| 0       | 0       | upplied from VDD.                                                     |  |  |  |
|         | 1       | Supplied from P20/AVREFP/ANI0.                                        |  |  |  |
| 1       | 0       | Supplied from internal reference voltage (1.44 V).                    |  |  |  |
|         | 1       | Setting prohibited                                                    |  |  |  |

Note: For details on the register setup procedures, refer to RL78/G12 User's Manual: Hardware.

RENESAS

## Setting up the Conversion Result Comparison Upper Limit/Lower Limit

- Conversion result comparison upper limit setting register (ADUL)
- Conversion result comparison lower limit setting register (ADLL)

## Symbol: ADUL

| 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
|-------|-------|-------|-------|-------|-------|-------|-------|
| ADUL7 | ADUL6 | ADUL5 | ADUL4 | ADUL3 | ADUL2 | ADUL1 | ADUL0 |
| 1     | 1     | 1     | 1     | 1     | 1     | 1     | 1     |

## Symbol: ADLL

| 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
|-------|-------|-------|-------|-------|-------|-------|-------|
| ADLL7 | ADLL6 | ADLL5 | ADLL4 | ADLL3 | ADLL2 | ADLL1 | ADLL0 |
| 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |

## **Specifying the Input Channel**

• Analog input channel specification register (ADS) Specifies the input channel for the analog voltage to be subjected to A/D conversion.

## Symbol: ADS

| 7     | 6 | 5 | 4    | 3    | 2    | 1    | 0    |
|-------|---|---|------|------|------|------|------|
| ADISS | 0 | 0 | ADS4 | ADS3 | ADS2 | ADS1 | ADS0 |
| 0     | 0 | 0 | 0    | 0    | 0    | 0    | 0    |

#### Bits 7, 4 to 0:

| ADISS    | ADS4     | ADS3 | ADS2 | ADS1 | ADS0  | <b>Analog Input Channel</b> | Input Source <sup>Note1</sup>       |
|----------|----------|------|------|------|-------|-----------------------------|-------------------------------------|
| 0        | 0        | 0    | 0    | 0    | 0     | ANI0                        | P20/ANI0 pin/AV <sub>REFP</sub> pin |
|          |          |      |      |      | 1     | ANI1                        | P21/ANI1 pin/AV <sub>REFM</sub> pin |
|          |          |      |      | 1    | 0     | ANI2                        | P22/ANI2 pin                        |
|          |          |      |      |      | 1     | ANI3                        | P23/ANI3 pin                        |
|          | 1        | 0    | 0    | 0    | 0     | ANI16                       | P10/ANI16 pin                       |
|          |          |      |      |      |       |                             | P01/ANI16 pin                       |
|          |          |      |      |      | 1     | ANI17                       | P11/ANI17 pin                       |
|          |          |      |      |      |       |                             | P00/ANI17 pin                       |
|          |          |      | 1    | 0    | ANI18 | P12/ANI18 pin               |                                     |
|          |          |      |      |      |       | P147/ANI18 pin              |                                     |
|          |          |      |      |      | 1     | ANI19                       | P13/ANI19 pin                       |
|          |          |      |      |      |       |                             | P120/ANI19 pin                      |
|          |          |      | 1    | 0    | 0     | ANI20                       | P14/ANI20 pin                       |
|          |          |      |      |      |       |                             | _                                   |
|          |          |      |      |      | 1     | ANI21                       | P42/ANI21 pin                       |
|          |          |      |      |      |       |                             | _                                   |
|          |          |      |      | 1    | 0     | ANI22                       | P41/ANI22 pin                       |
|          |          |      |      |      |       |                             | _                                   |
| 1        | 0        | 0    | 0    | 0    | 0     | _                           | Temperature sensor output           |
|          |          |      |      |      | 1     | _                           | Internal reference voltage output   |
|          |          |      |      |      |       |                             | (1.45 V)                            |
| Other th | an above |      |      |      |       | Setting prohibited          |                                     |

Note 1. First line applies to 20- and 24-pin products; second line applies to 30-pin products.

Note: For details on the register setup procedures, refer to RL78/G12 User's Manual: Hardware.

## **Setting Up End of A/D Conversion Interrupts**

- Interrupt request flag register (IF1L) Clears the interrupt request flag.
- Interrupt mask flag register (MK1L) Disables interrupts.

## Symbol: IF1L

| 7 | 6    | 5    | 4    | 3      | 2    | 1      | 0      |
|---|------|------|------|--------|------|--------|--------|
|   | FLIF | MDIF | KRIF | TMKAIF | ADIF | TMIF03 | TMIF02 |
| X | X    | X    | X    | X      | 0    | X      | X      |

#### Bit 2:

| ADIF | Interrupt Request Flag                                   |
|------|----------------------------------------------------------|
| 0    | No interrupt request signal is generated.                |
| 1    | Interrupt request is generated, interrupt request status |

## Symbol: MK1L

| 7 | 6    | 5    | 4    | 3      | 2    | 1      | 0      |
|---|------|------|------|--------|------|--------|--------|
|   | FLMK | MDMK | KRMK | TMKAMK | ADMK | TMMK03 | TMMK02 |
| X | Х    | X    | X    | X      | 1    | X      | Х      |

#### Bit 2:

| ADMK | Interrupt Processing Control   |
|------|--------------------------------|
| 0    | Enables interrupt processing.  |
| 1    | Disables interrupt processing. |

Note: For details on the register setup procedures, refer to RL78/G12 User's Manual: Hardware.



## 5.6.5 Main Processing

Figure 5.6 shows the flowchart for the main processing routine.



Figure 5.6 Main Processing

## 5.6.6 A/D Conversion Start Processing

Figure 5.7 shows a flowchart of the A/D conversion start processing.



Figure 5.7 A/D Conversion Start Processing

## **Starting Conversion Operation**

• A/D converter mode register 0 (ADM0) Controls the A/D conversion operation.

## Symbol: ADM0

| 7    | 6    | 5   | 4   | 3   | 2   | 1   | 0    |
|------|------|-----|-----|-----|-----|-----|------|
| ADCS | ADMD | FR2 | FR1 | FR0 | LV1 | LV2 | ADCE |
| 1    | X    | X   | Х   | X   | Х   | Х   | 1    |

#### Bit 0:

| ADCE | A/D Voltage Comparator Operation Control  |
|------|-------------------------------------------|
| 0    | Stops A/D voltage comparator operation.   |
| 1    | Enables A/D voltage comparator operation. |

#### Bit 7:

| ADCS | A/D Conversion Operation Control |  |  |
|------|----------------------------------|--|--|
| 0    | Stops conversion operation.      |  |  |
| 1    | Enables conversion operation.    |  |  |

Note: For details on the register setup procedures, refer to RL78/G12 User's Manual: Hardware.



#### **Sample Code** 6.

The sample code is available on the Renesas Electronics Website.

## **Documents for Reference**

- RL78/G12 User's Manual: Hardware (R01UH0200E)
- RL78 Family User's Manual: Software (R01US0015E) (The latest versions of the documents are available on the Renesas Electronics Website.)
- Technical Updates/Technical Brochures (The latest versions of the documents are available on the Renesas Electronics Website.)

# **Website and Support**

Renesas Electronics Website <a href="http://www.renesas.com/">http://www.renesas.com/</a>

Inquiries

http://www.renesas.com/inquiry

All trademarks and registered trademarks are the property of their respective owners.

| Revision Record | RL78/G12 A/D Converter (Software Trigger and Sequential Conversion Modes) |
|-----------------|---------------------------------------------------------------------------|
|-----------------|---------------------------------------------------------------------------|

| Rev. | Date          | Description |                      |  |
|------|---------------|-------------|----------------------|--|
|      |               | Page        | Summary              |  |
| 1.00 | Mar. 30, 2012 | _           | First edition issued |  |
|      |               |             |                      |  |

All trademarks and registered trademarks are the property of their respective owners.

## **General Precautions in the Handling of MPU/MCU Products**

The following usage notes are applicable to all MPU/MCU products from Renesas. For detailed usage notes on the products covered by this manual, refer to the relevant sections of the manual. If the descriptions under General Precautions in the Handling of MPU/MCU Products and in the body of the manual differ from each other, the description in the body of the manual takes precedence.

#### 1. Handling of Unused Pins

Handle unused pins in accord with the directions given under Handling of Unused Pins in the manual.

— The input pins of CMOS products are generally in the high-impedance state. In operation with an unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of LSI, an associated shoot-through current flows internally, and malfunctions occur due to the false recognition of the pin state as an input signal become possible. Unused pins should be handled as described under Handling of Unused Pins in the manual.

#### 2. Processing at Power-on

The state of the product is undefined at the moment when power is supplied.

- The states of internal circuits in the LSI are indeterminate and the states of register settings and pins are undefined at the moment when power is supplied.
  In a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the moment when power is supplied until the reset process is completed. In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function are not guaranteed from the moment when power is supplied until the power reaches the level at which resetting has been specified.
- 3. Prohibition of Access to Reserved Addresses

Access to reserved addresses is prohibited.

— The reserved addresses are provided for the possible future expansion of functions. Do not access these addresses; the correct operation of LSI is not guaranteed if they are accessed.

#### 4. Clock Signals

After applying a reset, only release the reset line after the operating clock signal has become stable. When switching the clock signal during program execution, wait until the target clock signal has stabilized.

- When the clock signal is generated with an external resonator (or from an external oscillator) during a reset, ensure that the reset line is only released after full stabilization of the clock signal. Moreover, when switching to a clock signal produced with an external resonator (or by an external oscillator) while program execution is in progress, wait until the target clock signal is stable.
- 5. Differences between Products

Before changing from one product to another, i.e. to one with a different type number, confirm that the change will not lead to problems.

— The characteristics of MPU/MCU in the same group but having different type numbers may differ because of the differences in internal memory capacity and layout pattern. When changing to products of different type numbers, implement a system-evaluation test for each of the products.

#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- 2. Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics ssumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein
- Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
- "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; safety equipment; and medical equipment not specifically designed for life support
- "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics



#### **SALES OFFICES**

#### Renesas Electronics Corporation

http://www.renesas.com

Refer to "http://www.renesas.com/" for the latest and detailed information

Renesas Electronics America Inc. 2880 Scott Boulevard Santa Clara, CA 95050-2554, U.S.A. Tel: +1-408-588-6000, Fax: +1-408-588-6130

Renesas Electronics Canada Limited 1101 Nicholson Road, Newmarket, Ontario L3Y 9C3, Canada Tel: +1-905-898-5441, Fax: +1-905-898-3220

Renesas Electronics Europe Limited
Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K
Tel: +44-1628-585-100, Fax: +44-1628-585-900

Renesas Electronics Europe GmbH

Arcadiastrasse 10, 40472 Düsseldorf, Germany Tel: +49-211-65030, Fax: +49-211-6503-1327

Renesas Electronics (China) Co., Ltd.
7th Floor, Quantum Plaza, No.27 ZhiChunLu Haidian District, Beijing 100083, P.R.China Tel: +86-10-8235-1155, Fax: +86-10-8235-7679

Renesas Electronics (Shanghai) Co., Ltd.
Unit 204, 205, AZIA Center, No. 1233 Lujiazui Ring Rd., Pudong District, Shanghai 200120, China
Tel: +86-21-5877-1818, Fax: +86-21-6887-7858 / -7898

Renesas Electronics Hong Kong Limited
Unit 1601-1613, 16/F., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong Tel: +852-2886-9318, Fax: +852 2886-9022/9044

Renesas Electronics Taiwan Co., Ltd. 13F, No. 363, Fu Shing North Road, Taipei, Taiwan Tel: +886-2-8175-9600, Fax: +886 2-8175-9670

Renesas Electronics Singapore Pte. Ltd. 1 harbourFront Avenue, #06-10, keppel Bay Tower, Singapore 098632 Tel: +65-6213-0200, Fax: +65-6278-8001

Renesas Electronics Malaysia Sdn.Bhd.
Unit 906, Block B, Menara Amcorp, Amcorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: +60-3-7955-9390, Fax: +60-3-7955-9510

Renesas Electronics Korea Co., Ltd. 11F., Samik Lavied' or Bidg., 720-2 Yeoksam-Dong, Kangnam-Ku, Seoul 135-080, Korea 7EI: +822-558-5737, Fax: +822-558-5141

© 2012 Renesas Electronics Corporation. All rights reserved.