

RL78/G12

Timer Array Unit (Pulse Interval Measurement)

R01AN1053EJ0100 Rev. 1.00 Sep. 1. 2012

## Introduction

This application note describes how the timer array unit (TAU) measures time intervals between pulses. This unit measures the time elapsed between pulses which arrive at the timer input pin (TI00). Then, it stores the measured value in the on-chip RAM.

## **Target Device**

RL78/G12

When applying the sample program covered in this application note to another microcomputer, modify the program according to the specifications for the target microcomputer and conduct an extensive evaluation of the modified program.

## **Contents**

| 1.   | Specifications                                                           |  |  |  |  |
|------|--------------------------------------------------------------------------|--|--|--|--|
| 1.1  | 1 ,                                                                      |  |  |  |  |
| 1.2  | Minimum Frequency of Measurable Input Pulses                             |  |  |  |  |
| 1.3  | Measurement Results                                                      |  |  |  |  |
| 1.4  | Measurement with a Wider Range of Frequencies Regardless of the Accuracy |  |  |  |  |
|      |                                                                          |  |  |  |  |
| 2.   | Operation Check Conditions                                               |  |  |  |  |
| 2    |                                                                          |  |  |  |  |
| 3.   | Related Application Note                                                 |  |  |  |  |
| 4.   | Description of the Hardware                                              |  |  |  |  |
| 4.1  | Hardware Configuration Example                                           |  |  |  |  |
| 4.2  | List of Pins to be Used                                                  |  |  |  |  |
|      |                                                                          |  |  |  |  |
| 5.   | Description of the Software                                              |  |  |  |  |
| 5.1  | Operation Outline                                                        |  |  |  |  |
| 5.2  | List of Option Byte Settings                                             |  |  |  |  |
| 5.3  |                                                                          |  |  |  |  |
| 5.4  | List of Variables                                                        |  |  |  |  |
| 5.5  | List of Functions (Subroutines)                                          |  |  |  |  |
| 5.6  |                                                                          |  |  |  |  |
| 5.7  |                                                                          |  |  |  |  |
| 5.7. | .1 CPU Initialization Function                                           |  |  |  |  |
| 5.7. | .2 I/O Port Setup                                                        |  |  |  |  |
| 5.7. | .3 Clock Generation Circuit Setup                                        |  |  |  |  |
| 5.7. | .4 Timer Array Unit Setup                                                |  |  |  |  |
| 5.7. | .5 Main Processing                                                       |  |  |  |  |
| 5.7. |                                                                          |  |  |  |  |
| 5.7. | •                                                                        |  |  |  |  |
|      |                                                                          |  |  |  |  |
| 6.   | Sample Code                                                              |  |  |  |  |
| 7    | De autorente fou Defensu es                                              |  |  |  |  |
| 7.   | Documents for Reference                                                  |  |  |  |  |
| Revi | ision Record                                                             |  |  |  |  |
|      |                                                                          |  |  |  |  |
| Gene | eral Precautions in the Handling of MPU/MCU Products                     |  |  |  |  |

## 1. Specifications

This application note provides an example of measuring intervals between input pulses on channel 0 of the timer array unit (TAU). Each time a valid edge is detected on the timer input pin (TI00), the count value of the timer is captured to measure the pulse interval. The measurement result is stored in the on-chip RAM.

Table 1.1 lists the peripheral functions to be used and their uses. Figure 1.1 presents the outline of the pulse interval measurement.

| Peripheral function        | Use                                                      |
|----------------------------|----------------------------------------------------------|
| Timer array unit channel 0 | Measurement of the time interval between input pulses on |
|                            | the timer input pin (TI00)                               |
| TI00                       | Input pin for pulse signals                              |

Table 1.1 Required Peripheral Functions and their Uses



Figure 1.1 Outline of Pulse Interval Measurement

## 1.1 Maximum Frequency of Measurable Input Pulses

In this sample code, the maximum frequency of measurable input pulses is determined by the processing time of an INTTM00 interrupt. It takes 15 clocks for this sample code to complete interrupt processing after starting it. With the worst value of the interrupt response time (16 clocks) added to this, it takes 31 clocks, equal to a frequency of 770 kHz.

In this case, the interval between each input pulse is measured. If occasional measurement is allowed, the maximum frequency is the same as that of the timer input signal.

In order to measure a frequency of 770 kHz or higher, it is possible to perform DMA transfer. If the timer count clock is 6 MHz, the interval between pulses that can be input can be estimated to be approximately 2 count clocks or more. This is almost the same as the maximum frequency of timer input signals (should be assumed to be 2 MHz for safety).

#### 1.2 Minimum Frequency of Measurable Input Pulses

The minimum frequency of measurable input pulses is determined by the overflow time of a 16-bit timer. In this application note, since a 6-MHz count clock is used for operation, counting with 16 bits allows measurement for up to approximately 92 Hz (If, in this case, the occurrence of overflow is allowed only once, this is equivalent to measuring time with 17 bits, allowing measurement for up to 46 Hz).

This sample code performs operation with up to 16 bits by default. To carry out measurement with 17 bits, change "\$SET(SMALL)" in the beginning of r\_main.asm and perform a build. This reduces the minimum frequency in half, but doubles the memory necessary to store measurement data.

To measure the interval between pulses with a frequency less than this, change the setting of the TPS0 register to lower the frequency of the count clock (fMCK). The measurement accuracy is reduced but measurable frequencies can be lowered.

#### 1.3 Measurement Results

The measurement results stored in the on-chip RAM vary depending on whether "\$SET(SMALL)" or "\$RESET(SMALL)" is used.

#### (1) If "\$SET(SMALL)" is used

The correct measurement results are within the range of 0006H to 0FFFFH. If an overflow occurs, the measurement result is 0000.

Measurement results are stored from the end of the storage area (results are little-endian).

The start of the area

| -   |     | 0.1    |      |
|-----|-----|--------|------|
| The | end | of the | area |

| Eighth | Seventh | Sixth value |
|--------|---------|-------------|
| value  | value   |             |

| Third value | Second | First value |
|-------------|--------|-------------|
|             | value  |             |

#### (2) If "\$RESET(SMALL)" is used

Measurement results are represented in 17 bits, and reliable data are in the range from 0006H to 0FFFFH. Data within the range of 10000H to 1FFFFH are correct only if pulses with a frequency of more than approximately 46 Hz are input. The measurement results are stored as 4-byte data in the storage area.

The start of the area

| The end | d of th | ie area |
|---------|---------|---------|

| Eighth   | Seventh  |          |
|----------|----------|----------|
|          | value    |          |
| Value of | Value of | Value of |
| TDR00    | TSR00    | TDR00    |

| Second   | First value |          |
|----------|-------------|----------|
| value    |             |          |
| Value of | Value of    | Value of |
| TSR00    | TDR00       | TSR00    |

# 1.4 Measurement with a Wider Range of Frequencies Regardless of the Accuracy

Since the accuracy of the high-speed OCO is 1 %, measurement results have an accuracy of only about 7 bits. Taking this into consideration, the second timer count clock is set to a value obtained by dividing a TM00 count clock by 256 to measure the width of the same pulse. If an overflow has occurred in the TM00, it is possible to measure pulses with a lower frequency (longer interval) by using the second timer value.

# 2. Operation Check Conditions

The sample code contained in this application note has been checked under the conditions listed in the table below.

Table 2.1 Operation Check Conditions

| Item                   | Description                                                                      |  |
|------------------------|----------------------------------------------------------------------------------|--|
| Microcontroller used   | RL78/G12 (R5F1026A)                                                              |  |
| Operating frequency    | High-speed on-chip oscillator (HOCO) clock: 24 MHz                               |  |
|                        | CPU/peripheral hardware clock: 24 MHz                                            |  |
| Operating voltage      | 5.0 V (Operation is possible over a voltage range of 2.9 to 5.5 V.)              |  |
|                        | LVD operation (V <sub>LVI</sub> ): Reset mode which uses 2.81 V (2.76 to 2.87 V) |  |
| Integrated development | CubeSuite+ V1.01.01 from Renesas Electronics Corp.                               |  |
| environment            |                                                                                  |  |
| Assembler              | RA78K0R V1.50 from Renesas Electronics Corp.                                     |  |
| Board to be used       | RL78/G12 target board (QB-R5F1026A-TB).                                          |  |

# 3. Related Application Note

The application note that is related to this application note is listed below for reference.

RL78/G12 Initialization (R01AN1030E) Application Note

## 4. Description of the Hardware

## 4.1 Hardware Configuration Example

Figure 4.1 shows an example of hardware configuration that is used for this application note.



Figure 4.1 Hardware Configuration

- Cautions: 1. The purpose of this circuit is only to provide the connection outline and the circuit is simplified accordingly. When designing and implementing an actual circuit, provide proper pin treatment and make sure that the hardware's electrical specifications are met (connect the input-only ports separately to  $V_{DD}$  or  $V_{SS}$  via a resistor).
  - 2.  $V_{DD}$  must be held at not lower than the reset release voltage ( $V_{LVI}$ ) that is specified as LVD.

#### 4.2 List of Pins to be Used

Table 4.1 lists the pins to be used and their functions.

Table 4.1 Pin to be Used and Its Function

| Pin Name        | I/O   | Description                                  |
|-----------------|-------|----------------------------------------------|
| P13/TI00 Note 1 | Input | Inputs pulse signals to the 16-bit timer 00. |

Note 1. For 20 and 24-pin products.

# 5. Description of the Software

# 5.1 Operation Outline

Each time a rising edge (valid edge) is detected on the timer input pin (TI00), the sample code described in this application note captures the count value of the timer and measures the time interval between pulses which arrive at the timer input pin (TI00). When a timer interrupt (INTTM00) occurs upon completion of the capture, the sample code calculates the pulse interval and stores the calculation result in the on-chip RAM.

- (1) Initialize the TAU.
  - <Conditions for setting>
- Use the P13/TI00 pin (for 20/24-pin products. P00/TI00 for 30-pin products) to input pulses.
- Set the operation clock of TAU channel 0 to  $f_{CLK}/4$ .
- Set TAU channel 0 to the capture mode.
- Selects "rising edge detection" as the input edge on the TI00 pin.
- Selects the TI00 pin input valid edge to trigger the capture.
- (2) Set the TS00 bit of the timer channel start register 0 (TS0) to 1 to enable count operation. This clears the timer count register (TCR00) to 0000H and starts counting.
- (3) When a valid edge is detected, the value of the timer count register (TCR00) is captured and put into the timer data register (TDR00). A timer interrupt (INTTM00) occurs upon completion of the capture. The timer count register (TCR00) is cleared to 0000H and the TAU waits for the next valid edge input.
  An invalid value is captured when a timer interrupt (INTTM00) occurs upon completion of the first capture. This data is not used.
- (4) In the processing of a timer interrupt (INTTM00) which occurs upon completion of the second capture, the timer data register (TDR00)'s value (pulse width) is stored in the on-chip RAM.
- (5) The operation described in (4) is repeated eight times. Then, the TAU transitions to the HALT state.

# 5.2 List of Option Byte Settings

Table 5.1 summarizes the settings of the option bytes.

Table 5.1 Option Byte Settings

| Address | Value     | Description                                              |
|---------|-----------|----------------------------------------------------------|
| 000C0H  | 01101110B | Disables the watchdog timer.                             |
|         |           | (Stops counting after the release from the reset state.) |
| 000C1H  | 01111111B | LVD reset mode 2.81 V (2.76 to 2.87 V)                   |
| 000C2H  | 11100000B | HS mode HOCO: 24 MHz                                     |
| 000C3H  | 10000101B | Enables the on-chip debugger.                            |

## 5.3 List of Constants

Table 5.2 lists the constant that is used in this sample program.

**Table 5.2** Constant for the Sample Program

| Constant | Setting | Description                                             |
|----------|---------|---------------------------------------------------------|
| CAPTIMES | 8       | Indicates the number of times measurement is performed. |

## 5.4 List of Variables

Table 5.3 lists the global variables.

Table 5.3 Global Variables

| Type                | Variable Name | Contents                                                    | Function Used      |  |  |
|---------------------|---------------|-------------------------------------------------------------|--------------------|--|--|
| 8 bits              | RPWCNT        | The number of remaining attempts to measure pulse intervals | main()<br>IINTTM00 |  |  |
| 16-bit array Note 1 | RPWLENG       | Pulse interval measurement values                           | main()<br>IINTTM00 |  |  |

Note 1. 17-bit length. 32-bit length for measurement.

# 5.5 List of Functions (Subroutines)

Table 5.4 lists the functions (subroutines) that are used by this sample program.

Table 5.4 List of Functions (Subroutines)

| Function Name | Outline                         |  |  |  |  |  |
|---------------|---------------------------------|--|--|--|--|--|
| SSTARTPW      | TAU0 channel 0 start processing |  |  |  |  |  |
| IINTTM00      | INTTM00 interrupt processing    |  |  |  |  |  |

# 5.6 Function Specifications

This section describes the specifications for the functions that are used in this sample program.

#### [Function Name] SSTARTPW

| Synopsis     | TAU0 channel 0 start processing                                             |
|--------------|-----------------------------------------------------------------------------|
| Explanation  | This function unmasks TAU0 channel 0 interrupts and starts count operation. |
| Arguments    | None                                                                        |
| Return value | None                                                                        |
| Remarks      | None                                                                        |

#### [Function Name] IINTTM00

| Synopsis     | INTTM00 interrupt processing                                                     |
|--------------|----------------------------------------------------------------------------------|
| Explanation  | This function stores the measured value of the pulse time interval into RPWLENG. |
| Arguments    | None                                                                             |
| Return value | None                                                                             |
| Remarks      | None                                                                             |
|              |                                                                                  |

# 5.7 Flowcharts

Figure 5.1 shows the overall flow of the sample program described in this application note.



Figure 5.1 Overall Flow

## 5.7.1 CPU Initialization Function

Figure 5.2 shows the flowchart for the CPU initialization function.



Figure 5.2 CPU Initialization Function

## 5.7.2 I/O Port Setup

Figure 5.3 shows the flowchart for setting up the I/O ports.



Figure 5.3 I/O Port Setup

Note: Refer to the section entitled "Flowcharts" in RL78/G12 Initialization Application Note (R01AN1030E) for the configuration of the unused ports.

Caution: Provide proper treatment for unused pins so that their electrical specifications are met. Connect each of any unused input-only ports to  $V_{\text{DD}}$  or  $V_{\text{SS}}$  via a separate resistor.

## 5.7.3 Clock Generation Circuit Setup

Figure 5.4 shows the flowchart for clock generation circuit setup.



Figure 5.4 Clock Generation Circuit Setup

Caution: For details on the procedure for setting up the clock generation circuit (SINICLK), refer to the section entitled "Flowcharts" in RL78/G12 Initialization Application Note (R01AN1030E).

# 5.7.4 Timer Array Unit Setup

Figure 5.5 shows the flowchart for setting up the timer array unit.



Figure 5.5 Timer Array Unit Setup

- (1) Starting clock signal supply to the timer array unit
- Peripheral enable register 0 (PER0) Start supplying clock to the timer array unit 0.

Symbol: PER0

| 7      | 6 | 5     | 4       | 3      | 2      | 1 | 0      |
|--------|---|-------|---------|--------|--------|---|--------|
| TMKAEN | 0 | ADCEN | IICA0EN | SAU1EN | SAU0EN | 0 | TAU0EN |
| Х      | 0 | X     | X       | X      | X      | 0 | 1      |

#### Bit 0

| TAU0EN | Control of timer array unit 0 input clock supply |  |  |  |  |  |  |  |
|--------|--------------------------------------------------|--|--|--|--|--|--|--|
| 0      | tops supply of input clock.                      |  |  |  |  |  |  |  |
| 1      | Supplies input clock.                            |  |  |  |  |  |  |  |

Caution: For details on the register setup procedures, refer to RL78/G12 User's Manual: Hardware.

- (2) Configuring the clock frequency
- Timer clock select register 0 (TPS0) Select an operation clock for CK00

Symbol: TPS0

| 15 | 14 | 13  | 12  | 11 | 10 | 9   | 8   | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|----|----|-----|-----|----|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| 0  | 0  | PRS | PRS | 0  | 0  | PRS |
|    |    | 031 | 030 |    |    | 021 | 020 | 013 | 012 | 011 | 010 | 003 | 002 | 001 | 000 |
| 0  | 0  | 0   | 0   | 0  | 0  | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 1   | 0   |

Bits 3 to 0

| PRS | PRS | PRS | PRS |                                   | Selec                       | tion of opera               | ation clock (                | CK00)                        |                              |
|-----|-----|-----|-----|-----------------------------------|-----------------------------|-----------------------------|------------------------------|------------------------------|------------------------------|
| 003 | 002 | 001 | 000 |                                   | f <sub>CLK</sub><br>= 2 MHz | f <sub>CLK</sub><br>= 5 MHz | f <sub>CLK</sub><br>= 10 MHz | f <sub>CLK</sub><br>= 20 MHz | f <sub>CLK</sub><br>= 24 MHz |
| 0   | 0   | 0   | 0   | f <sub>CLK</sub>                  | 2 MHz                       | 5 MHz                       | 10 MHz                       | 20 MHz                       | 24 MHz                       |
| 0   | 0   | 0   | 1   | f <sub>CLK</sub> /2               | 1 MHz                       | 2.5 MHz                     | 5 MHz                        | 10 MHz                       | 12 MHz                       |
| 0   | 0   | 1   | 0   | f <sub>CLK</sub> /2 <sup>2</sup>  | 500 kHz                     | 1.25 MHz                    | 2.5 MHz                      | 5 MHz                        | 6 MHz                        |
| 0   | 0   | 1   | 1   | f <sub>CLK</sub> /2 <sup>3</sup>  | 250 kHz                     | 625 kHz                     | 1.25 MHz                     | 2.5 MHz                      | 3 MHz                        |
| 0   | 1   | 0   | 0   | f <sub>CLK</sub> /2 <sup>4</sup>  | 125 kHz                     | 312.5 kHz                   | 625 kHz                      | 1.25 MHz                     | 1.5 MHz                      |
| 0   | 1   | 0   | 1   | f <sub>CLK</sub> /2 <sup>5</sup>  | 62.5 kHz                    | 156.2 kHz                   | 312.5 kHz                    | 625 kHz                      | 0.75 MHz                     |
| 0   | 1   | 1   | 0   | f <sub>CLK</sub> /2 <sup>6</sup>  | 31.25 kHz                   | 78.1 kHz                    | 156.2 kHz                    | 312.5 kHz                    | 375 kHz                      |
| 0   | 1   | 1   | 1   | f <sub>CLK</sub> /2 <sup>7</sup>  | 15.62 kHz                   | 39.1 kHz                    | 78.1 kHz                     | 156.2 kHz                    | 187.5 kHz                    |
| 1   | 0   | 0   | 0   | f <sub>CLK</sub> /2 <sup>8</sup>  | 7.81 kHz                    | 19.5 kHz                    | 39.1 kHz                     | 78.1 kHz                     | 93.75 kHz                    |
| 1   | 0   | 0   | 1   | f <sub>CLK</sub> /2 <sup>9</sup>  | 3.91 kHz                    | 9.76 kHz                    | 19.5 kHz                     | 39.1 kHz                     | 46.88 kHz                    |
| 1   | 0   | 1   | 0   | f <sub>CLK</sub> /2 <sup>10</sup> | 1.95 kHz                    | 4.88 kHz                    | 9.76 kHz                     | 19.5 kHz                     | 23.44 kHz                    |
| 1   | 0   | 1   | 1   | f <sub>CLK</sub> /2 <sup>11</sup> | 976 Hz                      | 2.44 kHz                    | 4.88 kHz                     | 9.76 kHz                     | 11.72 kHz                    |
| 1   | 1   | 0   | 0   | f <sub>CLK</sub> /2 <sup>12</sup> | 488 Hz                      | 1.22 kHz                    | 2.44 kHz                     | 4.88 kHz                     | 5.86 kHz                     |
| 1   | 1   | 0   | 1   | f <sub>CLK</sub> /2 <sup>13</sup> | 244 Hz                      | 610 Hz                      | 1.22 kHz                     | 2.44 kHz                     | 2.93 kHz                     |
| 1   | 1   | 1   | 0   | f <sub>CLK</sub> /2 <sup>14</sup> | 122 Hz                      | 305 Hz                      | 610 Hz                       | 1.22 kHz                     | 1.47 kHz                     |
| 1   | 1   | 1   | 1   | f <sub>CLK</sub> /2 <sup>15</sup> | 61 Hz                       | 153 Hz                      | 305 Hz                       | 610 Hz                       | 732 Hz                       |

Caution: For details on the register setup procedures, refer to RL78/G12 User's Manual: Hardware.

- (3) Controlling the channel trigger operation
- Timer channel stop register 0 (TT0) Select the TAU0 stop trigger.

| Symbo | ol: TT | 0  |    |     |    |     |   |    |    |    | - 11 | 0L |    |    |    |
|-------|--------|----|----|-----|----|-----|---|----|----|----|------|----|----|----|----|
| 15    | 14     | 13 | 12 | 11  | 10 | 9   | 8 | 7  | 6  | 5  | 4    | 3  | 2  | 1  | 0  |
| 0     | 0      | 0  | 0  | TT  | 0  | TT  | 0 | TT | TT | TT | TT   | TT | TT | TT | TT |
|       |        |    |    | H03 |    | H01 |   | 07 | 06 | 05 | 04   | 03 | 02 | 01 | 00 |
| 0     | 0      | 0  | 0  | 0   | 0  | 0   | 0 | 0  | 0  | 0  | 0    | 0  | 0  | 0  | 1  |

Bit 0

|   | 1   | Operation is stopped (stop trigger is generated). |  |  |  |  |  |  |  |
|---|-----|---------------------------------------------------|--|--|--|--|--|--|--|
|   | 0   | No trigger operation                              |  |  |  |  |  |  |  |
| Т | T00 | Operation stop trigger of channel 0               |  |  |  |  |  |  |  |

Caution: For details on the register setup procedures, refer to RL78/G12 User's Manual: Hardware.

- (4) Setting up the operation mode of channel 0
- Timer mode register 00 (TMR00) Specify the operation mode, select software trigger start and an operation clock.

## Symbol: TMR00

| 15  | 14  | 13 | 12  | 11   | 10  | 9   | 8   | 7   | 6   | 5 | 4 | 3   | 2   | 1   | 0   |
|-----|-----|----|-----|------|-----|-----|-----|-----|-----|---|---|-----|-----|-----|-----|
| CKS | CKS | 0  | CCS | MAS  | STS | STS | STS | CIS | CIS | 0 | 0 | MD  | MD  | MD  | MD  |
| 001 | 000 |    | 00  | TER0 | 002 | 001 | 000 | 001 | 000 |   |   | 003 | 002 | 001 | 000 |
|     |     |    |     | 0    |     |     |     |     |     |   |   |     |     |     |     |
| 0   | 0   | 0  | 0   | 0    | 0   | 0   | 1   | 0   | 1   | 0 | 0 | 0   | 1   | 0   | 0   |

#### Bits 3 to 0

| MD<br>003 | MD<br>002 | MD<br>001 | MD<br>000 | Operation mode of channel 0                                                                                                             |
|-----------|-----------|-----------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------|
| 0         | 0         | 0         | 0         | Interval timer mode (timer interrupt is not generated when counting is started).                                                        |
| 0         | 0         | U         | 1         | Interval timer mode (timer interrupt is not generated when counting is started).                                                        |
| 0 1       |           | 0         | 0         | Capture mode (timer interrupt is not generated when counting is started).                                                               |
| U         | •         | 0         | 1         | Capture mode (timer interrupt is not generated when counting is started).                                                               |
| 0         | 1         | 1         | 0         | Event counter mode (timer interrupt is not generated when counting is started).                                                         |
| 1         | 0         | 0         | 0         | One-count mode Start trigger is invalid during counting operation.                                                                      |
|           | U         | U         | 1         | One-count mode Start trigger is valid during counting operation.                                                                        |
| 1         | 1         | 0         | 0         | Capture & one-count mode Timer interrupt is not generated when counting is started. Start trigger is invalid during counting operation. |

#### Bits 7 and 6

| CIS<br>001 | CIS<br>000 | Selection of TI00 pin input valid edge         |  |
|------------|------------|------------------------------------------------|--|
| 0          | 0          | Falling edge                                   |  |
| 0          | 1          | Rising edge                                    |  |
| 1          | 0          | Both edges (when low-level width is measured)  |  |
| 1          | 1          | Both edges (when high-level width is measured) |  |

Caution: For details on the register setup procedures, refer to RL78/G12 User's Manual: Hardware.

## Symbol: TMR00

| 0   | 0   | 0  | 0   | 0    | 0   | 0   | 1   | 0   | 1   | 0 | 0 | 0   | 1   | 0   | 0   |
|-----|-----|----|-----|------|-----|-----|-----|-----|-----|---|---|-----|-----|-----|-----|
| 001 | 000 |    | 00  | ER00 | 002 | 001 | 000 | 001 | 000 |   |   | 003 | 002 | 001 | 000 |
| CKS | CKS | 0  | CCS | MAST | STS | STS | STS | CIS | CIS | 0 | 0 | MD  | MD  | MD  | MD  |
| 15  | 14  | 13 | 12  | 11   | 10  | 9   | 8   | 7   | 6   | 5 | 4 | 3   | 2   | 1   | 0   |

## Bits 10 to 8

| STS<br>002 | STS<br>001 | STS<br>000 | Setting of start trigger or capture trigger of channel 0                                                                                       |
|------------|------------|------------|------------------------------------------------------------------------------------------------------------------------------------------------|
| 0          | 0          | 0          | Only software trigger start is valid (other trigger sources are unselected).                                                                   |
| 0          | 0          | 1          | Valid edge of the TI00 pin input is used as both the start trigger and capture trigger.                                                        |
| 0          | 1          | 0          | Both the edges of the TI00 pin input are used as a start trigger and capture trigger.                                                          |
| 1          | 0          | 0          | Interrupt signal of the master channel is used (when the channel is used as a slave channel with the simultaneous channel operation function). |

#### Bit 11

| MASTER00                                                                                                           | Selection between using channel 0 independently or simultaneously with another channel (as a slave or master) |  |  |  |  |
|--------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Operates in independent channel operation function or as slave channel in simultaneous channel operation function. |                                                                                                               |  |  |  |  |
| 1                                                                                                                  | Operates as master channel in simultaneous channel operation function.                                        |  |  |  |  |

#### Bit 12

| CCS00 | Selection of count clock (f <sub>TCLK</sub> ) of channel 0                  |
|-------|-----------------------------------------------------------------------------|
| 0     | Operation clock (f <sub>MCK</sub> ) specified by the CKS000 and CKS001 bits |
| 1     | Valid edge of the input signal from the TI00 pin                            |

# Bits 15 and 14

| CKS001 | CKS000 | Selection of operation clock (f <sub>MCK</sub> ) of channel 0    |
|--------|--------|------------------------------------------------------------------|
| 0      | 0      | Operation clock CK00 set by timer clock select register 0 (TPS0) |
| 1      | 0      | Operation clock CK01 set by timer clock select register 0 (TPS0) |

Caution: For details on the register setup procedures, refer to RL78/G12 User's Manual: Hardware.

# 5.7.5 Main Processing

Figure 5.6 shows the flowchart for main processing.



Figure 5.6 Main Processing

# 5.7.6 Timer Array Unit Startup

Figure 5.7 shows the flowchart for starting the operation of the timer array unit.



Figure 5.7 Timer Array Unit Startup

- (1) Configuring the interrupt request flag
- Clear the timer interrupt request flag.

Symbol: IF0H

| 7      | 6      | 5       | 4       | 3       | 2      | 1       | 0       |
|--------|--------|---------|---------|---------|--------|---------|---------|
| TMIF01 | TMIF00 | IICAIF0 | TMIF03H | TMIF01H | SREIF0 | SRIF0   | STIF0   |
|        |        |         |         |         |        | CSIIF01 | CSIIF00 |
|        |        |         |         |         |        | IICIF01 | IICIF00 |
| X      | 0      | Χ       | X       | Χ       | Χ      | Χ       | Χ       |

Bit 6

| TMIF00 | Interrupt request flag                                   |
|--------|----------------------------------------------------------|
| 0      | No interrupt request signal is generated                 |
| 1      | Interrupt request is generated, interrupt request status |

Caution: For details on the register setup procedures, refer to RL78/G12 User's Manual: Hardware.

- (2) Configuring the interrupt mask
- Unmask timer interrupts.

Symbol: MK0H

| 7      | 6      | 5       | 4      | 3      | 2      | 1       | 0       |
|--------|--------|---------|--------|--------|--------|---------|---------|
| TMMK01 | TMMK00 | IICAMK0 | TMMK03 | TMMK01 | SREMK0 | SRMK0   | STMK0   |
|        |        |         | Н      | Н      |        | CSIMK01 | CSIMK00 |
|        |        |         |        |        |        | IICMK01 | IICMK00 |
| Χ      | 0      | Χ       | X      | X      | Х      | Χ       | Х       |

#### Bit 6

| TMMK00 | Interrupt processing control  |
|--------|-------------------------------|
| 0      | Interrupt processing enabled  |
| 1      | Interrupt processing disabled |

Caution: For details on the register setup procedures, refer to RL78/G12 User's Manual: Hardware.

- (3) Configuring the timer channel startup
- Enable timer count operation.

TS0L Symbol: TS0 14 10 8 7 4 3 15 13 12 11 9 6 5 2 1 0 0 0 0 0 TS 0 TS 0 TS TS TS TS TS TS TS TS H03 H01 07 05 04 03 02 00 06 01 0 0 0 0 0 0 0 0 0 0 0 1

Bit 0

| TS00 | Operation enable (start) trigger of channel 0                     |
|------|-------------------------------------------------------------------|
| 0    | No trigger operation                                              |
| 1    | The TE00 bit is set to 1 and the count operation becomes enabled. |

Caution: For details on the register setup procedures, refer to RL78/G12 User's Manual: Hardware.

# 5.7.7 INTTM00 Interrupt Processing

Figure 5.8 shows the flowchart for INTTM00 interrupt processing.



Figure 5.8 INTTM00 Interrupt Processing

## 6. Sample Code

The sample code is available on the Renesas Electronics Website.

#### 7. Documents for Reference

RL78/G12 User's Manual: Hardware (R01UH0200E)

RL78 Family User's Manual: Software (R01US0015E)

(The latest versions of the documents are available on the Renesas Electronics Website.)

Technical Updates/Technical Brochures

(The latest versions of the documents are available on the Renesas Electronics Website.)

# **Website and Support**

Renesas Electronics Website

• http://www.renesas.com/index.jsp

#### Inquiries

• http://www.renesas.com/contact/

| Revision Record | RL78/G12 Timer Array Unit (Pulse Interval Measurement) |
|-----------------|--------------------------------------------------------|
|-----------------|--------------------------------------------------------|

| Rev. | Date         | Description |                      |
|------|--------------|-------------|----------------------|
| Rev. |              | Page        | Summary              |
| 1.00 | Sep. 1. 2012 | _           | First edition issued |

All trademarks and registered trademarks are the property of their respective owners.

## General Precautions in the Handling of MPU/MCU Products

The following usage notes are applicable to all MPU/MCU products from Renesas. For detailed usage notes on the products covered by this manual, refer to the relevant sections of the manual. If the descriptions under General Precautions in the Handling of MPU/MCU Products and in the body of the manual differ from each other, the description in the body of the manual takes precedence.

- 1. Handling of Unused Pins
- Handle unused pins in accord with the directions given under Handling of Unused Pins in the manual.
  - The input pins of CMOS products are generally in the high-impedance state. In operation with unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of LSI, an associated shoot-through current flows internally, and malfunctions occur due to the false recognition of the pin state as an input signal become possible. Unused pins should be handled as described under Handling of Unused Pins in the manual.
- 2. Processing at Power-on
- The state of the product is undefined at the moment when power is supplied.
  - The states of internal circuits in the LSI are indeterminate and the states of register settings and pins are undefined at the moment when power is supplied.
    In a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the moment when power is supplied until the reset process is completed. In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function are not guaranteed from the moment when power is supplied until the power reaches the level at which resetting has been specified.
- 3. Prohibition of Access to Reserved Addresses
- Access to reserved addresses is prohibited.
  - The reserved addresses are provided for the possible future expansion of functions. Do not access
    these addresses; the correct operation of LSI is not guaranteed if they are accessed.
- 4. Clock Signals
- After applying a reset, only release the reset line after the operating clock signal has become stable.
   When switching the clock signal during program execution, wait until the target clock signal has stabilized.
  - When the clock signal is generated with an external resonator (or from an external oscillator)
    during a reset, ensure that the reset line is only released after full stabilization of the clock signal.
    Moreover, when switching to a clock signal produced with an external resonator (or by an external oscillator) while program execution is in progress, wait until the target clock signal is stable.
- 5. Differences between Products
- Before changing from one product to another, i.e. to one with a different part number, confirm that the change will not lead to problems.
  - The characteristics of MPU/MCU in the same group but having different part numbers may differ because of the differences in internal memory capacity and layout pattern. When changing to products of different part numbers, implement a system-evaluation test for each of the products.

#### Notice

- 1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 2. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 3. Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or
- 4. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from such alteration, modification, copy or otherwise misappropriation of Renesas Electronics product.
- 5. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below.

"Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots etc.

"High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; and safety equipment etc

Renesas Electronics products are neither intended nor authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems, surgical implantations etc.), or may cause serious property damages (nuclear reactor control systems, military equipment etc.). You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application for which it is not intended. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for which the product is not intended by Renesas Electronics.

- 6. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 7. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or systems manufactured by you.
- 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 9. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You should not use Renesas Electronics products or technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. When exporting the Renesas Electronics products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations.
- 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, who distributes, disposes of, or otherwise places the product with a third party, to notify such third party in advance of the contents and conditions set forth in this document, Renesas Electronics assumes no responsibility for any losses incurred by you or third parties as a result of unauthorized use of Renesas Electronics products.
- 11. This document may not be reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries. (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics



#### SALES OFFICES

#### Renesas Electronics Corporation

http://www.renesas.com

Refer to "http://www.renesas.com/" for the latest and detailed information

Renesas Electronics America Inc. 2880 Scott Boulevard Santa Clara, CA 95050-2554, U.S.A. Tel: +1-408-588-6000, Fax: +1-408-588-6130

Renesas Electronics Canada Limited 1101 Nicholson Road, Newmarket, Ontario L3Y 9C3, Canada Tel: +1-905-898-5441, Fax: +1-905-898-3220

Renesas Electronics Europe Limited
Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K
Tel: +44-1628-585-100, Fax: +44-1628-585-900

Renesas Electronics Europe GmbH

Arcadiastrasse 10, 40472 Düsseldorf, German Tel: +49-211-65030, Fax: +49-211-6503-1327

Renesas Electronics (China) Co., Ltd.
7th Floor, Quantum Plaza, No.27 ZhiChunLu Haidian District, Beijing 100083, P.R.China
Tel: +86-10-8235-1155, Fax: +86-10-8235-7679

Renesas Electronics (Shanghai) Co., Ltd.
Unit 204, 205, AZIA Center, No.1233 Lujiazui Ring Rd., Pudong District, Shanghai 200120, China Tel: +86-21-5877-1818, Fax: +86-21-6887-7858 / -7898

Renesas Electronics Hong Kong Limited

Unit 1601-1613, 16/F., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong Tel: +852-2886-9318, Fax: +852 2886-9022/9044

Tel: +602-2600-9110, Fax. 1502-25111 Renesas Electronics Taiwan Co., Ltd. 13F, No. 363, Fu Shing North Road, Taipei, Taiwan Tel: +886-2-8175-9600, Fax: +886 2-8175-9670

Renesas Electronics Singapore Pte. Ltd.
1 harbourFront Avenue, #06-10, keppel Bay Tower, Singapore 098632 Tel: +65-6213-0200, Fax: +65-6278-8001

Unit 906, Block B, Menara Amcorp, Amcorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: +60-3-7955-9390, Fax: +60-3-7955-9510

Renesas Electronics Korea Co., Ltd. 11F., Samik Lavied' or Bldg., 720-2 Yeoksam-Dong, Kangnam-Ku, Seoul 135-080, Korea Tel: +82-2-558-3737, Fax: +82-2-558-5141

© 2012 Renesas Electronics Corporation. All rights reserved.