

# **S1D19600 Series Technical Manual**

| NOTICE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| No part of this material may be reproduced or duplicated in any form or by any means without the written permission of Seiko Epson. Seiko Epson reserves the right to make changes to this material without notice. Seiko Epson does not assume any liability of any kind arising out of any inaccuracies contained in this material or due to its application or use in any product or circuit and, further, there is no representation that this material is applicable to products requiring high level reliability, such as, medical products. Moreover, no license to any intellectual property rights is granted by implication or otherwise, and there is no representation or warranty that anything made in accordance with this material will be free from any patent or copyright infringement of a third party. This material or portions thereof may contain technology or the subject relating to strategic products under the control of the Foreign Exchange and Foreign Trade Law of Japan and may require an export license from the Ministry of Economy, Trade and Industry or other approval from another government agency. |
| All brands or product names mentioned herein are trademarks and/or registered trademarks of their respective companies.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| ©SEIKO EPSON CORPORATION 2012, All rights reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |

# Configuration of product number



# **Table of Contents**

| 1. DESCRIPTION                                                    | 1  |
|-------------------------------------------------------------------|----|
| 2. FEATURES                                                       | 2  |
| 3. BLOCK DIAGRAM                                                  | 3  |
| 4. PIN ASSIGNMENT                                                 | 4  |
| 4.1 S1D19600 Specifications of Chip                               |    |
| 4.2 Bump center coordinates                                       |    |
| 5. PIN DESCRIPTION                                                | 12 |
| 5.1 External Power Pins                                           | 12 |
| 5.2 Built-in Power Pins                                           | 12 |
| 5.3 1st Booster Pins                                              | 13 |
| 5.4 2nd Booster Pins                                              | 13 |
| 5.5 3rd Booster Pins                                              | 14 |
| 5.6 4th Booster Pins                                              | 14 |
| 5.7 VCOM Generation Pins                                          | 15 |
| 5.8 Multi time PROM Pins                                          | 15 |
| 5.9 Control Pins                                                  | 16 |
| 5.10 EEPROM control Pin                                           | 18 |
| 5.11 LCD Output Pins                                              | 18 |
| 5.12 Test Pins                                                    | 19 |
| 5.13 Dummy Pins                                                   | 19 |
| 6. FUNCTIONAL DESCRIPTION                                         | 20 |
| 6.1 MPU Interface                                                 |    |
| 6.1.1 MPU Interface Selection                                     |    |
| 6.1.2 Parallel MPU Interface                                      |    |
| 6.1.4 Internal Data Bus Expansion of Display Data                 |    |
| 6.2 Display Data RAM                                              |    |
| 6.2.1 Display Data RAM                                            | 26 |
| 6.2.2 Page Address Circuit/Column Address Circuit                 |    |
| 6.2.3 Partial Display6.2.4 AC Operation Drive                     |    |
| 6.3 Oscillation Circuit                                           |    |
| 6.4 Setting Gate Line Scan Mode                                   |    |
| 6.5 Overview of built-in power supply                             |    |
| 6.6 Power Supply for LCD and Main Specifications for Power Supply |    |
| 6.6.1 Basic Configuration Diagram of Built-in Power Supply        |    |
| 6.6.2 External power supply connection                            |    |
| 6.6.3 The 1st Booster Circuit                                     |    |
| 6.6.4 The 2nd Booster Circuit                                     |    |
| 6.6.6 The 4th Booster Circuit                                     |    |
| 6.6.7 VCOM Generation Circuit                                     |    |

| 6.7 Connection Diagram of External Parts          | 46 |
|---------------------------------------------------|----|
| 6.8 Gray scale generating circuit                 | 49 |
| 6.9 Resetting                                     |    |
| 6.10 Multi Time PROM Circuit                      |    |
| 6.10.1 Overview                                   |    |
| 6.10.2 Multi Time PROM read                       |    |
| 6.10.3 Multi Time PROM erase                      | 52 |
| 6.10.4 Multi Time PROM programming                | 54 |
| 6.10.5 VCOMH offset data adjustment sequence      | 56 |
| 6.11 EEPROM Interface                             | 58 |
| 6.11.1 Overview of EEPROM interface               | 58 |
| 6.11.2 Connections to EEPROM                      | 58 |
| 6.11.3 EEPROM writng timing chart                 |    |
| 6.11.4 EEPROM automatic read                      |    |
| 6.11.5 EEPROM data format                         | 66 |
| 7. COMMANDS                                       | 69 |
| 7.1 command list                                  | 70 |
| 7.2 Initial Values of parameters                  | 72 |
| 7.3 Command description                           |    |
| 7.3.1 SWRESET (Software Reset: 5E h)              |    |
| <b>7.3.2</b> DISAR (Display Area: 91h)            |    |
| <b>7.3.3</b> DISSET1 (Display Set 1: 92h)         |    |
| <b>7.3.4</b> DISSET2 (Display Set 2: 93h)         |    |
| 7.3.5 DINVIN (Display invert IN: 16h)             |    |
| 7.3.6 DINVOUT (Display invert OUT: 15h)           | 80 |
| 7.3.7 MADCTL (Memory Address Control: 21h)        |    |
| 7.3.8 CASET (Column Address Set: 23h)             | 81 |
| 7.3.9 PASET (Page Address Set: 22h)               |    |
| 7.3.10 STFRAME (Start Frame Address: 24h)         | 83 |
| <b>7.3.11</b> BPPSEL (Bpp Sel: 25h)               | 83 |
| 7.3.12 MDCTL (Memory Data Control: 26h)           |    |
| 7.3.13 GATESET (Gate Set: C3h)                    |    |
| <b>7.3.14</b> ACSET (AC Set: C1h)                 | 85 |
| 7.3.15 GAMSET4P1 (Gamma Set 4bpp Positive 1: 81h) |    |
| 7.3.16 GAMSET4P2 (Gamma Set 4bpp Positive 1: 82h) |    |
| 7.3.17 GAMSET4P3 (Gamma Set 4bpp Positive 1: 83h) |    |
| 7.3.18 GAMSET4P4 (Gamma Set 4bpp Positive 1: 84h) |    |
| 7.3.19 GAMSET4N1 (Gamma Set 4bpp Negative 1: 89h) |    |
| 7.3.20 GAMSET4N2 (Gamma Set 4bpp Negative 2: 8Ah) |    |
| 7.3.21 GAMSET4N3 (Gamma Set 4bpp Negative 2: 8Bh) |    |
| 7.3.22 GAMSET4N4 (Gamma Set 4bpp Negative 2: 8Ch) |    |
| 7.3.23 GAMSET2P (Gamma Set 2bpp Positive: 85h)    |    |
| 7.3.25 GAMSET2N (Gamma Set 2bpp Negative: 8bh)    |    |
| 7.3.26 EVSET1 (Electronic Volume Set 1: 71h)      |    |
| 7.3.27 EVSET2 (Electronic Volume Set 1: 711)      |    |
| 7.3.28 PWRCTL (Power Control: 61h)                |    |
| 7.3.29 SLPIN (Sleep In: 14h)                      |    |
| 7.3.30 SLPOUT (Sleep Out: 13h)                    |    |
| 7.3.31 DISON (Display On: 12h)                    |    |
| <b>7.3.32</b> DISOFF (Display Off: 11h)           |    |
| <b>7.3.33</b> WRRAM (Write RAM: 3A h)             |    |
| <b>7.3.34</b> RDRAM (Read Ram: 39h)               |    |
| <b>7.3.35</b> PTLSET1 (Partial Set 1: 29h)        |    |
| 7.3.36 PTLSET2 (Partial Set 2: 2A h)              |    |
| <b>7.3.37</b> PTLSET3 (Partial Set 3: AB h)       |    |

| <b>7.3.38</b> PTLIN (Partial In: 19h)              |     |
|----------------------------------------------------|-----|
| <b>7.3.39</b> PTLOUT (Partial Out: 1A h)           |     |
| <b>7.3.40</b> BLSET (Blinking Set : 2Bh)           |     |
| 7.3.41 BLIN (Blinking In: 1Bh)                     |     |
| 7.3.42 BLOUT (Blinking Out: 1C h)                  |     |
| <b>7.3.43</b> BLKFIL(Block Fill: 31h)              |     |
| 7.3.44 VCMDAT (VCOMH Offset Data: 49h)             |     |
| <b>7.3.45</b> UIDSET (User ID Set: 4Ah)            | 105 |
| 7.3.46 MTPERS (Multi Time PROM Erase: 41h)         |     |
| 7.3.47 MTPPRG (Multi Time PROM Program; 42h)       |     |
| 7.3.48 MTPOP (Multi Time PROM Operation: 43h)      |     |
| 7.3.49 EPRMIN (EEPROM Mode IN: 45h)                |     |
| 7.3.50 EPRWRSR (EEPROM Write Status Register: 46h) |     |
| 7.3.51 RDVCMDAT (Read VCOM Data: 59h)              |     |
| 7.3.52 RDUID (Read User ID: 55h)                   |     |
| 7.3.54 EPRRDADR (EEPROM Read Address: 4Bh)         |     |
| 7.3.55 RDERR (Read Error Status: 51h)              |     |
| 7.3.56 RDSTAT (Read Status: 52h)                   |     |
| 7.3.57 RDREV (Read Status: 321)                    |     |
| 7.3.58 RDCRC (Read CRC: 54h)                       |     |
| <b>7.3.59</b> NOP (Non Operation: 00h)             |     |
| ` '                                                |     |
| 8. Instruction Setup Example                       | 117 |
| 8.1 Power ON sequence                              | 117 |
| 8.2 Initial setting to Display ON:                 | 118 |
| 8.3 Power off sequence:                            |     |
| 9. ABSOLUTE MAXIMUM RATINGS                        | 119 |
| 10. DC CHARACTERISTICS                             | 120 |
| 11. AC CHARACTERISTICS                             | 122 |
| 11.1 Oscillation Frequency                         | 122 |
| 11.2 Parallel Interface                            |     |
| 11.3 Serial Interface                              |     |
| 11.4 EEPROM Interface                              |     |
|                                                    |     |
| 11.5 Resetting                                     |     |
| 11.6 ERR Output                                    |     |
| 11.7 OSCO output                                   | 128 |
| 11.8 VSYNCO output                                 | 128 |
| 11.9 Source output                                 | 129 |
| 11.10 Gate output                                  |     |
| 11.11 VCOM output                                  |     |
| •                                                  |     |
| 11.12 Multi Time PROM Erase                        |     |
| 11.13 Multi Time PROM Programming                  | 131 |
|                                                    |     |
| 12. Revision History                               | 132 |

## 1. DESCRIPTION

The S1D19600 series is a 1-chip driver for driving amorphous Si-TFT with built-in data RAM that contains  $320 \times 320$  dots, supporting 16 gray scale display. It include built-in power supply circuit that all voltage level are generated for display, and it can directly connectable to MPU bus with 8bit parallel interface or 4 wire serial interface.

16, 4, and 2 gray scale are supported.

Built-in power supply circuit for LCD drive and built-in oscillator can realize display system with minimum external part.

### 2. FEATURES

LCD drive circuit

Source output: 320outputs. Number of output can be selectable from 2 to 320.

Built-in buffer for all outputs

Drive load: from 10pF,  $0.5K\Omega$ to 60pF,  $35K\Omega$ 

Gate output: 320outputs. Number of output can be selectable from 10 to 320.

160outpus on both side of chip, and interlace driving is available.

MPU interface

8bit parallel (80 system MPU),

4-wire serial (CS, SCL, SD, A0 signals)

EEPROM interface \*1

Schmidt trigger input

Transfer data error detection circuit.

Gray scale

16 gray scale (4bpp), 4 gray scale (2bpp) and 2gray scale (1bpp) are available.

Display data RAM

RAM capacity  $320 \times 320 \times 4 = 409,600$  bits

When 1bpp mode: 4 frames are available.

When 2bpp mode: 2 frames are available.

When 4bpp mode and 160 lines or less: 2 frames are available.

Display data error detection circuit.

Convenient commands

BLKFIL: Fill data to appointed rectangle area.

**BLIN: Blinking function** 

AC drive methods

1 line inversion, 2 line inversion, frame inversion and interlace.

**Built-in circuits** 

Internal logic power supply

LCD drive power supply

CR oscillating circuit.

Multi-time PROM \*2

8bit x 2: for VCOM adjustment, 32bits: for user ID)

Operation voltages

 $V_{DDI}$ - $V_{SS} = 2.7$  to 5.5V (Interface I/O power supply)

 $V_{DD2}$ – $V_{SS} = 2.7$  to 5.5V (Power supply for internal power supply)

Source voltage = Max 5.5V

Gate voltage: VDDHG-VEE= Max 32V

Common voltage: VCOMH-VCOML= Max 6.0V

Operation temperature range

-40 to 110 °C

Package models available

Au bump chip

Remark 1: Recommended EEPROM = ROHM (BR25H series) / Seiko Instruments (S-25C series).

Capacity:1 to 4Kbit

Remark 2: The Multi-time PROM is for temporary memory such as VCOM adjustment data carrier from LCD module to final application. Prohibit to access (include read) the Multi time PROM after mounting final application.

#### 3. BLOCK DIAGRAM G320 **G319** GD3 Gate Gate Source Driver Drver Driver Vout **C11N** C11P C12N Display data C12P latch VLDO1 Vоитм Display timing generator C21N Page address Line address C21P Display data I/O buffer VLDO2 **▶**VSYNCO **RAM** Power supply circuit/Gamma correction circuit 320\*320\*4 VEE C31N C31P C32N C32P C33N Column address C33P VDDHG C41N C41P Vсом Vсомн Vcoml Oscillator Control **VDCCOM** → OSCO logic VDDRH VDDHS VDDHS2 VREG TRI Multi Time **√**/<sub>2</sub> VME1to2 TRI2 **PROM** VDD Vddi $V_{\text{DD2}}$ MPU interface Vss OSCIEN-E2SI E2SO E2SCL-XE2CS. RESEN osco PSET1to3 D0toD7 XRES XWR

Fig.1 S1D19600 Series Block Diagram

## 4. PIN ASSIGNMENT

## 4.1 S1D19600 Specifications of Chip

Table 1 Specifications of Chip

| Parameter       |                | Dimens                    | Dimensions |      |
|-----------------|----------------|---------------------------|------------|------|
|                 |                | X                         | Y          | Unit |
| Chip size       |                | 17.865                    | 1.200      | mm   |
| Chip thickness  |                | 300                       | 300 μι     |      |
| Bump pitch      |                | Min.5                     | Min.52 μn  |      |
| Bump size       | No. 1 to 248   | 44                        | 44 70      |      |
|                 | No. 249 to 929 | 26                        | 87         | μm   |
| Bump height     |                | Typ.15 μm                 |            | μm   |
| Bump area total |                | 2,304,262 μm <sup>2</sup> |            | μm²  |

Note: These values are given for reference only.



The alignment mark is put on two locations.

Fig.2 Bump Assignment Drawing (Top view from bump side)



Fig.3 Alignment mark (Unit: um)





Fig.5 Bump size and layout (Unit: um)

## 4.2 Bump center coordinates

 Table 2 Bump center coordinates

 Y (μm)
 BUMP No.
 Pin Name
 X (μm)
 Y (μm)

| BUMP No. | Pin Name | X (µm) | Y (µm) |
|----------|----------|--------|--------|
| 1        | ADUMMY   | -8645  | -500   |
| 2        | BDUMMY   | -8575  | -500   |
| 3        | DUMMY    | -8505  | -500   |
| 4        | VCOM     | -8435  | -500   |
| 5        | VCOM     | -8365  | -500   |
| 6        | VCOM     | -8295  | -500   |
| 7        | DUMMY    | -8225  | -500   |
| 8        | VCOMH    | -8155  | -500   |
| 9        | VCOMH    | -8085  | -500   |
| 10       | VCOMH    | -8015  | -500   |
| 11       | DUMMY    | -7945  | -500   |
| 12       | VCOML    | -7875  | -500   |
| 13       | VCOML    | -7805  | -500   |
| 14       | VCOML    | -7735  | -500   |
| 15       | DUMMY    | -7665  | -500   |
| 16       | VME1     | -7595  | -500   |
| 17       | TEST5    | -7525  | -500   |
| 18       | TEST4    | -7455  | -500   |
| 19       | VME2     | -7385  | -500   |
| 20       | VME2     | -7315  | -500   |
| 21       | TRI2     | -7245  | -500   |
| 22       | VSS      | -7175  | -500   |
| 23       | VSS      | -7105  | -500   |
| 24       | VSS      | -7035  | -500   |
| 25       | VSS      | -6965  | -500   |
| 26       | VDD2     | -6895  | -500   |
| 27       | VDD2     | -6825  | -500   |
| 28       | VDD2     | -6755  | -500   |
| 29       | VDD2     | -6685  | -500   |
| 30       | VDCCOM   | -6615  | -500   |
| 31       | VDCCOM   | -6545  | -500   |
| 32       | VDCCOM   | -6475  | -500   |
| 33       | VDCCOM   | -6405  | -500   |
| 34       | VLDO2    | -6335  | -500   |
| 35       | VLDO2    | -6265  | -500   |
| 36       | VLDO2    | -6195  | -500   |
| 37       | VLDO2    | -6125  | -500   |
| 38       | DUMMY    | -6055  | -500   |
| 39       | C21P     | -5985  | -500   |
|          |          |        |        |
| 40       | C21P     | -5915  | -500   |

| BUMP No. | Pin Name | X (µm) | Y (µm) |
|----------|----------|--------|--------|
| 41       | C21P     | -5845  | -500   |
| 42       | C21P     | -5775  | -500   |
| 43       | C21P     | -5705  | -500   |
| 44       | DUMMY    | -5635  | -500   |
| 45       | C21N     | -5565  | -500   |
| 46       | C21N     | -5495  | -500   |
| 47       | C21N     | -5425  | -500   |
| 48       | C21N     | -5355  | -500   |
| 49       | C21N     | -5285  | -500   |
| 50       | DUMMY    | -5215  | -500   |
| 51       | VOUTM    | -5145  | -500   |
| 52       | VOUTM    | -5075  | -500   |
| 53       | VOUTM    | -5005  | -500   |
| 54       | VOUTM    | -4935  | -500   |
| 55       | VOUTM    | -4865  | -500   |
| 56       | DUMMY    | -4795  | -500   |
| 57       | VDD2     | -4725  | -500   |
| 58       | VDD2     | -4655  | -500   |
| 59       | VDD2     | -4585  | -500   |
| 60       | VDD2     | -4515  | -500   |
| 61       | VSS      | -4445  | -500   |
| 62       | VSS      | -4375  | -500   |
| 63       | VSS      | -4305  | -500   |
| 64       | VSS      | -4235  | -500   |
| 65       | DUMMY    | -4165  | -500   |
| 66       | C33P     | -4095  | -500   |
| 67       | C33P     | -4025  | -500   |
| 68       | DUMMY    | -3955  | -500   |
| 69       | C32P     | -3885  | -500   |
| 70       | C32P     | -3815  | -500   |
| 71       | DUMMY    | -3745  | -500   |
| 72       | C31P     | -3675  | -500   |
| 73       | C31P     | -3605  | -500   |
| 74       | DUMMY    | -3535  | -500   |
| 75       | C31N     | -3465  | -500   |
| 76       | C31N     | -3395  | -500   |
| 77       | DUMMY    | -3325  | -500   |
| 78       | C32N     | -3255  | -500   |
| 79       | C32N     | -3185  | -500   |
| 80       | DUMMY    | -3115  | -500   |
|          | -        |        | , , ,  |

## 4. PIN ASSIGNMENT

| BUMP No. | Pin Name | X (µm) | Υ (μm) |
|----------|----------|--------|--------|
| 81       | C33N     | -3045  | -500   |
| 82       | C33N     | -2975  | -500   |
| 83       | DUMMY    | -2905  | -500   |
| 84       | VEE      | -2835  | -500   |
| 85       | VEE      | -2765  | -500   |
| 86       | DUMMY    | -2695  | -500   |
| 87       | DUMMY    | -2625  | -500   |
| 88       | VLDO1    | -2555  | -500   |
| 89       | C12P     | -2485  | -500   |
| 90       | C12P     | -2415  | -500   |
| 91       | C12P     | -2345  | -500   |
| 92       | C12P     | -2275  | -500   |
| 93       | C12P     | -2205  | -500   |
| 94       | C12N     | -2135  | -500   |
| 95       | C12N     | -2065  | -500   |
| 96       | C12N     | -1995  | -500   |
| 97       | C12N     | -1925  | -500   |
| 98       | C12N     | -1855  | -500   |
| 99       | VSS      | -1785  | -500   |
| 100      | VSS      | -1715  | -500   |
| 101      | VSS      | -1645  | -500   |
| 102      | VSS      | -1575  | -500   |
| 103      | VSS      | -1505  | -500   |
| 104      | VDD2     | -1435  | -500   |
| 105      | VDD2     | -1365  | -500   |
| 106      | VDD2     | -1295  | -500   |
| 107      | VDD2     | -1225  | -500   |
| 108      | VDD2     | -1155  | -500   |
| 109      | VOUT     | -1085  | -500   |
| 110      | VOUT     | -1015  | -500   |
| 111      | VOUT     | -945   | -500   |
| 112      | VOUT     | -875   | -500   |
| 113      | VOUT     | -805   | -500   |
| 114      | C11P     | -735   | -500   |
| 115      | C11P     | -665   | -500   |
| 116      | C11P     | -595   | -500   |
| 117      | C11P     | -525   | -500   |
| 118      | C11P     | -455   | -500   |
| 119      | C11N     | -385   | -500   |
| 120      | C11N     | -315   | -500   |

| BUMP No. | Pin Name | X (µm) | Υ (μm) |
|----------|----------|--------|--------|
| 121      | C11N     | -245   | -500   |
| 122      | C11N     | -175   | -500   |
| 123      | C11N     | -105   | -500   |
| 124      | VDD2     | -35    | -500   |
| 125      | VDD2     | 35     | -500   |
| 126      | VDD2     | 105    | -500   |
| 127      | VDD2     | 175    | -500   |
| 128      | VDD2     | 245    | -500   |
| 129      | VSS      | 315    | -500   |
| 130      | VSS      | 385    | -500   |
| 131      | VSS      | 455    | -500   |
| 132      | VSS      | 525    | -500   |
| 133      | VSS      | 595    | -500   |
| 134      | DUMMY    | 665    | -500   |
| 135      | C41N     | 735    | -500   |
| 136      | C41N     | 805    | -500   |
| 137      | DUMMY    | 875    | -500   |
| 138      | C41P     | 945    | -500   |
| 139      | C41P     | 1015   | -500   |
| 140      | DUMMY    | 1085   | -500   |
| 141      | VDDHG    | 1155   | -500   |
| 142      | VDDHG    | 1225   | -500   |
| 143      | DUMMY    | 1295   | -500   |
| 144      | DUMMY    | 1365   | -500   |
| 145      | VDD2     | 1435   | -500   |
| 146      | VDD2     | 1505   | -500   |
| 147      | VDD2     | 1575   | -500   |
| 148      | VSS      | 1645   | -500   |
| 149      | VSS      | 1715   | -500   |
| 150      | VSS      | 1785   | -500   |
| 151      | TRI      | 1855   | -500   |
| 152      | DUMMY    | 1925   | -500   |
| 153      | VDDRH    | 1995   | -500   |
| 154      | VDDHS    | 2065   | -500   |
| 155      | VDDHS    | 2135   | -500   |
| 156      | VDDHS2   | 2205   | -500   |
| 157      | VREG     | 2275   | -500   |
| 158      | VDDI     | 2345   | -500   |
| 159      | VDDI     | 2415   | -500   |
| 160      | VDDI     | 2485   | -500   |
| 100      | امامه    | 2400   | -500   |

| BUMP No. | Pin Name               | X (µm) | Υ (μm) |
|----------|------------------------|--------|--------|
| 161      | TESTB                  | 2555   | -500   |
| 162      | TESTA                  | 2625   | -500   |
| 163      | TEST9                  | 2695   | -500   |
| 164      | TEST8                  | 2765   | -500   |
| 165      | TEST7                  | 2835   | -500   |
| 166      | TEST6                  | 2905   | -500   |
| 167      | TEST3                  | 2975   | -500   |
| 168      | TEST2                  | 3045   | -500   |
| 169      | TEST1                  | 3115   | -500   |
| 170      | ERR                    | 3185   | -500   |
| 171      | DUMMY                  | 3255   | -500   |
| 172      | TCEN                   | 3325   | -500   |
| 173      | OSCIEN                 | 3395   | -500   |
| 174      | OSCI                   | 3465   | -500   |
| 175      | OSCO                   | 3535   | -500   |
| 176      | DUMMY                  | 3605   | -500   |
| 177      | CPSET3                 | 3675   | -500   |
| 178      | CPSET2                 | 3745   | -500   |
| 179      | CPSET1                 | 3815   | -500   |
| 180      | IF                     | 3885   | -500   |
| 181      | DUMMY                  | 3955   | -500   |
| 182      | VSYNCO                 | 4025   | -500   |
| 183      | DUMMY                  | 4095   | -500   |
| 184      | WR                     | 4165   | -500   |
| 185      | $\overline{\text{RD}}$ | 4235   | -500   |
| 186      | VSS                    | 4305   | -500   |
| 187      | VSS                    | 4375   | -500   |
| 188      | VSS                    | 4445   | -500   |
| 189      | VDDI                   | 4515   | -500   |
| 190      | VDDI                   | 4585   | -500   |
| 191      | VDDI                   | 4655   | -500   |
| 192      | VDD2                   | 4725   | -500   |
| 193      | VDD2                   | 4795   | -500   |
| 194      | VDD2                   | 4865   | -500   |
| 195      | DUMMY                  | 4935   | -500   |
| 196      | D0                     | 5005   | -500   |
| 197      | DUMMY                  | 5075   | -500   |
| 198      | D1                     | 5145   | -500   |
| 199      | DUMMY                  | 5215   | -500   |
| 200      | D2                     | 5285   | -500   |
| 200      | DE                     | 3200   | -500   |

| BUMP No. | Pin Name | X (µm) | Y (µm) |
|----------|----------|--------|--------|
| 201      | DUMMY    | 5355   | -500   |
| 202      | D3       | 5425   | -500   |
| 203      | DUMMY    | 5495   | -500   |
| 204      | D4       | 5565   | -500   |
| 205      | DUMMY    | 5635   | -500   |
| 206      | D5       | 5705   | -500   |
| 207      | DUMMY    | 5775   | -500   |
| 208      | D6       | 5845   | -500   |
| 209      | DUMMY    | 5915   | -500   |
| 210      | D7       | 5985   | -500   |
| 211      | DUMMY    | 6055   | -500   |
| 212      | CS       | 6125   | -500   |
| 213      | A0       | 6195   | -500   |
| 214      | DUMMY    | 6265   | -500   |
| 215      | SD       | 6335   | -500   |
| 216      | DUMMY    | 6405   | -500   |
| 217      | SCL      | 6475   | -500   |
| 218      | DUMMY    | 6545   | -500   |
| 219      | XE2WP    | 6615   | -500   |
| 220      | DUMMY    | 6685   | -500   |
| 221      | E2SO     | 6755   | -500   |
| 222      | DUMMY    | 6825   | -500   |
| 223      | E2SI     | 6895   | -500   |
| 224      | E2SCL    | 6965   | -500   |
| 225      | DUMMY    | 7035   | -500   |
| 226      | XE2CS    | 7105   | -500   |
| 227      | DUMMY    | 7175   | -500   |
| 228      | NVSEL    | 7245   | -500   |
| 229      | RESEN    | 7315   | -500   |
| 230      | RES      | 7385   | -500   |
| 231      | VDD      | 7455   | -500   |
| 232      | VDD      | 7525   | -500   |
| 233      | VSS      | 7595   | -500   |
| 234      | VSS      | 7665   | -500   |
| 235      | VSS      | 7735   | -500   |
| 236      | VDDI     | 7805   | -500   |
| 237      | VDDI     | 7875   | -500   |
| 238      | VDDI     | 7945   | -500   |
| 239      | VDD1     | 8015   | -500   |
|          |          |        |        |
| 240      | VDD2     | 8085   | -500   |

## 4. PIN ASSIGNMENT

| BUMP No.   | Pin Name | X (µm)       | Y (µm)     |
|------------|----------|--------------|------------|
| 241        | VDD2     | 8155         | -500       |
| 242        | DUMMY    | 8225         | -500       |
| 243        | VCOM     | 8295         | -500       |
| 244        | VCOM     | 8365         | -500       |
| 245        | VCOM     | 8435         | -500       |
| 246        | DUMMY    | 8505         | -500       |
| 247        | CDUMMY   | 8575         | -500       |
| 248        | DDUMMY   | 8645         | -500       |
| 249        | DDUMMY   | 8840         | 500        |
| 250        | CDUMMY   | 8814         | 383        |
| 251        | DUMMY    | 8788         | 500        |
| 252        | DUMMY    | 8762         | 383        |
| 253        | GD1      | 8736         | 500        |
| 254        | G1       | 8710         | 383        |
| 255        | G3       | 8684         | 500        |
| 256        | G5       | 8658         | 383        |
|            |          | •            |            |
|            |          | •            |            |
| ļ          |          | •            |            |
| 411        | G315     | 4628         | 500        |
| 412        | G317     | 4602         | 383        |
| 413        | G319     | 4576         | 500        |
| 414        | GD2      | 4550         | 383        |
| 415        | DUMMY    | 4524         | 500        |
| 416        | DUMMY    | 4498         | 383        |
|            |          | •            |            |
|            |          |              |            |
| 400        | DUMMY    | 4246         | 500        |
| 423        | DUMMY    | 4316         | 500        |
| 424        | DUMMY    | 4290         | 383        |
| 425<br>426 | S1<br>S2 | 4264<br>4238 | 500        |
| 420        | S3       | 4236         | 383<br>500 |
| 421        | 33       | 4212         | 300        |
|            |          |              |            |
|            |          |              |            |
| 455        | S31      | 3484         | 500        |
| 456        | S32      | 3458         | 383        |
| 457        | DUMMY    | 3432         | 500        |
| 458        | S33      | 3406         | 383        |
| 459        | S34      | 3380         | 500        |
| 460        | S35      | 3354         | 383        |
| 400        | 555      | 3334         | 303        |

| BUMP No.    | Pin Name   | Y (um) | V (um) |
|-------------|------------|--------|--------|
| BUIVIF INU. | PIII IName | X (µm) | Y (µm) |
|             |            | •      |        |
|             |            |        |        |
| 488         | S63        | 2626   | 383    |
| 489         | S64        | 2600   | 500    |
| 490         | DUMMY      | 2574   |        |
| 491         | S65        | 2548   |        |
| 492         | S66        | 2522   |        |
|             |            | •      |        |
|             |            | •      |        |
|             |            | •      |        |
| 521         | S95        | 1768   | 500    |
| 522         | S96        | 1742   | 383    |
| 523         | DUMMY      | 1716   | 500    |
| 524         | S97        | 1690   | 383    |
| 525         | S98        | 1664   | 500    |
|             |            | •      |        |
|             |            | •      |        |
|             |            | 1      |        |
| 554         | S127       | 910    | 383    |
| 555         | S128       | 884    | 500    |
| 556         | DUMMY      | 858    |        |
| 557         | S129       | 832    | 500    |
| 558         | S130       | 806    | 383    |
|             |            | •      |        |
|             |            | •      |        |
| 507         | 0.4=0      |        | 500    |
| 587         | S159       | 52     | 500    |
| 588         | S160       | 26     |        |
| 589         | DUMMY      | 0      | 500    |
| 590         | S161       | -26    | 383    |
| 591         | S162       | -52    | 500    |
|             |            | •      |        |
|             |            |        |        |
| 620         | S191       | -806   | 383    |
| 621         | S191       | -832   | 500    |
|             | DUMMY      |        |        |
| 622         |            | -858   | 383    |
| 623         | S193       | -884   | 500    |
| 624         | S194       | -910   | 383    |
|             |            | •      |        |
|             |            | •      |        |

| BUMP No.  | Pin Name         | X (µm) | Υ (μm) |
|-----------|------------------|--------|--------|
| BOWN 140. | 1 III I TAGIII O | χ (μπ) | ι (μπ) |
| 653       | S223             | -1664  | 500    |
| 654       | S224             | -1690  | 383    |
| 655       | DUMMY            | -1716  | 500    |
| 656       | S225             | -1742  | 383    |
| 657       |                  |        | 500    |
|           |                  |        |        |
|           |                  | •      |        |
|           |                  | •      |        |
| 686       | S255             | -2522  | 383    |
| 687       | S256             | -2548  | 500    |
| 688       | DUMMY            | -2574  | 383    |
| 689       | S257             | -2600  | 500    |
| 690       | S258             | -2626  | 383    |
|           |                  | •      |        |
|           |                  | •      |        |
|           |                  |        |        |
| 719       | S287             | -3380  | 500    |
| 720       | S288             | -3406  | 383    |
| 721       | DUMMY            | -3432  | 500    |
| 722       | S289             | -3458  | 383    |
| 723       | S290             | -3484  | 500    |
|           |                  |        |        |
|           |                  |        |        |
| 751       | S318             | -4212  | 500    |
| 752       | S319             | -4238  | 383    |
| 753       | S320             | -4264  | 500    |
| 754       | DUMMY            | -4290  | 383    |
| 755       | DUMMY            | -4316  | 500    |
|           |                  |        |        |
|           |                  |        |        |
|           |                  | •      |        |
| 762       | DUMMY            | -4498  | 383    |
| 763       | DUMMY            | -4524  | 500    |
| 764       | GD3              | -4550  | 383    |
| 765       | G320             | -4576  | 500    |
| 766       | G318             | -4602  | 383    |
| 767       | G316             | -4628  | 500    |
|           |                  |        |        |
|           |                  | •      |        |
|           |                  |        |        |

| BUMP No. | Pin Name | X (µm) | Y (µm) |
|----------|----------|--------|--------|
| 922      | G6       | -8658  | 383    |
| 923      | G4       | -8684  | 500    |
| 924      | G2       | -8710  | 383    |
| 925      | GD4      | -8736  | 500    |
| 926      | DUMMY    | -8762  | 383    |
| 927      | DUMMY    | -8788  | 500    |
| 928      | BDUMMY   | -8814  | 383    |
| 929      | ADUMMY   | -8840  | 500    |

 $G_{2n-1}$  Pin (n=1 to 160) X: 8710 - 26 x (n-1) Y: When n is odd: 383 When n is even: 500  $G_{2n}$  Pin (n=1 to 160) X: -8710 + 26 x (n-1)

> Y: When n is odd: 383 When n is even: 500

S<sub>n</sub> Pin(n = 1 to 32) X: 4264 - 26 x (n-1)

Y: Wnen n is odd: 500 When n is even: 383

 $S_n Pin(n = 33 to 64)$ 

X: 4264 - 26 x n

Y: When n is odd: 383 When n is even: 500

 $S_n Pin(n = 65 \text{ to } 96)$ 

X: 4264 - 26 x (n+1)

Y: When n is odd: 500 When n is even: 383

 $S_n Pin(n = 97 \text{ to } 128)$ 

X: 4264 - 26 x (n+2)

Y: When n is odd: 383 When n is even: 500

 $S_n Pin(n = 129 \text{ to } 160)$ 

X: 4264 - 26 x (n+3)

Y: When n is odd: 500 When n is even: 383

 $S_n Pin(n = 161 to 192)$ 

X: 4264 - 26 x (n+4)

Y: When n is odd: 383 When n is even: 500

S<sub>n</sub> Pin (n = 193 to 224)

X: 4264 - 26 x (n+5)

Y: When n is odd: 500

When n is even: 383

 $S_n Pin(n = 225 \text{ to } 256)$ 

X: 4264 - 26 x (n+6)

Y: When n is odd: 383 When n is even: 500

 $S_n Pin(n = 257 to 288)$ 

X: 4264 - 26 x (n+7)

Y: When n is odd: 500 When n is even: 383

 $S_n Pin(n = 289 \text{ to } 320)$ 

X: 4264 - 26 x (n+8)

Y: When n is odd: 383 When n is even: 500

## 5. PIN DESCRIPTION

## 5.1 External Power Pins

Table 3 External Power Pins

| Pin Name | 1/0            | Connected<br>To | Description                                                                                                                   | Number of pins |
|----------|----------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------|----------------|
| VDD2     | Power supply   |                 | Power pins for built-in power supply circuit.  Used as the reference power supply for the 1 <sup>st</sup> and 2 <sup>nd</sup> | 27             |
|          | I              | power           | booster. Supply external power.                                                                                               |                |
| VDDI     | Power supply I | External power  | Power pins for MPU interface circuit. Supply external power.                                                                  | 9              |
| Vss      | Power supply   | External        | They are ground pins.                                                                                                         | 27             |
|          | I              | power           | The 0V pin connected to the system ground.                                                                                    |                |

## 5.2 Built-in Power Pins

Table 4 Built-in Power Pins

| Pin Name | I/O | Connected<br>To                | Description                                                                                                                                      | Number of<br>Pins |
|----------|-----|--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|
| Vdd      | 0   | Capacitor                      | Power pins for internal logic, RAM and Multi-time-PROM.                                                                                          | 2                 |
| VREG     | 0   | Capacitor                      | Reference voltage for built-in power supply.                                                                                                     | 1                 |
| VDDHS    | 0   | Capacitor                      | Voltage for generating source driver drive voltage.                                                                                              | 2                 |
| VDDHS2   | 0   | Capacitor                      | Voltage for generating source driver drive voltage. 1/2 VDDHs is output                                                                          | 1                 |
| VDDRH    | 0   | Open                           | Reference voltage for generating Vo for $\gamma$ correction. Normally, VSS is output.                                                            | 1                 |
| VLDO1    | I/O | Open                           | Voltage for 1st booster. Set it to open.                                                                                                         | 1                 |
| VLDO2    | I/O | Capacitor/<br>VDCCOM/<br>Open/ | Voltage for 2nd booster and VCOML generator. Connect it to Capacitor if it connects to VDCCOM. Refer to 6.6.2 External power circuit connection. | 4                 |

## 5.3 1st Booster Pins

Table 5 the 1st Booster Pins

| Pin Name | 1/0 | Connected To                       | Description                                                                                                                                                                                 | Number of<br>Pins |
|----------|-----|------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|
| C11P     | I/O | Capacitor/<br>Open                 | Flying capacitor for generating VouT output Connecting pins on the positive side. Leave open if 1 <sup>st</sup> booster is not used.                                                        | 5                 |
| C11N     | I/O | Capacitor/<br>Open                 | Flying capacitor for generating VouT output Connecting pins on the negative side. Leave open if 1 <sup>st</sup> booster is not used.                                                        | 5                 |
| C12P     | I/O | Capacitor/<br>Open                 | Flying capacitor for generating VouT output Connecting pins on the positive side. Leave open if 1 <sup>st</sup> booster is not used.                                                        | 5                 |
| C12N     | I/O | Capacitor/<br>Open                 | Flying capacitor for generating VouT output Connecting pins on the negative side. Leave open if 1 <sup>st</sup> booster is not used.                                                        | 5                 |
| Vouт     | I/O | Capacitor/<br>External power / SBD | The 1st booster voltage.  Outputs double of VLDO1. when built-in power supply.  Connecting schottky barrier diode Between VOUT-VDD2.  See section 6.7 connection diagram of external parts. | 5                 |

## 5.4 2nd Booster Pins

Table 6 The 2nd Booster Pins

| Pin Name | I/O | Connected<br>To   | Description                                                                                                                                                              | Number of Pins |
|----------|-----|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| C21P     | I/O | Capacitor         | Flying capacitor for generating Voutmoutput Connecting pins on the positive side                                                                                         | 5              |
| C21N     | I/O | Capacitor         | Flying capacitor for generating Voutmoutput Connecting pins on the negative side                                                                                         | 5              |
| Vouтм    | 0   | Capacitor/<br>VSS | 2 <sup>nd</sup> boosting output voltage. Voltage for generating VCOML Output voltage is –VLDO2. When VCOML=VSS, Connect this pin to VSS. Refer to section 7.3.28 PWRCTL. | 5              |

## 5.5 3rd Booster Pins

Table 7 The 3rd Booster Pins

| Pin Name | I/O | Connected To      | Description                                                                                                                                                                                             | Number of<br>Pins |
|----------|-----|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|
| C31P     | I/O | Capacitor         | Flying capacitor for generating VEE output Connecting pins on the positive side                                                                                                                         | 2                 |
| C31N     | I/O | Capacitor         | Flying capacitor for generating VEE output Connecting pins on the negative side                                                                                                                         | 2                 |
| C32P     | I/O | Capacitor/ Open   | Flying capacitor for generating VEE output Connecting pins on the positive side. Leave open if x1 boosting is used.                                                                                     | 2                 |
| C32N     | I/O | Capacitor/<br>VEE | Flying capacitor for generating VEE output Connecting pins on the negative side. Leave open if x1 boosting is used.                                                                                     | 2                 |
| C33P     | I/O | Capacitor/ Open   | Flying capacitor for generating VEE output Connecting pins on the positive side. Leave open if x1/x2 boosting is used.                                                                                  | 2                 |
| C33N     | I/O | Capacitor/<br>VEE | Flying capacitor for generating VEE output Connecting pins on the negative side. Leave open if x1/x2 boosting is used.                                                                                  | 2                 |
| VEE      | 0   | Capacitor/<br>SBD | 3 <sup>rd</sup> boosting output voltage. Gate off voltage. It is substrate voltage of this IC. Connecting schottky barrier diode Between VEE-Vss. See section 6.7 connection diagram of external parts. | 2                 |

## 5.6 4th Booster Pins

Table 8 The 4th Booster Pins

| Pin Name | I/O | Connected To | Description                                                                       | Number of<br>Pins |
|----------|-----|--------------|-----------------------------------------------------------------------------------|-------------------|
| C41P     | I/O | Capacitor    | Flying capacitor connecting pins on the positive side for generating VDDHG output | 2                 |
| C41N     | I/O | Capacitor    | Flying capacitor connecting pins on the negative side for generating VDDHG output | 2                 |
| VDDHG    | 0   | Capacitor    | 4 <sup>th</sup> boosting output voltage.  VDDHG output pin. Gate on voltage       | 2                 |

## **5.7 Vcom Generation Pins**

Table 9 VCOM Generation Pins

| Pin Name | I/O | Connected<br>To | Description                                                                                                                                                                                                                             | Number of Pins |
|----------|-----|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| Vсомн    | 0   | Capacitor       | Voltage output pin on the side of high voltage level of the VCOM signal. It is possible to adjust VCOMH voltage, by EVSET1 command and external EEPROM.                                                                                 | 3              |
| VcomL    | 0   | Capacitor       | Voltage output pin on the side of low voltage level of the VCOM signal.  VCOML=VCOMH – VCA × 2  Outputs voltage by the above equation.  VCA is the value of the built-in electronic control used for determining the amplitude of VCOM. | 3              |
| VDCCOM   | I   | Vdd2/<br>Vld02  | It is for VCOML generating. Select connecting pin to refer to section 6.6.2 external power supply connection. When VCOML=VSS, connect this pin to VDD2.                                                                                 | 4              |

## 5.8 Multi time PROM Pins

Table 10 Multi time PROM Pins

| Pin Name | I/O          | Connected<br>To                      | Description                                                               | Number of Pins |
|----------|--------------|--------------------------------------|---------------------------------------------------------------------------|----------------|
| VME1     | Power supply | External<br>power<br>supply/<br>Open | Erase power supply for Multi time PROM. Opened under normal conditions.   | 1              |
| VME2     | Power supply | External<br>power<br>supply/<br>Open | Program power supply for Multi time PROM. Opened under normal conditions. | 2              |

## 5.9 Control Pins

Table 11 Control Pins

| Pin Name | I/O | Connected<br>To       | Description                                                                                                                                                                                                                                                              | Number of Pins |
|----------|-----|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| CS       | 1   | MPU                   | Chip Select pin. When $\overline{CS}$ = LOW, the pin is active and data or command input is enabled.                                                                                                                                                                     | 1              |
| A0       | I   | MPU/                  | Data/command identification pin  A0= HIGH: The display data or command parameters are entered in the Data Bus pins.  A0= LOW: The commands are entered in the Data Bus pins.                                                                                             | 1              |
| RD       | I   | MPU/<br>Vss/<br>Vddi  | Read pin.  While this signal is kept LOW, the data bus is output enabled at the RD signal pin.  When the serial interface is selected, fix VDDI or Vss for the level.                                                                                                    | 1              |
| WR       | I   | MPU/<br>Vss/<br>Vddi  | Write pin.  Used for connecting MPU's WR signal. A signal on the data bus is latched at the rising edge of the WR signal.  When the serial interface is selected, fix VDDI or Vss for the level.                                                                         | 1              |
| D0 to D7 | I/O | MPU/<br>LCDC/<br>Open | Data bus pin. 8-bit bi-directional data bus. When the parallel MPU interface is selected and the Chip Select is in the non-active state, operations of all pins stop, disabling both input and output. When serial interface is selected, it can possible to leave open. | 8              |

HIGH = VDDI level, LOW = Vss level

| Pin Name                     | I/O | Connected<br>To                | Description                                                                                                                                                                         | Number of Pins |
|------------------------------|-----|--------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| SCL                          | I   | MPU/<br>Vss/<br>Vddi           | Serial clock pin. Serial clock input pins used when the serial interface is selected. When not choosing the serial interface, this pin must be connected to VDD or VSS.             | 1              |
| SD                           | I/O | MPU/<br>Open/<br>Vss/<br>VDDI  | Serial data input/output pin. Serial data input/output pin used when the serial interface is selected. When not choosing a serial interface, it is possible to make it to open.     | 1              |
| IF                           | I   | Vss/<br>Vddi                   | MPU interface switching pin. Fix to HIGH or LOW. Don't change it during operation. HIGH: Serial interface LOW: Parallel interface                                                   | 1              |
| RES                          | I   | MPU                            | Reset pin. This pin is effective when RESEN pin is HIGH. Initialization is execlted when this pin is set to LOW. SWRESET command must be required after initialization by XRES pin. | 1              |
| RESEN                        | I   | MPU /<br>Vss/<br>Vddi          | Distinction pin of the Reset pin signal. HIGH: XRES pin signal is effective. LOW: XRES pin signal is not effective. Set HIGH when power-on, and change to LOW after releasing XRES. | 1              |
| CPSET1,<br>CPSET2,<br>CPSET3 | I   | Vss/<br>Vddi                   | Select pins of VLDO1, VLDO2, VDCCOM, Vout Refer to section 6.6.2. External power supply pins.                                                                                       | 3              |
| NVSEL                        | I   | Vss/<br>Vddi                   | EEPROM select pin. HIGH: Enable External EEPROM LOW: Disable external EEPROM                                                                                                        | 1              |
| TCEN                         | I   | MPU/<br>Vss                    | Enable pin for TEST command. HIGH: Enable Test command. LOW: Disable Test command.(Normally usage)                                                                                  | 1              |
| OSCI                         | I   | Vss/Vddi/<br>External<br>clock | External clock input. It is enable when OSCIEN pin is HIGH. Connect to VDDI or Vss when built-in oscillator is used.                                                                | 1              |
| OSCIEN                       | I   | Vss/<br>Vddi                   | Select pin of booster oscillator or external clock input.  HIGH: Built-in oscillator is stopped. External clock from OSCI pin is used.  LOW: Built-in oscillator is used.           | 1              |
| osco                         | 0   | OPEN                           | Clock output pin. It is output by P36 = "1" of DISSET1 command.                                                                                                                     | 1              |
| VSYNCO                       | 0   | MPU/<br>LCDC/<br>Open          | Vertical synchronization output pins. Outputs the vertical synchronization signal.                                                                                                  | 1              |
| ERR                          | 0   | MPU/<br>LCDC/<br>Open          | Error status monitor pin. HIGH: Error detected LOW: Normal operation                                                                                                                | 1              |

HIGH = VDDI level, LOW = Vss level

## 5.10 EEPROM control Pin

Table 12 EEPROM control Pin

| Pin Name | I/O                                                                                  | Connected<br>To | Description                                                                                                                                   | Number of Pins |
|----------|--------------------------------------------------------------------------------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| XE2CS    | 0                                                                                    |                 | Chip select output pin for EEPROM. Input and output of Data/command is possible. It is enable when XE2CS = LOW. Leave open if it is not used. | 1              |
| E2SCL    | 0                                                                                    | EEPROM/<br>Open | Serial clock output pin for EEPROM.<br>Leave open if it is not used.                                                                          | 1              |
| E2SI     | I                                                                                    |                 | Serial data input pin for EEPROM. Connect to VDDI or VSS if it is not used.                                                                   | 1              |
| E2SO     | E2SO O EEPROM/ Serial data output pin for EEPROM. Open Leave open if it is not used. |                 | ·                                                                                                                                             | 1              |
| XE2WP    | 0                                                                                    | EEPROM/<br>Open | Write protect output pin for EEPROM.<br>Leave open if it is not used.                                                                         | 1              |

HIGH = VDDI level, LOW = Vss level

## 5.11 LCD Output Pins

Table 13 LCD Output Pins

| Pin Name   | 1/0 | Connected<br>To | Description                                                                                                                                                                                       | Number of<br>Pins |
|------------|-----|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|
| S1 to S320 | 0   | LCD/<br>Open    | Source line drive output pins.  Converts digital display data into analog form (D/A conversion) and outputs it. Unused pin should be kept to open.  Unused pin output Hi-Z (set by DISAR command) | 320               |
| G1 to 320  | 0   | LCD/<br>Open    | Gate line drive output pins.  Outputs gate line selection level: VDDHG and non-selection level: VEE. Unused pin should be kept to open.  Unused pin output VEE (set by DISAR command)             | 320               |
| GD1 to 4   | 0   | LCD/<br>Open    | Dummy gate line drive output pins. Continuously outputs VEE voltage level. Unused pin should be kept to open.                                                                                     | 4                 |
| Vсом       | 0   | LCD             | VCOM signal output pin. Used as the common electrode signal for the TFT panel.                                                                                                                    | 6                 |

## 5.12 Test Pins

Table 14 Test Pins

| Pin Name | I/O   | Connected<br>To | Description                                    | Number of Pins |
|----------|-------|-----------------|------------------------------------------------|----------------|
| TEST1    | I     | Vss             | Test pin. Customer doesn't use. Fix to Vss.    | 1              |
| TEST2    | I     | Vss             | Test pin. Customer doesn't use. Fix to Vss.    | 1              |
| TEST3    | I     | Vss             | Test pin. Customer doesn't use. Fix to Vss.    | 1              |
| TEST4    | Power | Open            | Test pin. Customer doesn't use. Leave it open. | 1              |
| TEST5    | 0     | Open            | Test pin. Customer doesn't use. Leave it open. | 1              |
| TEST6    | I     | Vss             | Test pin. Customer doesn't use. Fix to Vss.    | 1              |
| TEST7    | I     | Vss             | Test pin. Customer doesn't use. Fix to Vss.    | 1              |
| TEST8    | I     | Vss             | Test pin. Customer doesn't use. Fix to Vss.    | 1              |
| TEST9    | I     | Vss             | Test pin. Customer doesn't use. Fix to Vss.    | 1              |
| TESTA    | I     | Vss             | Test pin. Customer doesn't use. Fix to Vss.    | 1              |
| TESTB    | I     | Vss             | Test pin. Customer doesn't use. Fix to Vss.    | 1              |
| TRI      | 0     | Open            | Test pin. Customer doesn't use. Leave it open. | 1              |
| TRI2     | 0     | Open            | Test pin. Customer doesn't use. Leave it open. | 1              |

## 5.13 Dummy Pins

Table 15 Dummy Output Pins

| Pin Name | I/O | Connected<br>To | Description                                                                                                | Number of Pins |
|----------|-----|-----------------|------------------------------------------------------------------------------------------------------------|----------------|
| DUMMY    |     | Open            | Dummy pin Do not input the voltage to the DUMMY pin.                                                       | 78             |
| ADUMMY   | _   | Open            | There are two pins that are connected by aluminum winding. When it is used, connect it within Vout to Vss. | 2              |
| BDUMMY   | _   | Open            | There are two pins that are connected by aluminum winding. When it is used, connect it within Vout to Vss. | 2              |
| CDUMMY   | _   | Open            | There are two pins that are connected by aluminum winding. When it is used, connect it within Vout to Vss. | 2              |
| DDUMMY   | _   | Open            | There are two pins that are connected by aluminum winding. When it is used, connect it within Vout to Vss. | 2              |

### 6. FUNCTIONAL DESCRIPTION

#### 6.1 MPU Interface

This IC is provided with 8-bit MPU interface and 8-bit/4wire serial interface for command and display data transfer from the MPU.

Data / Command is recognized by A0 pin.

When too much parameters are input, the S1D19600 accept defined parameters and over parameters are ignored.

Prohibited to change the MPU interface during operation.

#### 6.1.1 MPU Interface Selection

The MPU interface is selected by IF pin.

Table 16 MPU Interface Selection

| IF   | Interface      | CS | A0 | RD  | WR  | D7 to D0 | SD   | SCL |
|------|----------------|----|----|-----|-----|----------|------|-----|
| LOW  | 8-bit parallel | Α  | Α  | Α   | Α   | Α        | Hi-Z | Fix |
| HIGH | Serial         | Α  | Α  | Fix | Fix | Hi-Z     | Α    | Α   |

A: Avaitable for interface pins.

Fix: Fix to HIGH or LOW.

Hi-Z: High impetance state. Leave Open or Fix to HIGH or Fix to LOW.

#### 6.1.2 Parallel MPU Interface

When data is transferred, the S1D19600 is generated a internal pulse each access, and the data handle by a kind of pipe line operation. Therefore system clock is not required from MPU, and realize low power consumption.

No need wait cycle if the cycle time (AC timing) is satisfied.

For example, when MPU write a data to the display data RAM, the data is kept by write bus holder once, and the data is written to the display data RAM by internal write signal until next data write cycle.

When MPU read the display data, from display data RAM, it is read by 1st data read cycle (dummy cycle), and data is kept by read bus holder and it is read to MPU bus in next data read cycle. Therefore one dummy read is required after RDRAM command.

Fig. 6, Fig. 7 and Fig. 8 are examples of MPU interface. Intermediate level of data in them means Hi-Z state.

Table 17 MPU Interface Identification

| A0   | RD                       | WR Function |                                         |  |  |  |  |  |
|------|--------------------------|-------------|-----------------------------------------|--|--|--|--|--|
| LOW  | HIGH                     | LOW         | Command write                           |  |  |  |  |  |
| HIGH | LOW                      | HIGH        | RAM data read, parameter read           |  |  |  |  |  |
| HIGH | HIGH                     | LOW         | RAM data write, command parameter write |  |  |  |  |  |
|      | Other setting is invalid |             |                                         |  |  |  |  |  |

## ♦ Write operation



Fig.6 Parallel interface write operation (in case of 5Bytes command)

#### ♦ Read operation



Fig. 8 Parallel interface read operation (Parameter read)

#### **6.1.3** Serial Interface

The serial interface supports 8-bit mode. The 8-bit mode consists of 4-wires: chip select  $(\overline{CS})$ , serial clock (SCL), and serial data I/O (SD) and indicator of command/parameter (A0). When the serial interface is selected, data can be input/output by clocks while the chip is active (CS=LOW). Data is transferred in the unit of 8 bits. At input, data is read in order from MSB at the clock rising edge.

To prevent malfunction due to noise, it is recommended to set the  $\overline{\text{CS}}$  signal to HIGH every 8 bits. (The serial counter is reset at the falling edge of the CS signal.)

Table 18 8-bit Serial Interface

| Data type |    | Serial interface bit position |    |    |    |    |    |    |    |
|-----------|----|-------------------------------|----|----|----|----|----|----|----|
| Data type | A0 | D7                            | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| Command   | 0  | Command                       |    |    |    |    |    |    |    |
| Parameter | 1  | 1 Parameter                   |    |    |    |    |    |    |    |

Data/command identification bit

Processing starts when D0 is input by the serial transfer clock. Writing to or reading from the display data RAM is possible. When too much parameters are input, the S1D19600 accept defined parameters and over parameters are ignored.

The interface examples are given as Fig.9, Fig10 and Fig.11. (The intermediate level of SD in the following diagram must be kept HIGH or LOW except during reading period.)



Serial interface write operation (example of 5Byte command input)

 $\overline{\text{CS}}$  must be kept at LOW level during 8-bit serial data (1 packet) transfer. When  $\overline{\text{CS}}$  sets to LOW, SCL should be in the state of LOW. If  $\overline{\text{CS}}$  is set HIGH during 1-packet transfer, the packet in the process of transfer is cancelled. Setting LOW for  $\overline{\text{CS}}$  again brings the state of accepting retransfer of the packet.



Fig 10 Serial interface write operation (example when CS is high during 1 packet transferring.)

#### When reading

When data is read using each read command, the operation is as following.  $\overline{CS}$  must be low between parameter of read command and read data output.  $\overline{CS}$  must be HIGH after final bit of read data is transferred. When  $\overline{CS}$  is set to high during the read data transferring, read state is cancelled. When  $\overline{CS}$  is set to LOW, command can be acceptable again.

Only in case by RAM data read, 1<sup>st</sup> packet of output data is dummy data.



Fig 11 Serial interface read operation

#### 6. FUNCTIONAL DESCRIPTION

#### **6.1.4** Internal Data Bus Expansion of Display Data

Display data read or written in the parallel MPU interface is expanded to 8-bit internal data bus and gray-scale data as shown in the table below.

Display data is stored to display data RAM by BPPSEL command.

8bit data to 1source \* 2line 4bpp mode: 8bit data to 1source \* 4line 2bpp mode: 1bpp mode: 8bit data to 1source \* 8line

Sequence of transfer from external data bus to internal data bus (4bpp mode)



Expansion from external bus to internal bus (4bpp mode)

Sequence of transfer from external data bus to internal data bus (2bpp mode)



Expansion from external bus to internal bus (2bpp mode)

MPU bus D7 to D0 D7 to D0 D7 to D0 D7 to D0 8 bit Display RAM ID0 ID0 Display line N ID1 ID1 Display line N+1 ID2 ID2 Display line N+2 ID3 ID3 Display line N+3 ID4 ID4 Display line N+4 ID5 ID5 Display line N+5 ID6 ID6 Display line N+6 ID7 ID7 Display line N+7 ID0 ID0 Display line N+8 ID1 ID1 Display line N+9 ID2 ID2 Display line N+10 ID3 ID3 Display line N+11 ID4 ID4 Display line N+12 ID5 ID5 Display line N+13 ID6 ID6 Display line N+14 ID7 ID7 Display line N+15 Data for source 1 Data for source 2

Sequence of transfer from external data bus to internal data bus (1bpp mode)

Fig.14 Expansion from external bus to internal bus (1bpp mode)

## 6.2 Display Data RAM

## 6.2.1 Display Data RAM

RAM that stores dot data for display and mapping is shown as Table 19. An 8 bit internal data (ID0 to ID7) is provided to 2 pixels(4bit/pixel \* 1source line \* 2 display lines). Maximum display size is 320 \* 320 pixel and corresponded display RAM is 409,600 (320 \* 320 \* 4) bits. 1 pixel data (4bit) is corresponded to gray scales as below.

(0000): Gray scale 0 (black)

(1110):

(1111): Gray scale 15 (white)

Table 19 Display Data Memory Map (4bpp mode)

| Page a  | ddress |           |              |              |              |              |           |  |           |           |           | Display |
|---------|--------|-----------|--------------|--------------|--------------|--------------|-----------|--|-----------|-----------|-----------|---------|
| Normal  | Invert | S1        | S2           | S3           | S4           | S5           | S6        |  | S318      | S319      | S320      | line    |
| 0       | 159    | ID0       | ID0          | ID0          | ID0          | ID0          | ID0       |  | ID0       | ID0       | ID0       | 1       |
| 1       | 158    | to<br>ID7 | to<br>ID7    | to<br>ID7    | to<br>ID7    | to<br>ID7    | to<br>ID7 |  | to<br>ID7 | to<br>ID7 | to<br>ID7 | 3       |
|         |        |           |              |              |              |              |           |  |           |           |           |         |
|         |        | ·         | <del> </del> | <del> </del> | <del> </del> | <del> </del> |           |  |           |           | · ·       |         |
| 158     | 1      | ID0       | ID0          | ID0          | ID0          | ID0          | ID0       |  | ID0       | ID0       | ID0       | 319     |
|         |        | to        | to           | to           | to           | to           | to        |  | to        | to        | to        |         |
| 159     | 0      | ID7       | ID7          | ID7          | ID7          | ID7          | ID7       |  | ID7       | ID7       | ID7       | 320     |
| Column  | Normal | 0         | 1            | 2            | 3            | 4            | 5         |  | 317       | 318       | 319       |         |
| Address | Invert | 319       | 318          | 317          | 316          | 315          | 314       |  | 2         | 1         | 0         |         |

The MPU interfaces access the display RAM in the unit of "1pixel x 2 display line" (when 4bpp mode). Source output is sent by 1 horizontal period independent from MPU interface.

Normal or reverse setup of page and column addresses are specified with MADCTL command.

Relationship between page address, frame address and display line is shown as Table 21.

It is changed as BPPSEL command (4bpp, 2bpp, 1bpp) and DISAR command.

Access to the Display data RAM is executed by column address and page address unit. When 4bpp mode, the accessing is executed by 2 display line unit. When 2bpp mode, the accessing is executed by 4 display line unit. When 1bpp mode, the accessing is executed by 8 display line unit. When number of display lines is not dividable by above unit, data with dummy data must be transferred. Interframe access is not available. When data is written to display data RAM by WRRAM command, the transfer data can be maskable only to start page address and end page address. (Refer to 7.3.12 MDCTL command)

This function is invalid for writing by BLKFIL command.

Table 20 BPPSEL and number of frame RAM

| BPP(BPPSEL)         | 4b             | рр                | 2bpp | 1bpp |
|---------------------|----------------|-------------------|------|------|
| Display line        | Over 160 lines | 160 lines or less | Any  | Any  |
| Number of frame RAM | 1              | 2                 | 2    | 4    |

Table 21 Relationship between page address, frame address and display line

| Display<br>line | 4bpp mode<br>(over 160 lines) |               | 4bpp mode<br>(160 lines or less) |               | 2bpp mode       |               | 1bpp mode       |               |
|-----------------|-------------------------------|---------------|----------------------------------|---------------|-----------------|---------------|-----------------|---------------|
|                 | Page<br>address               | Frame address | Page<br>address                  | Frame address | Page<br>address | Frame address | Page<br>address | Frame address |
| 1 2             | 0                             | 0             | 0                                | 0/1           | 0               | 0/1           | 0               | 0/1/2/3       |
| 3 4             | 1                             |               | 1                                |               |                 |               |                 |               |
| 5<br>6          | 2                             |               | 2                                |               |                 |               |                 |               |
| 7 8             | 3                             |               | 3                                |               | 1               |               |                 |               |
| 9               | 4                             |               | 4                                |               | 2               |               | 1               |               |
| :               |                               |               |                                  |               |                 |               |                 |               |
|                 |                               | :<br>:<br>;   | ;<br>;<br><del>i</del>           | ;<br>;        | ·               | ;<br>;<br>;   | ;<br>;<br>j     | ;<br>         |
| 311<br>312      | 155                           | 0             | 75                               |               | 77              | 0/1           | 38              | 0/1/2/3       |
| 313             | 156                           |               | 70                               | 0/1           | 78              |               | 39              |               |
| 314             |                               |               | 76                               |               |                 |               |                 |               |
| 315             | 157                           |               | 77                               |               |                 |               |                 |               |
| 316             |                               |               |                                  |               |                 |               |                 |               |
| 317             | 158                           |               | 78                               |               | 79              |               |                 |               |
| 318             |                               |               |                                  |               |                 |               |                 |               |
| 319             | 159                           |               | 79                               |               |                 |               |                 |               |
| 320             |                               |               |                                  |               |                 |               |                 |               |

<sup>\*:</sup> Normal/Invert of Page address/Column address are set by MADCTL command.

#### 6.2.2 Page Address Circuit/Column Address Circuit

An access area of the RAM is defined by a rectangle having the vertex identified by the start address and end address. Assume that the start address has column address C1 and page address P1, and that the end address has column address C2 and page address P2. The display data is written in address (C1, P1) and subsequent addresses, and if the scan direction is in the column direction, the column address is incremented by +1 automatically by write pulse and read pulse. After the data has been written in column address C2, the page address is incremented by +1 and the column address is returned to C1.

When display RAM is accessed by MPU interface, column address and page address are set to start address are set automatically by WRRAM or RDRAM command.

Column address has relationship to number of display column by DISAR, and when number of display lines is under 320, position is adjusted automatically. Therefore the column address is set within number of display column.

The address direction of a column or a page address and the address scan direction can be inverted by MADCTL command.

**Address** Page address normal Page address reverse transition Display start position Column address Column address Column address Column address C1,P1 | normal normal Display reverse reverse end position C2,P2 Line Line Line Line Addr Addr Addr P12=0 1 1 1 Scan direction right and left 320 320 320 320 S1· · · · · S320 S1· · · · · S320 S1· · · · · S320 S1· · · · · S30 Line Line Line Line Addr Addr Addr Addr P12=1 Scan direction up and down 320 320 320 S1· · · · · S320 S1.... S320 S1.... S320 S1 · · · · S320

Table 22 Page /Column Display Sequence

# **6.2.3** Partial Display

2 partial area can be set by PTLSET1 command.

Source outputs the following:

- Display area: Normal source output corresponded to Display data RAM.
- Non display area: When display refresh is used, minimum voltage against VCOM (V0 or V15) is output. When display refresh is not used, voltages set by P3 of PTLSET3 command is output.

It is possible to set the booster clock frequency of non-refreshing and non -display area by P4 of PWRCTL command.



Fig.15 Partial Display example (refresh rate 1/1, frame inversion)

The driving method of front poaching period(FP) and back poaching period(BP) during partial display are as follows. The front poaching becomes being the same as that of a non-displaying area. The back poaching becomes being the same as that of display area.

# **6.2.4** AC Operation Drive

With this IC, the following AC operation modes can be used.

- (1) 1-line inverted drive: Inverts an AC signal with each 1-line display.
- (2) 2-line inverted drive: Inverts an AC signal with each 2-line display.
- (3) Frame reverse driving: Reverses the AC operation signals once for each frame.
- (4) Interlace drive: Reverses the AC operation signals three times for each frame with 3-line interlace drive.



Fig.16 AC Operation Drive

## 6.3 Oscillation Circuit

This is a fully built-in CR-type oscillator to generate display clocks. The oscillation starts when reset is released after power-ON.

# 6.4 Setting Gate Line Scan Mode

It can be selected two-side interlace driving or two-side up and down driving.

The drive mode is specified with the GATESET command. There is a gate line of a maximum of 320 lines. And the gate line of 160 lines is in right and left. When using it by less than 320 lines, it assigns equally from both side (G1 and G2, outer gate pins are used) or both side (G320 and G319, inner gate pins are used). Odd line number can be set. Unused gate lines output VEE.



Fig.17 Gate line scan mode

- Example of 320 display line (Both Outer gate lines used and Inner gate lines used are common)
  - Two-side interlace driving 1/2, Two-side up and down driving 1/2



| Scar                               | n mode  | Scan order                                                                                                                                                                          |
|------------------------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Two-side<br>interlace<br>driving 1 | Normal  | $G1 \rightarrow G2 \rightarrow G3 \rightarrow G4 \rightarrow \cdot \cdot \cdot \rightarrow G319 \rightarrow G320$                                                                   |
|                                    | Reverse | $G320 \rightarrow G319 \rightarrow G318 \rightarrow G317 \rightarrow \cdot \cdot \cdot \rightarrow G2 \rightarrow G1$                                                               |
| Two-side interlace                 | Normal  | $G2 \rightarrow G1 \rightarrow G4 \rightarrow G3 \rightarrow \cdot \cdot \cdot \rightarrow G320 \rightarrow G319$                                                                   |
| driving 2                          | Reverse | $G319 \rightarrow G320 \rightarrow G317 \rightarrow G318 \rightarrow \cdot \cdot \cdot \rightarrow G1 \rightarrow G2$                                                               |
| Two-side up and                    | Normal  | $G1 \rightarrow G3 \rightarrow \cdot \cdot \cdot \rightarrow G317 \rightarrow G319 \rightarrow G2 \rightarrow G4 \rightarrow \cdot \cdot \cdot \rightarrow G318 \rightarrow G320$   |
| down<br>driving 1                  | Reverse | $G320 \rightarrow G318 \rightarrow \cdot \cdot \cdot \rightarrow G4 \rightarrow G2 \rightarrow G319 \rightarrow G317 \rightarrow \cdot \cdot \cdot \rightarrow G3 \rightarrow G1$   |
| Two-side up and                    | Normal  | $G2 \rightarrow G4 \rightarrow \cdot \cdot \cdot \rightarrow G318 \rightarrow G320 \rightarrow G1 \rightarrow G3 \rightarrow \cdot \cdot \cdot \rightarrow G317 \rightarrow G319$   |
| down<br>driving 2                  | Reverse | $G319 \rightarrow G317 \rightarrow \cdot \cdot \cdot \rightarrow G3 \rightarrow G1 \rightarrow$ $G320 \rightarrow G318 \rightarrow \cdot \cdot \cdot \rightarrow G4 \rightarrow G2$ |

• Example of 301 display line (Outer gate lines used)

Two-side interlace driving 1, Two-side up and down driving 1



Two-side interlace driving 2, Two-side up and down driving 2



| Scar               | n mode  | Scan order                                                                                                                                                                                                                                                                            |
|--------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Two-side interlace | Normal  | $G1 \rightarrow G2 \rightarrow G3 \rightarrow G4 \rightarrow \cdot \cdot \cdot \rightarrow G300 \rightarrow G301$                                                                                                                                                                     |
| driving 1          | Reverse | $G301 \to G300 \to G299 \to G298 \to  \cdot  \cdot  \to G2 \to G1$                                                                                                                                                                                                                    |
| Two-side interlace | Normal  | $G2 \rightarrow G1 \rightarrow G4 \rightarrow G3 \rightarrow \cdot \cdot \cdot \rightarrow G299 \rightarrow G302$                                                                                                                                                                     |
| driving 2          | Reverse | $G302 \rightarrow G299 \rightarrow G300 \rightarrow G297 \rightarrow \cdot \cdot \cdot \rightarrow G1 \rightarrow G2$                                                                                                                                                                 |
| Two-side up and    | Normal  | $\begin{array}{c} \text{G1} \rightarrow \text{G3} \rightarrow & \cdot & \cdot & \cdot \rightarrow \text{G299} \rightarrow \text{G301} \rightarrow \\ \text{G2} \rightarrow \text{G4} \rightarrow & \cdot & \cdot & \cdot \rightarrow \text{G298} \rightarrow \text{G300} \end{array}$ |
| down<br>driving 1  | Reverse | $G300 \rightarrow G298 \rightarrow \cdot \cdot \cdot \rightarrow G4 \rightarrow G2 \rightarrow G301 \rightarrow G299 \rightarrow \cdot \cdot \cdot \rightarrow G3 \rightarrow G1$                                                                                                     |
| Two-side up and    | Normal  | $G2 \rightarrow G4 \rightarrow \cdot \cdot \cdot \rightarrow G300 \rightarrow G302 \rightarrow G1 \rightarrow G3 \rightarrow \cdot \cdot \cdot \rightarrow G297 \rightarrow G299$                                                                                                     |
| down<br>driving 2  | Reverse | $\begin{array}{c} \text{G299} \rightarrow \text{G297} \rightarrow & \cdot & \cdot & \cdot \rightarrow \text{G3} \rightarrow \text{G1} \rightarrow \\ \text{G302} \rightarrow \text{G300} \rightarrow & \cdot & \cdot & \cdot \rightarrow \text{G4} \rightarrow \text{G2} \end{array}$ |

• Example of 301 display line (Inner gate lines used)

Two-side interlace driving 1, Two-side up and down driving 1



Two-side interlace driving 2, Two-side up and down driving 2



| Scar               | n mode  | Scan order                                                                                                                                                                                                                                                                                    |
|--------------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Two-side interlace | Normal  | $G19 \rightarrow G22 \rightarrow G21 \rightarrow G24 \rightarrow \cdot \cdot \cdot \rightarrow G320 \rightarrow G319$                                                                                                                                                                         |
| driving 1          | Reverse | $G319 \to G320 \to G317 \to G318 \to  \cdot  \cdot  \to G22 \to G19$                                                                                                                                                                                                                          |
| Two-side interlace | Normal  | $G20 \rightarrow G21 \rightarrow G22 \rightarrow G23 \rightarrow  \cdot  \cdot  \rightarrow G319 \rightarrow G320$                                                                                                                                                                            |
| driving 2          | Reverse | $G320 \to G319 \to G318 \to G317 \to  \cdot  \cdot  \to G21 \to G20$                                                                                                                                                                                                                          |
| Two-side up and    | Normal  | $\begin{array}{c} \text{G19} \rightarrow \text{G21} \rightarrow & \cdot & \cdot & \cdot & \rightarrow \text{G317} \rightarrow \text{G319} \rightarrow \\ \text{G22} \rightarrow \text{G24} \rightarrow & \cdot & \cdot & \rightarrow \text{G318} \rightarrow \text{G320} \end{array}$         |
| down<br>driving 1  | Reverse | $G320 \rightarrow G318 \rightarrow \cdot \cdot \cdot \rightarrow G24 \rightarrow G22 \rightarrow$ $G319 \rightarrow G317 \rightarrow \cdot \cdot \cdot \rightarrow G21 \rightarrow G19$                                                                                                       |
| Two-side up and    | Normal  | $\begin{array}{c} \text{G20} \rightarrow \text{G22} \rightarrow & \cdot \cdot \cdot \cdot \rightarrow \text{G318} \rightarrow \text{G320} \rightarrow \\ \text{G21} \rightarrow \text{G23} \rightarrow & \cdot \cdot \cdot \cdot \rightarrow \text{G317} \rightarrow \text{G319} \end{array}$ |
| down<br>driving 2  | Reverse | $\begin{array}{c} \text{G319} \rightarrow \text{G317} \rightarrow & \cdot & \cdot & \cdot \rightarrow \text{G23} \rightarrow \text{G21} \rightarrow \\ \text{G320} \rightarrow \text{G318} \rightarrow & \cdot & \cdot & \cdot \rightarrow \text{G22} \rightarrow \text{G20} \end{array}$     |

• Example of 300 display line (Outer gate lines used)

Two-side interlace driving 1/2, Two-side up and down driving 1/2



| Sca                | n mode  | Scan order                                                                                                                                                                                                                                                                                |
|--------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Two-side interlace | Normal  | $G1 \rightarrow G2 \rightarrow G3 \rightarrow G4 \rightarrow \cdot \cdot \cdot \rightarrow G299 \rightarrow G300$                                                                                                                                                                         |
| driving 1          | Reverse | $G300 \rightarrow G299 \rightarrow G298 \rightarrow G297 \rightarrow \cdot \cdot \cdot \rightarrow G2 \rightarrow G1$                                                                                                                                                                     |
| Two-side interlace | Normal  | $G2 \rightarrow G1 \rightarrow G4 \rightarrow G3 \rightarrow \cdot \cdot \cdot \rightarrow G300 \rightarrow G299$                                                                                                                                                                         |
| driving 2          | Reverse | $G299 \rightarrow G300 \rightarrow G297 \rightarrow G298 \rightarrow \cdot \cdot \cdot \rightarrow G1 \rightarrow G2$                                                                                                                                                                     |
| Two-side up and    | Normal  | $\begin{array}{c} \text{G1} \rightarrow \text{G3} \rightarrow & \cdot & \cdot & \cdot \rightarrow \text{G297} \rightarrow \text{G299} \rightarrow \\ \text{G2} \rightarrow \text{G4} \rightarrow & \cdot & \cdot & \cdot \rightarrow \text{G298} \rightarrow \text{G300} \end{array}$     |
| down<br>driving 1  | Reverse | $\begin{array}{c} \text{G300} \rightarrow \text{G298} \rightarrow & \cdot & \cdot & \cdot \rightarrow \text{G4} \rightarrow \text{G2} \rightarrow \\ \text{G299} \rightarrow \text{G297} \rightarrow & \cdot & \cdot & \cdot \rightarrow \text{G3} \rightarrow \text{G1} \end{array}$     |
| Two-side up and    | Normal  | $\begin{array}{c} \text{G2} \rightarrow \text{G4} \rightarrow & \cdot & \cdot & \cdot & \rightarrow \text{G298} \rightarrow \text{G300} \rightarrow \\ \text{G1} \rightarrow \text{G3} \rightarrow & \cdot & \cdot & \cdot & \rightarrow \text{G297} \rightarrow \text{G299} \end{array}$ |
| down<br>driving 2  | Reverse | $\begin{array}{c} \text{G299} \rightarrow \text{G297} \rightarrow & \cdot & \cdot & \cdot \rightarrow \text{G3} \rightarrow \text{G1} \rightarrow \\ \text{G300} \rightarrow \text{G298} \rightarrow & \cdot & \cdot & \cdot \rightarrow \text{G4} \rightarrow \text{G2} \end{array}$     |

# 6. FUNCTIONAL DESCRIPTION

• Example of 300 display line (Inner gate lines used)

Two-side interlace driving 1/2, Two-side up and down driving 1/2



| Scar                               | n mode  | Scan order                                                                                                                                                                                                                                                                                |
|------------------------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Two-side<br>interlace<br>driving 1 | Normal  | $G21 \rightarrow G22 \rightarrow G23 \rightarrow G24 \rightarrow \cdot \cdot \cdot \rightarrow G319 \rightarrow G320$                                                                                                                                                                     |
|                                    | Reverse | $G320 \ \rightarrow \ G319 \rightarrow G318 \rightarrow G317 \rightarrow \ \cdot \ \cdot \ \rightarrow G22 \rightarrow G21$                                                                                                                                                               |
| Two-side interlace                 | Normal  | $G22 \rightarrow G21 \rightarrow G24 \rightarrow G23 \rightarrow \cdot \cdot \cdot \rightarrow G320 \rightarrow G319$                                                                                                                                                                     |
| driving 2                          | Reverse | $G319 \to G320 \to G317 \to G318 \to \bullet \bullet \bullet \to G21 \to G22$                                                                                                                                                                                                             |
| Two-side up and                    | Normal  | $G21 \rightarrow G23 \rightarrow \cdot \cdot \cdot \rightarrow G317 \rightarrow G319 \rightarrow G22 \rightarrow G24 \rightarrow \cdot \cdot \cdot \rightarrow G318 \rightarrow G320$                                                                                                     |
| down<br>driving 1                  | Reverse | $G320 \rightarrow G318 \rightarrow \cdot \cdot \cdot \rightarrow G24 \rightarrow G22 \rightarrow$ $G319 \rightarrow G317 \rightarrow \cdot \cdot \cdot \rightarrow G23 \rightarrow G21$                                                                                                   |
| Two-side up and                    | Normal  | $G22 \rightarrow G24 \rightarrow \cdot \cdot \cdot \rightarrow G318 \rightarrow G320 \rightarrow G21 \rightarrow G23 \rightarrow \cdot \cdot \cdot \rightarrow G317 \rightarrow G319$                                                                                                     |
| down<br>driving 2                  | Reverse | $\begin{array}{c} \text{G319} \rightarrow \text{G317} \rightarrow & \cdot & \cdot & \cdot \rightarrow \text{G23} \rightarrow \text{G21} \rightarrow \\ \text{G320} \rightarrow \text{G318} \rightarrow & \cdot & \cdot & \cdot \rightarrow \text{G24} \rightarrow \text{G22} \end{array}$ |

# 6.5 Overview of built-in power supply

The S1D19600 can generate all the voltages to driver LCD as below.

Regulated voltage : VREG

Power : VLDO1, VLDO2, Vout, Voutm, Voltages for source : VDDHS, VDDHS2, VDDRH Voltages for gate : Vonreg, Vofreg, Vddhg, Vee

Voltages for common electrode : VCOMH, VCOML, VCA

The S1D19600 has electric volume function, therefore it is possible to adjust each voltages. Electric volume can be controlled by EVSET1,2 (electric volume set) command. And built-in regulator circuit provide stabilized voltages for LCD due to separate to external system voltages.

1<sup>st</sup>/2<sup>nd</sup>/3<sup>rd</sup>/4<sup>th</sup>/boosters are built-in.



Fig.18 Relationship between voltages

# 6.6 Power Supply for LCD and Main Specifications for Power Supply

Table 23 Power Supply for LCD and Main Specifications for Power Supply

| No. | Parameter                 |                                         | value                                                                            |  |  |
|-----|---------------------------|-----------------------------------------|----------------------------------------------------------------------------------|--|--|
| 1   | Number of source lines f  | or TFT panel                            | 320                                                                              |  |  |
| 2   | Number of gate lines fo   | r TFT panel                             | 320                                                                              |  |  |
| 3   | Structure of TFT panel ho | Iding capacity                          | Cst structure                                                                    |  |  |
|     |                           | S1-S320                                 | Vo to V15(analog gray scale)                                                     |  |  |
|     |                           | G1-G320                                 | Gate ON voltage: VDDHG                                                           |  |  |
|     |                           | .,                                      | Gate OFF voltage: VEE                                                            |  |  |
|     |                           | Vсом                                    | Common HIGH voltage VCOMH Adjustment with the electronic control or              |  |  |
| 4   | Output for LCD driving    |                                         | external EEPROM.                                                                 |  |  |
|     |                           |                                         | Common LOW voltage VCOML                                                         |  |  |
|     |                           |                                         | Automatic setting with VCOMH - VCA × 2                                           |  |  |
|     |                           |                                         | Common amplitude: VCA × 2 Adjustment                                             |  |  |
|     |                           |                                         | with electronic control                                                          |  |  |
|     |                           | Vddi                                    | IO power supply                                                                  |  |  |
|     |                           | VDD2                                    | Reference power supply for booster circuit,                                      |  |  |
| 5   | External power supply     | \/                                      | for generate VDD, VLDO1 and VLDO2.                                               |  |  |
|     |                           | Vout<br>(1 <sup>st</sup> booster input) | Voltage for source and Vcom voltages<br>(VDD2 is enough higher than LCD voltage) |  |  |
|     |                           | VDCCOM                                  | Voltage for Vcom generating                                                      |  |  |
|     |                           | VDCCOM                                  | RAM and logic power supply.                                                      |  |  |
|     |                           | VLDO1                                   | Voltage for Vout generating                                                      |  |  |
|     |                           | VLDO2                                   | Voltage for Vouth generating                                                     |  |  |
|     |                           | Vout                                    | Power supply for source and Vcom                                                 |  |  |
|     |                           | (1 <sup>st</sup> booster output)        | generation                                                                       |  |  |
|     |                           |                                         | VLDO1 × 2                                                                        |  |  |
|     |                           | VREG                                    | Reference voltage                                                                |  |  |
|     |                           | VDDHS2                                  | Voltage for source driver                                                        |  |  |
|     |                           | VDDHS                                   | Voltage for source driver                                                        |  |  |
| 6   | Bulit-in power supply     | VDDRH                                   | Maximum gray scale voltage                                                       |  |  |
|     |                           | Vсомн                                   | Vсом HIGH voltage                                                                |  |  |
|     |                           | Voutm                                   | Voltage for VCOML generation.                                                    |  |  |
|     |                           | (2nd booster output)                    | VLD02 × -1                                                                       |  |  |
|     |                           | Vcoml                                   | VCOM LOW voltage                                                                 |  |  |
|     |                           | VEE                                     | VOON LOVV VOILAGE                                                                |  |  |
|     |                           | (3rd booster output)                    | Gate OFF voltage                                                                 |  |  |
|     |                           | VDDHG                                   | Gate ON voltage                                                                  |  |  |
|     |                           | (4th booster output)                    |                                                                                  |  |  |

# **6.6.1** Basic Configuration Diagram of Built-in Power Supply

The S1D19600 contains a power supply circuit for liquid crystal drive. Select the external circuit configuration appropriate for your specifications by referring to the recommended basic circuits provided for stable use of built-in power circuit.



Fig.19 Basic Configuration Diagram of Built-in Power Circuits

## **6.6.2** External power supply connection

The external power supply (\*1) for 1st and 2nd booster circuit has some combination by V DDI and VDD2 voltages. This combination can be changed by CPSET1/2/3 pins.

CPSET1 pin changes output voltage of  $V_{LDO2}$ . (H:  $V_{LDO2} = 2.5V$ , L:  $V_{LDO2} = 3.0V$ )

When CPSET1 = LOW, a stabilized capacitance between  $V_{LDO2}$  and  $V_{SS}$  is required.

CPSET2 pin changes VOUT external input or built-in  $V_{OUT}$ . (H:  $V_{OUT}$  external input, L: built-in  $V_{OUT}$ )

 $V_{OUT} - 0.4V \ge V_{DDRH}$  (maximum source output voltage) must be satisfied.

V<sub>OUT</sub> external input can reduce external capacitance, however please be careful to source output voltage range.

CPSET3 pin must be LOW.

\*1 V<sub>LDO2</sub>, V<sub>DCCOM</sub>, C11P, C11N, C12P, C12N, V<sub>OUT</sub> pins.

Table 24 connection by CPSET1/2/3

| CPSET3 | CPSET2 | CPSET1 | $V_{DDI}$            | $V_{\mathrm{DD2}}$   | $V_{\rm LDO2}$ | $V_{DCCOM}$ | C11P,C11N,<br>C12P,C12N | V <sub>OUT</sub> | State                                |
|--------|--------|--------|----------------------|----------------------|----------------|-------------|-------------------------|------------------|--------------------------------------|
| L      | L      | L      | 2.7 to 5.5V<br>input | 2.7 to 5.5V<br>input | CAP            | VLDO2       | CAP                     | CAP              | Built-in VOUT<br>VLDO2 = 3.0 V       |
| L      | L      | Н      | 2.7 to 5.5V<br>input | 2.7 to 3.6V input    | OPEN           | VDD2        | CAP                     | CAP              | Built-in VOUT<br>VLDO2 = 2.5 V       |
| L      | Н      | L      | 2.7 to 5.5V<br>input | 4.5 to 5.5V input    | CAP            | VLDO2       | OPEN                    | VDD2<br>*1       | VOUT external input<br>VLDO2 = 3.0 V |
| L      | Н      | Н      | 2.7 to 3.6V input    | 4.5 to 5.5V input    | OPEN           | VDDI        | OPEN                    | VDD2<br>*1       | VOUT external input<br>VLDO2 = 2.5 V |

<sup>\*1:</sup> External power supply is possible within 5.5 to 6.2 V range.

Followings are examples each for external supply voltages;

Case: External VDDI = VDD2 =  $3.0\pm0.3$ V or VDDI = VDD2 =  $3.3\pm0.3$ V Example 1-2 has a merit that no need capacitance to VLDO2, however VOUTM voltage is higher than the voltage of example 1-1. Choose by VCOML voltage.

Table 25 Examples in case of VDD2=3.0±0.3V or VDD2=3.3±0.3V

|                |        |        |        | Connect to |        |                         |      |                                |
|----------------|--------|--------|--------|------------|--------|-------------------------|------|--------------------------------|
|                | CPSET3 | CPSET2 | CPSET1 | VLDO2      | VDCCOM | C11P,C11N,<br>C12P,C12N | VOUT | State                          |
| Example<br>1-1 | L      | L      | L      | CAP        | VLDO2  | CAP                     | CAP  | Built-in VOUT<br>VLDO2 = 3.0 V |
| Example<br>1-2 | L      | L      | Н      | OPEN       | VDD2   | CAP                     | CAP  | Built-in VOUT<br>VLDO2 = 2.5 V |

Table 26 usable range of Vout and Voutm

|             | V                   | <b>V</b> OUTM               |         |
|-------------|---------------------|-----------------------------|---------|
|             | 2.7\leqvdd2\leq3.05 | 2.7≤VDD2≤3.05 3.05≤VDD2≤3.3 |         |
| Example 1-1 | VDD2 x 2 – a        | 6.1V – a                    | -3.0V+b |
| Example 1-2 | VDD2 x 2 – a        | 6.1V – a                    | -2.5V+b |

Voltage drop by Vout system power consumption

Voltage up by Vouth system power consumption

# ■ Case: External voltage VDDI=VDD2=5.0±0.5V

 $V_{OUT} - 0.4V \ge V_{DDRH}$  (maximum source output voltage) must be satisfied. VOUT external input can reduce external capacitance, however please be careful to source output voltage range.

Table 27 Example of VDDI=VDD2=5.0±0.5V

|                |        |        |        |       | Connect to |                         |      |                                      |
|----------------|--------|--------|--------|-------|------------|-------------------------|------|--------------------------------------|
|                | CPSET3 | CPSET2 | CPSET1 | VLDO2 | VDCCOM     | C11P,C11N,<br>C12P,C12N | VOUT | State                                |
| Example<br>2-1 | L      | L      | L      | CAP   | VLDO2      | CAP                     | CAP  | Built-in VOUT<br>VLDO2 = 3.0 V       |
| Example 2-2    | L      | Н      | L      | CAP   | VLDO2      | OPEN                    | VDD2 | VOUT external input<br>VLDO2 = 3.0 V |

Table 28 usable range of Vout and Voutm

|             | $V_{OUT}$ | Vouтм     |
|-------------|-----------|-----------|
| Example 2-1 | 6.1 V – a | -3.0V + b |
| Example 2-2 | VDD2 – a  | -3.0V + b |

- a: Voltage drop by Vout system power consumption
- b: Voltage up by Voutm system power consumption
- Case: External voltage  $V_{DDI}=3.0\pm0.3V$ ,  $V_{DD2}=5.0\pm0.5V$  or  $V_{DDI}=3.3\pm0.3V$ ,  $V_{DD2}=5.0\pm0.5V$

Table 29 Example of VDDI=3.0±0.3V, VDD2=5.0±0.5V or VDDI=3.3±0.3V, VDD2=5.0±0.5V

|         | 10010 20 2xample of 100101011 100201011 01020101 01020101 |        |        |       |        |            |      |                     |  |
|---------|-----------------------------------------------------------|--------|--------|-------|--------|------------|------|---------------------|--|
|         | Connect to                                                |        |        |       |        |            |      |                     |  |
|         | CPSET3                                                    | CPSET2 | CPSET1 | VLDO2 | VDCCOM | C11P,C11N, | VOUT | State               |  |
|         |                                                           |        |        |       |        | C12P,C12N  |      |                     |  |
| Example | ı                                                         | Н      | I      | OPEN  | VDDI   | OPEN       | VDD2 | VOUT external input |  |
| 3-1     | _                                                         | 11     | 11     | O LIV | VDDI   | OI LIV     | VDDZ | VLDO2 = 2.5 V       |  |

Table 30 usable range of Vouт and Vouтм

|             | V <sub>OUT</sub> | Vouтм     |
|-------------|------------------|-----------|
| Example 3-1 | VDD2 – a         | -2.5V + b |

- a: Voltage drop by Vout system power consumption
- b: Voltage up by Vouth system power consumption

## **6.6.3** The 1st Booster Circuit

The 1st booster circuit, comprised of a charge pump type DC/DC converter. The booster converts the input voltage (VLDO1) to the power supply for the LCD power supply circuit for driving (VOUT) by doubling the voltage.

When VDD2 is enough higher than LCD voltage, the 1<sup>st</sup> booster can be stopped by VOUT=VDD2 or VDDI. And it is possible to supply other voltage than VDD2 and VDDI to VOUT. (Refer to 6.6.2 external power supply connection.) In this case, external CAP and schottky barrier diode can be deleted.

$$Vout = 2 \times Vldoi[V]$$



Fig.20 The 1st Booster Circuit (Connection Example)

## **6.6.4** The 2nd Booster Circuit

The 2nd booster circuit, comprised of a charge pump type DC/DC converter. The booster converts the input power voltage (VLDO2) to the power voltage (VOUTM) for the VCOM circuit by multiplying the voltage by -1 time with reference to VSS.

$$VOUTM = -1 \times VLDO2[V]$$



Fig.21 The 2nd Booster Circuit (Connection Example)

## **6.6.5** The 3rd Booster Circuit

The 3rd booster circuit, comprised of a charge pump type DC/DC converter. The booster converts the input power voltage (Vofreg) to gate driver negative power voltage (Vee) by multiplying the voltage by –n times with reference to Voutm.

$$VEE = VOUTM - n \times VOFREG[V]$$
 (n = 1, 2 or 3)

The 3<sup>rd</sup> booster circuit can be changed by following connections from Fig.19



Fig.22 The 3rd Booster Circuit (Connection Example)

# 6.6.6 The 4th Booster Circuit

The 4th booster circuit, comprised of a charge pump type DC/DC converter, is a reverse booster circuit. The 4th booster circuit inverts input voltage (Vonreg-Vee) based on Vonreg.

$$V_{DDHG} = 2 \times V_{ONREG} - V_{EE} [V]$$

The 4<sup>th</sup> booster circuit can be changed by following connections from Fig.19



Fig.23 The 4th Booster Circuit Connection Example

# 6. FUNCTIONAL DESCRIPTION

## **6.6.7** VCOM Generation Circuit

The VCOM generation circuit generates the voltage of VCOMH and VCOML needed for generating VCOM output voltage.

VCOMH voltage can be adjusted by EVSET1 command and offset data which is set by VCMDAT commad.

2 setings of offset data can be set. And they are changeable. Offset data can be set either by P2 and P3 of the VCMDAT command or by a data in EEPROM. More detail of EEPROM setting, refer to section 6.11 EEPROM interface.

Adjustment by EVSET1(No offset)

Set each parameters as below.

**VCMDAT** P13 = 0

EVSET1 P27 to P20 = Vcomh output voltage (Refer to Table 40 Electric volume value)

Adjustment by EVSET1(With offset)

Set each parameters as below.

**VCMDAT** P13 = 1 (Offset reference place is set by P12 to P10.)

P27 to P20 = Vcomh output voltage (Refer to Table 40 Electric volume value) EVSET1

VCOMH output voltage offset adjustment circuit is as Fig.24.

VCOML output voltage is as below. (VCOMH voltage is independent from VCOMH adjustment method).

VCOML:  $VCOML = VCOMH - VCA \times 2 [V]$ 

VCOM output voltage offset circuit.



In case of EEPROM connected, when NVSEL = H, VCMDAT P12 is valid.

Fig.24 VCOMH output voltage offset adjustment circuit.

# 6.7 Connection Diagram of External Parts

Example of external circuit.

Conditions

1<sup>st</sup> booster is used, 3<sup>rd</sup> booster is -2x

VDD2=3.3 V, VOFREG=4.5 V, VONREG=3.0 V. Below are each voltages with no load.

2 \* VLDO1 Vout 6.1 [V] -1 \* VLDO2 - 3.0 VOUTM [V] VEE VOUTM − 2 \* VOFREG - 12.0 [V] = 2 \*VONREG - VEE [V] **VDDHG** 18.0



Fig.25 Example of external circuit

- \*1 Schottky barrier diode is required (approx. VF=0.4V/20mA VR>30V) When VOUT is supplied externally, no need SBD2
- \*2 In case of CPSET1=HIGH, it is not required.

Table 31 recommended values

| Circuit                 | Capacitance | Value [µF]  | Logical equation between both sides of Capacitance | Logical equation maximum value between both sides of Capacitance |
|-------------------------|-------------|-------------|----------------------------------------------------|------------------------------------------------------------------|
|                         | CP1_1       | 2.2         | VDD2-VSS                                           | VDD2                                                             |
| 1 <sup>st</sup> booster | CP1_2       | 2.2         | VDD2-VSS                                           | VDD2                                                             |
|                         | CB1         | 2.2         | Vout-Vss                                           | VDD2 × 2                                                         |
|                         | CP2         | 2.2         | VDD2-VSS                                           | VDD2                                                             |
| 2 <sup>nd</sup> booster | CB2         | 2.2         | Vss-Voutm                                          | VDD2                                                             |
|                         | CB5         | 2.2         | VLDO2                                              | VLDO2                                                            |
| 3 <sup>rd</sup> booster | CP3_1       | 1.0         | Vofreg-Voutm                                       | 8.6V                                                             |
|                         | CP3_2       | 1.0         | (2 × Vofreg)-Voutm                                 | 14.1V                                                            |
|                         | CP3_3 *1    | 1.0         | (3 × Vofreg)-Voutm                                 | 15V                                                              |
|                         | CB3         | 1.0         | VEE-VSS                                            | 15V                                                              |
| 4 <sup>th</sup> booster | CP4         | 1.0         | Vonreg - Vee                                       | 15V                                                              |
| 4 5005(8)               | CB4         | 1.0         | VDDHG-VSS                                          | 19V                                                              |
| Vcom generator          | CB6         | 1.0 to 2.2  | VREG                                               | VREG                                                             |
|                         | CB7         | 2.2 to 10.0 | Vсомн                                              | Vсомн                                                            |
|                         | CB8         | 2.2 to 10.0 | Vcoml                                              | VCOML                                                            |
| Voltage regulator       | CB9         | 2.2         | VDDHS                                              | VDDHS                                                            |
|                         | CB10        | 1.0         | VDDHS2                                             | VDDHS2                                                           |
| Power supply            | CB11        | 2.2         | VDD                                                | VDD                                                              |

<sup>\*1)</sup> It is required in case of 3<sup>rd</sup> booster used as -3 multipe. This CAP is connected between C33P and C33N.

Above maximum voltage is settable maximum voltage when  $V_{REG} = 3.5V$  and built-in electric volume is used. It doesn't include  $V_{REG}$  deviation.

Capacitance values are recommendation. Please decide capacitance value to evaluate display quality and to confirm stability of LCD driving voltages.

Concerning kind of capacitors, R-characteristics or X7R-characteristics are recommended. When the S1D19600 is used under 85 °C, B-characteristics is recommended. It is recommend to use input voltage between capacitor's pin and pin within 70% of Maximum rated voltage range of the capacitor

Table 32 Recommended schottky barrier diode

| Specification               | Diode name | Connected pins        |
|-----------------------------|------------|-----------------------|
| VF < 0.4V/20mA, $VR >= 30V$ | SBD1       | Between GND and VEE   |
| (at 25°C)                   | SBD2*1     | Between Vout and VDD2 |

<sup>\*1:</sup> SBD2 is not required when Vout is connected to external power supply.

Table 33 Recommended wiring resistance in COG case

| Kind of pins                 | Pin name                                       | Resistance  |
|------------------------------|------------------------------------------------|-------------|
| Power supply                 | Vddi, Vdd2, Vss                                | Under 10 Ω  |
| Multi Time PROM power supply | VME2                                           | Under 20 Ω  |
| Multi Time PROM power supply | VME1                                           | Under 100 Ω |
| Boosters                     | 1st , 2nd booster pins<br>VLDO1, VLDO2, VDCCOM | Under 10 Ω  |
|                              | 3rd , 4th booster pins                         | Under 30 Ω  |
| Decidatore                   | VDD, VCOML , VCOMH<br>VDDHS                    | Under 10 Ω  |
| Regulators                   | VDDHS2, VREG                                   | Under 30 Ω  |
| Logic                        | WR, RD, CS, A0,<br>D0 to D7, SCL, SD etc       | Under 100 Ω |

Above value is recommendation, and even if it is not satisfied, it maybe operated.

However, wiring resistance of booster pins affects power efficiency, therefore lower resistance as well as possible is recommended

Resistance at VDDHS, VCOMH, VCOML affect display quality. Therefore lower resistance as well as possible is recommended

VREG pin is a base voltage, therefore it is recommended to shield both side by  $V_{SS}$  to protect from interference of other signal.

There are VCOM pins at both side of the LSI. Main pins are No.4 to 6 and sub pins are No. 243 to 245. It is recommended to connect both side VCOM pins, however if you choose to use one side, Main pins must be connected. And Resistance at VCOM pins affects display quality. Therefore lower resistance as well as possible is recommended

# 6.8 Gray scale generating circuit

This circuit generate 64 levels x 2(Positive / Negative) voltages for AC driving. Grayscale voltages can be set to optimize display characteristics.

When 4bpp mode is used, the gray scale setting is done by GAMSET4P1 to 4 / GAMSET4N1 to 4 commands.

When 2bpp mode is used, the gray scale setting is done by GAMSET2P / GAMSET2N command.

When 1bpp mode is used, the gray scale setting is done by GAMSET1 command

## - Gray scale voltages

The each voltages are determined as following equation (Table 34) by above commands. The voltages must be set as following

 $V_0 > V_1 > ... > V_{14} > V_{15}$ 

Table 34 Grayscale voltage equation

| Commond                  | rabis o r Grajoss    | Command               |                      |
|--------------------------|----------------------|-----------------------|----------------------|
| Command                  | Equation of voltages | Command               | Equation of voltages |
| parameters<br>P*5 to P*0 | Equation of voltages | parameters P*5 to P*0 | Equation of voltages |
| 000000                   | VDDRH                | 100000                | VDDRH × 31/63        |
|                          |                      |                       | VDDRH × 30 / 63      |
| 000001                   | VDDRH × 62 / 63      | 100001                |                      |
| 000010                   | VDDRH × 61 / 63      | 100010                | VDDRH × 29 / 63      |
| 000011                   | VDDRH × 60 / 63      | 100011                | VDDRH × 28 / 63      |
| 000100                   | VDDRH × 59 / 63      | 100100                | VDDRH × 27 / 63      |
| 000101                   | VDDRH × 58 / 63      | 100101                | VDDRH × 26 / 63      |
| 000110                   | VDDRH × 57 / 63      | 100110                | VDDRH × 25 / 63      |
| 000111                   | VDDRH × 56 / 63      | 100111                | VDDRH × 24/63        |
| 001000                   | VDDRH × 55 / 63      | 101000                | VDDRH × 23/63        |
| 001001                   | VDDRH × 54/63        | 101001                | VDDRH × 22/63        |
| 001010                   | VDDRH × 53/63        | 101010                | VDDRH × 21/63        |
| 001011                   | VDDRH × 52/63        | 101011                | VDDRH × 20/63        |
| 001100                   | VDDRH × 51/63        | 101100                | VDDRH × 19/63        |
| 001101                   | VDDRH × 50/63        | 101101                | VDDRH × 18/63        |
| 001110                   | VDDRH × 49/63        | 101110                | VDDRH × 17/63        |
| 001111                   | VDDRH × 48/63        | 101111                | VDDRH × 16/63        |
| 010000                   | VDDRH × 47/63        | 110000                | VDDRH × 15/63        |
| 010001                   | VDDRH × 46/63        | 110001                | VDDRH × 14/63        |
| 010010                   | VDDRH × 45/63        | 110010                | VDDRH × 13/63        |
| 010011                   | VDDRH × 44/63        | 110011                | VDDRH × 12/63        |
| 010100                   | VDDRH × 43/63        | 110100                | VDDRH × 11/63        |
| 010101                   | VDDRH × 42/63        | 110101                | VDDRH × 10/63        |
| 010110                   | VDDRH × 41/63        | 110110                | VDDRH × 9/63         |
| 010111                   | VDDRH × 40/63        | 110111                | VDDRH × 8/63         |
| 011000                   | VDDRH × 39/63        | 111000                | VDDRH × 7/63         |
| 011001                   | VDDRH × 38/63        | 111001                | VDDRH × 6/63         |
| 011010                   | VDDRH × 37/63        | 111010                | VDDRH × 5/63         |
| 011011                   | VDDRH × 36/63        | 111011                | VDDRH × 4/63         |
| 011100                   | VDDRH × 35/63        | 111100                | VDDRH × 3/63         |
| 011101                   | VDDRH × 34/63        | 111101                | VDDRH × 2/63         |
| 011110                   | VDDRH × 33/63        | 111110                | VDDRH × 1/63         |
| 011111                   | VDDRH × 32/63        | 111111                | Vss                  |

# 6.9 Resetting

When the power is turned on, resetting by the  $\overline{RES}$  pin and SWRESET command are necessary. The  $\overline{RES}$  pin must be LOW and RESEN must be HIGH when power is turned on. And the  $\overline{RES}$  pin must be kept LOW 1ms or more, and after that, change XRES to HIGH and after that, input SWRESET command. Each input pin must be normally controlled after reset. In case of reset except power-ON, the LOW pulse width of XRES must be  $20\mu s$  or more.

For the default value of the command and parameter after reset, refer to 7.2 default values of command parameter.

To set RESEN to Low after releasing RESET disables XRES pin in order to reduce exrenal noise malfunction. When RESEN is not used, set RESEN to HIGH. (Refer to 8.2)

# 6.10 Multi Time PROM Circuit

# 6.10.1 Overview

The S1D19600 has a 48bit Multi-Time-PROM which can be rewritable up to 5times.

8 + 8bits for adjustment Vcoмн offset, and 32bits for user ID.

The Multi Time PROM is temporary memory. The usage is data carrier such as that unique data of LCD module is stored to the Multi Time PROM of the S1D19600, and the data is stored to external non volatile memory on final application. After that, the access of Multi Time PROM is prohibited.

Following is procedure of handring over the data;

1) Decide VCOM offset data (refer to 6.6.7 VCOM generation circuit) and write the data to the Multi-Time PROM.



2) Read the Multi Time PROM data to MPU by RDVCMDAT command, and write the data to external EEPROM.



3) After installing the S1D19600 to final application, read the data from external EEPROM and write the data to the S1D19600.



# 6.10.2 Multi Time PROM read

VCOMH offset data in Multi Time PROM can be read by RDVCMDAT command. And User ID data can be read by RDUID command.

# 6.10.3 Multi Time PROM erase

Before writing to Multi Time PROM, it is required to erase data in the Multi Time PROM. The Multi Time PROM erase can be done each 2 blocks independently. Each 2 blocks are following;

- VCOMH offset data 16bit (8bit x 2 sets) + user ID 16bit
- Other user ID 16bit

The erase operation is shown on figure 26.

Note) High voltage which is input to VME1 is input directly to internal memory cells, therefore input it with attention to overshoot and undershoot.



Fig. 26 Multi Time PROM erase sequence

# 6.10.4 Multi Time PROM programming

Multi time PROM programming sequence is shown as fig. 27.

Before programming, the programming area must be erased. Prohibit to programming without erasing.

- 1. High voltage which is input to VME2 is input directly to internal memory cells, therefore input it with attention to overshoot and undershoot.
  - 2. Programming (writing) must be execute after erasing.
- 3. Data after erasing is "0". Writing operation is changing from "0" to "1". Writing from "1" to "0" is not available. Prohibit to over-write "1" to "1".



fig 27 Multi Time PROM programming sequence

## **6.10.5** VCOMH offset data adjustment sequence

VCOMH offset data adjustiment sequence which is written to Multi Time PROM is shown fig. 28. Data of the Multi Time PROM at shipping is "0".

The Data retention after assembling in final application is not guaranteed.





Fig.28 VCOMH offset data adjustment sequence

## 6.11 EEPROM Interface

## **6.11.1** Overview of EEPROM interface

The S1D19600 can communicate external 1k/2k/4kbit EEPROM by EEPROM data bus. Volume of register setting is under 1Kbit, therefore 2kbit or 4kbit EEPROM is used, 2set or 4set of settings can be stored.

Writing methods to EEPROM are following 3;

- 1) thru S1D19600 writing
- 2) MPU direct writing
- 3) Automatic writing

Reading methods from EEPROM are following 2;

- 1) Boot reading: Automatic register setting after resetting
- 2) Refresh reading: Automatic periodical setting read. Read start address can be set.

When refresh reading, read start address can be programmable.

This function is controlled by NVSEL pin.

| NVSEL pin = LOW          | NVSEL pin = HIGH        |
|--------------------------|-------------------------|
| Disable EEPROM interface | Enable EEPROM interface |

# 6.11.2 Connections to EEPROM

There are 3 ways to connect to EEPROM for each above writing methods as followings;

#### 1) Thru S1D19600 writing

When writing, D4 to D0 pins of the S1D19600 are connected to control pins of EEPROM (XE2WP, E2SO, E2SI, E2SCL, XE2CS) internally. Therefore EEPROM accessing can possible by D4 to D0 pins thru S1D19600. The connection is as following:



thru S1D19600 writing

## 2) MPU direct writing

When writing, EEPROM control pins of the S1D19600 is changed to Hi-Z state. Therefore MPU can access EEPROM directly.

The connection is as following.



Fig 30 MPU direct writing

# 3) Automatic writing

When writing, register values in the S1D19600 are written automatically. Therefore EEPROM is connected to only EEPROM control pins of the S1D19600.

The connection is as following.



Fig 31 Automatic write writing

## **6.11.3** EEPROM writing timing chart

Timing charts for each writing method are following;

## - Thru S1D19600 writing

When Thru S1D19600 writing is selected by EPRMIN command, D4 to D0 pins are connected to EEPROM control pins (XE2WP, E2SO, E2SI, E2SCL, XE2CS) thru S1D19600 inside. During EEPROM accessing, CS must be kept to LOW. And when CS is changed to HIGH, the writing sequence is finished. (inside connection is released). The timing chart is shown as fig. 32.

When Thru S1D19600 writing is selected, Only D2 pin is changed from input to output. It is required 150us maximum to change D2 direction.



Fig 32 Timing chart using Thru S1D19600 writing

EEPROM output pins are normally Hi-Z. Therefore E2SI pin of the S1D19600 is floating. In this time, the S1D19600 analyze D4, D3 and D1 pin input and send "Read Status Register " or "Read " command to EEPROM, and output input signal of E2SI to D2 pin in order to reduce the leak current. During other term (output pins of EEPROM is Hi-Z), D2 pin output VSS. Detail isas fig. 33.





fig. 33 E2SI input term and D2 pin output when Thru S1D19600 writing is used.

# - MPU direct writing

When the MPU direct writing is selected by EPRMIN command, the EEPROM control output pins of the S1D19600 (XE2CS, E2SCL, E2SO, XE2WP) are Hi-Z. During this term, MPU can access to EEPROM drectly. The timing chart is as fig. 34.

During this term, E2SI pin is not input and not output therefore no leak current is not generated even if Hi-Z state.



Fig.34 Timing chart of MPU direct writing

# - Automatic Writing

Data of registers in the S1D19600 is written to EEPROM. No need to write from MPU to EEPROM. The writing sequens is shown as fig. 35.



Fig. 35 Automatic writing sequence

# 6.11.4 EEPROM automatic read

The S1D19600 has 2 automatic register value reading functions as below.

1) Boot reading

Register values are read automatically after reset release. (Refer to Fig 36)

2) Refresh reading

Register values are read periodically

(Refer to Fig 37)

When the EEPROM interface is enable, any command what are set from EEPROM can not change register values. Register values are shown in table 36 EEPROM address map.



Fig 36 Sequence of EEPROM boot reading



Fig 37 Sequence of EEPROM Refresh Reading

# **6.11.5** EEPROM data format

The S1D19600 uses following address area as table 35. And each area of address map is shown in table 36. Each register values are shown in Section 7.

|         | Table 35 EEPROM used a            | ado | dress area |      |      |
|---------|-----------------------------------|-----|------------|------|------|
| EEPROM  |                                   |     | 1          | 2    | 4    |
| Address |                                   |     | kbit       | kbit | kbit |
| 000h    | Boot-load Address Setting         | ]   |            |      |      |
| 001h    | Boot-load, Refresh-load Setting 1 |     |            |      |      |
| 04Eh    |                                   |     |            |      |      |
| 04Fh    | Reserved                          |     |            |      |      |
| 075     |                                   |     |            |      |      |
| 07Fh    |                                   | ļ   |            |      |      |
| 080h    | No-use (*1)                       |     |            |      |      |
| 081h    | Refresh-load Setting 2            |     |            |      |      |
|         |                                   |     |            |      |      |
| 0CEh    |                                   |     |            |      |      |
| 0CFh    | Reserved                          |     |            |      |      |
|         |                                   |     |            |      |      |
| 0FFh    |                                   | J   |            |      |      |
| 100h    | No-use (*1)                       |     |            |      |      |
| 101h    | Refresh-load Setting 3            |     |            |      |      |
|         |                                   |     |            |      |      |
| 14Eh    |                                   |     |            |      |      |
| 14Fh    | Reserved                          |     |            |      |      |
|         |                                   |     |            |      |      |
| 17Fh    |                                   |     |            |      |      |
| 180h    | No-use (*1)                       |     |            |      |      |
| 181h    | Refresh-load Setting 4            |     |            |      |      |
|         |                                   |     |            |      |      |
| 1CEh    |                                   |     |            |      |      |
| 1CFh    | Reserved                          |     |            |      |      |
|         |                                   |     |            |      |      |
| 1FFh    |                                   |     |            |      |      |

<sup>\*1:</sup> When automatic writing mode is used, 00h is written.

Table 36 EEPROM address map

|          | Table 36 EEPROM address map |           |       |                                |                                         |  |  |  |  |  |  |
|----------|-----------------------------|-----------|-------|--------------------------------|-----------------------------------------|--|--|--|--|--|--|
| EE       | EPROM a                     | ddress (I | HEX)  | Command parameter              | Contents                                |  |  |  |  |  |  |
| 000      | 080                         | 100       | 180   | EEPROM read address setting (I | EEPROM address 000h only)               |  |  |  |  |  |  |
| 001      | 081                         | 101       | 181   | VCMDAT P2, RDVCMDAT R3         | VCOMH offset data 1                     |  |  |  |  |  |  |
| 002      | 082                         | 102       | 182   | VCMDAT P3, RDVCMDAT R4         | VCOMH offset data 2                     |  |  |  |  |  |  |
| 003      | 083                         | 103       | 183   | UIDSET P1, RDUID R5            | UID 1-1 Data                            |  |  |  |  |  |  |
| 004      | 084                         | 104       | 184   | UIDSET P2, RDUID R6            | UID 1-2 Data                            |  |  |  |  |  |  |
| 005      | 085                         | 105       | 185   | UIDSET P3, RDUID R7            | UID 2-1 Data                            |  |  |  |  |  |  |
| 006      | 086                         | 106       | 186   | UIDSET P4, RDUID R8            | UID 2-2 Data                            |  |  |  |  |  |  |
| 007      | 087                         | 107       | 187   | DISAR P1                       | # of display lines (MSB)                |  |  |  |  |  |  |
| 008      | 088                         | 108       | 188   | DISAR P2                       | # of display lines (LSB)                |  |  |  |  |  |  |
| 009      | 089                         | 109       | 189   | DISAR P3                       | # of display columns (MSB)              |  |  |  |  |  |  |
| 00A      | 08A                         | 10A       | 18A   | DISAR P4                       | # of display columns (LSB)              |  |  |  |  |  |  |
| 00B      | 08B                         | 10B       | 18B   | DISSET1 P1                     | # of 1H clock                           |  |  |  |  |  |  |
| 00C      | 08C                         | 10C       | 18C   | DISSET1 P2                     | # of back porch line                    |  |  |  |  |  |  |
| 0.075    | 000                         | 100       | 100   |                                | LCD type, OSCO output,                  |  |  |  |  |  |  |
| 00D      | 08D                         | 10D       | 18D   | DISSET1 P3                     | # of front porch line (MSB)             |  |  |  |  |  |  |
| 00E      | 08E                         | 10E       | 18E   | DISSET1 P4                     | # of front porch line (LSB)             |  |  |  |  |  |  |
| 00F      | 08F                         | 10F       | 18F   | DISSET2 P1                     | Source output ON timing                 |  |  |  |  |  |  |
| 010      | 090                         | 110       | 190   | DISSET2 P2                     | Source output OFF timing                |  |  |  |  |  |  |
| 011      | 091                         | 111       | 191   | DISSET2 P3                     | Gate output ON timing                   |  |  |  |  |  |  |
| 012      | 092                         | 112       | 192   | DISSET2 P4                     | Gate output OFF timing                  |  |  |  |  |  |  |
| 013      | 093                         | 113       | 193   | GATESET P1                     | Gate driver scan mode                   |  |  |  |  |  |  |
| 014      | 094                         | 114       | 194   | ACSET P1                       | AC mode                                 |  |  |  |  |  |  |
| 015      | 095                         | 115       | 195   | GAMSET4P1 P1                   | V0 voltage set (4bpp mode, Positive)    |  |  |  |  |  |  |
| 016      | 096                         | 116       | 196   | GAMSET4P1 P2                   | V1 voltage set (4bpp mode, Positive)    |  |  |  |  |  |  |
| 017      | 097                         | 117       | 197   | GAMSET4P1 P3                   | V2 voltage set (4bpp mode, Positive)    |  |  |  |  |  |  |
| 018      | 098                         | 118       | 198   | GAMSET4P1 P4                   | V3 voltage set (4bpp mode, Positive)    |  |  |  |  |  |  |
| 019      | 099                         | 119       | 199   | GAMSET4P2 P1                   | V4 voltage set (4bpp mode, Positive)    |  |  |  |  |  |  |
| 01A      | 09A                         | 11A       | 19A   | GAMSET4P2 P2                   | V5 voltage set (4bpp mode, Positive)    |  |  |  |  |  |  |
| 01B      | 09B                         | 11B       | 19B   | GAMSET4P2 P3                   | V6 voltage set (4bpp mode, Positive)    |  |  |  |  |  |  |
| 01C      | 09C                         | 11C       | 19C   | GAMSET4P2 P4                   | V7 voltage set (4bpp mode, Positive)    |  |  |  |  |  |  |
| 01D      | 09D                         | 11D       | 19D   | GAMSET4P3 P1                   | V8 voltage set (4bpp mode, Positive)    |  |  |  |  |  |  |
| 01E      | 09E                         | 11E       | 19E   | GAMSET4P3 P2                   | V9 voltage set (4bpp mode, Positive)    |  |  |  |  |  |  |
| 01F      | 09F                         | 11F       | 19F   | GAMSET4P3 P3                   | V10 voltage set (4bpp mode, Positive)   |  |  |  |  |  |  |
| 020      | 0A0                         | 120       | 1A0   | GAMSET4P3 P4                   | V11 voltage set (4bpp mode, Positive)   |  |  |  |  |  |  |
| 021      | 0A1                         | 121       | 1A1   | GAMSET4P4 P1                   | V12 voltage set (4bpp mode, Positive)   |  |  |  |  |  |  |
| 022      | 0A2                         | 122       | 1A2   | GAMSET4P4 P2                   | V13 voltage set (4bpp mode, Positive)   |  |  |  |  |  |  |
| 023      | 0A3                         | 123       | 1A3   | GAMSET4P4 P3                   | V14 voltage set (4bpp mode, Positive)   |  |  |  |  |  |  |
| 024      | 0A4                         | 124       | 1A4   | GAMSET4P4 P4                   | V15 voltage set (4bpp mode, Positive)   |  |  |  |  |  |  |
| 025      | 0A5                         | 125       | 1A5   | GAMSET4N1 P1                   | V0 voltage set (4bpp mode, Negative)    |  |  |  |  |  |  |
| 026      | 0A6                         | 126       | 1A6   | GAMSET4N1 P2                   | V1 voltage set (4bpp mode, Negative)    |  |  |  |  |  |  |
| 027      | 0A7                         | 127       | 1A7   | GAMSET4N1 P3                   | V2 voltage set (4bpp mode, Negative)    |  |  |  |  |  |  |
| 028      | 0A8                         | 128       | 1A8   | GAMSET4N1 P4                   | V3 voltage set (4bpp mode, Negative)    |  |  |  |  |  |  |
| 029      | 0A9                         | 129       | 1A9   | GAMSET4N2 P1                   | V4 voltage set (4bpp mode, Negative)    |  |  |  |  |  |  |
| 02A      | 0AA                         | 12A       | 1AA   | GAMSET4N2 P2                   | V5 voltage set (4bpp mode, Negative)    |  |  |  |  |  |  |
| 02B      | 0AB                         | 12B       | 1AB   | GAMSET4N2 P3                   | V6 voltage set (4bpp mode, Negative)    |  |  |  |  |  |  |
| 02C      | 0AC                         | 12C       | 1AC   | GAMSET4N2 P4                   | V7 voltage set (4bpp mode, Negative)    |  |  |  |  |  |  |
| 02D      | 0AD                         | 12D       | 1AD   | GAMSET4N3 P1                   | V8 voltage set (4bpp mode, Negative)    |  |  |  |  |  |  |
| 02E      | 0AE                         | 12E       | 1AE   | GAMSET4N3 P2                   | V9 voltage set (4bpp mode, Negative)    |  |  |  |  |  |  |
| 02F      | 0AF                         | 12F       | 1AF   | GAMSET4N3 P3                   | V10 voltage set (4bpp mode, Negative)   |  |  |  |  |  |  |
| <u> </u> | V1 11                       | 1-1       | 24.11 |                                | 1 - 2 - 2 - 2 - 2 - 2 - 2 - 2 - 2 - 2 - |  |  |  |  |  |  |

Continue…

### 6. FUNCTIONAL DESCRIPTION

| E   | EPROM a | ddress ( | HEX) | Command parameter | Contents                                             |  |  |  |  |  |
|-----|---------|----------|------|-------------------|------------------------------------------------------|--|--|--|--|--|
| 030 | 0B0     | 130      | 1B0  | GAMSET4N3 P4      | V11 voltage set (4bpp mode, Negative)                |  |  |  |  |  |
| 031 | 0B1     | 131      | 1B1  | GAMSET4N4 P1      | V12 voltage set (4bpp mode, Negative)                |  |  |  |  |  |
| 032 | 0B2     | 132      | 1B2  | GAMSET4N4 P2      | V13 voltage set (4bpp mode, Negative)                |  |  |  |  |  |
| 033 | 0B3     | 133      | 1B3  | GAMSET4N4 P3      | V14 voltage set (4bpp mode, Negative)                |  |  |  |  |  |
| 034 | 0B4     | 134      | 1B4  | GAMSET4N4 P4      | V15 voltage set (4bpp mode, Negative)                |  |  |  |  |  |
| 035 | 0B5     | 135      | 1B5  | GAMSET2P P1       | V0 voltage set (2bpp mode, Positive)                 |  |  |  |  |  |
| 036 | 0B6     | 136      | 1B6  | GAMSET2P P2       | V1 voltage set (2bpp mode, Positive)                 |  |  |  |  |  |
| 037 | 0B7     | 137      | 1B7  | GAMSET2P P3       | V2 voltage set (2bpp mode, Positive)                 |  |  |  |  |  |
| 038 | 0B8     | 138      | 1B8  | GAMSET2P P4       | V3 voltage set (2bpp mode, Positive)                 |  |  |  |  |  |
| 039 | 0B9     | 139      | 1B9  | GAMSET2N P1       | V0 voltage set (2bpp mode, Negative)                 |  |  |  |  |  |
| 03A | 0BA     | 13A      | 1BA  | GAMSET2N P2       | V1 voltage set (2bpp mode, Negative)                 |  |  |  |  |  |
| 03B | 0BB     | 13B      | 1BB  | GAMSET2N P3       | V2 voltage set (2bpp mode, Negative)                 |  |  |  |  |  |
| 03C | 0BC     | 13C      | 1BC  | GAMSET2N P4       | V3 voltage set (2bpp mode, Negative)                 |  |  |  |  |  |
| 03D | 0BD     | 13D      | 1BD  | GAMSET1 P1        | V0 voltage set (1bpp mode, Positive)                 |  |  |  |  |  |
| 03E | 0BE     | 13E      | 1BE  | GAMSET1 P2        | V1 voltage set (1bpp mode, Positive)                 |  |  |  |  |  |
| 03F | 0BF     | 13F      | 1BF  | GAMSET1 P3        | V0 voltage set (1bpp mode, Negative)                 |  |  |  |  |  |
| 040 | 0C0     | 140      | 1C0  | GAMSET1 P4        | V1 voltage set (1bpp mode, Negative)                 |  |  |  |  |  |
| 041 | 0C1     | 141      | 1C1  | EVSET1 P1         | VDDHS output voltage setting                         |  |  |  |  |  |
| 042 | 0C2     | 142      | 1C2  | EVSET1 P2         | VCOMH output voltage setting                         |  |  |  |  |  |
| 043 | 0C3     | 143      | 1C3  | EVSET1 P3         | VCA output voltage setting                           |  |  |  |  |  |
| 044 | 0C4     | 144      | 1C4  | EVSET1 P4         | VDDRH output voltage setting                         |  |  |  |  |  |
| 045 | 0C5     | 145      | 1C5  | EVSET2 P1         | VOFREG output voltage setting                        |  |  |  |  |  |
| 046 | 0C6     | 146      | 1C6  | EVSET2 P2         | VONREG output voltage setting                        |  |  |  |  |  |
| 047 | 0C7     | 147      | 1C7  | PWRCTL P1         | Boost control, VCOML control                         |  |  |  |  |  |
| 048 | 0C8     | 148      | 1C8  | PWRCTL P2         | Source amp setting, Display wait                     |  |  |  |  |  |
| 049 | 0C9     | 149      | 1C9  | PWRCTL P3         | # of boost clock (Normal display)                    |  |  |  |  |  |
| 04A | 0CA     | 14A      | 1CA  | PWRCTL P4         | # of boost clock (Partial display)                   |  |  |  |  |  |
| 04B | 0CB     | 14B      | 1CB  | PTLSET3 P1        | Refresh rate of non display area (Partial display)   |  |  |  |  |  |
| 04C | 0CC     | 14C      | 1CC  | PTLSET3 P2        | Boost clock return time (Partial display)            |  |  |  |  |  |
| 04D | 0CD     | 14D      | 1CD  | PTLSET3 P3        | Driving way of non display area<br>(Partial display) |  |  |  |  |  |
| 04E | 0CE     | 14E      | 1CE  | REFCYC P1         | EEPROM Refresh cycle                                 |  |  |  |  |  |

A data that EEPROM address is valid/invalid is stored at EEPROM address 000h.

To enable EEPROM automatic read function, the data at address 000h must be set 1110\*\*\*1b (\*: don't care) If any other value is set, the automatic read stops.

Table 37 Address data specification of EEPROM 000h

| address | bit 7      | bit 6       | bit 5       | bit 4        | bit 3     | bit 2     | bit 1     | bit 0     |
|---------|------------|-------------|-------------|--------------|-----------|-----------|-----------|-----------|
| 000h    | When bit 7 | to 4 = 1110 | b, EEPROM   | /l is valid. | 180 to    | 101 to    | 081 to    | 001 to    |
|         | When the   | bit 7 to 4  | I is the ot | her value,   | 1CEh      | 14Eh      | 0CEh      | 04Eh      |
|         | EEPROM     | is invalid  | and auton   | natic read   | 1=valid   | 1=valid   | 1=valid   | 1=valid   |
|         | stops.。    |             |             |              | 0=invalid | 0=invalid | 0=invalid | 0=invalid |

#### 7. COMMANDS

Data bus is controlled by  $\overline{CS}$ , A0,  $\overline{RD}$  and  $\overline{WR}$  in parallel mode. Command interpreting and execution are done by not external signal but internal clock.

Data is recognized as a command when A0 = LOW, and as a command parameter or data when A0 = HIGH.

Every command and command parameter are defined as 8bit, D7 to D0 is correspond the 8bit in parallel mode

In serial interface, A0 state when 8<sup>th</sup> bit data is latched is recognized.

All commands are 5 Byte length or 2 Byte length, and non usage parameter must filled by A5h and must be finished. 4 Byte parameter is required for 5Byte command, and a Byte parameter is required for 2Byte command.

In parallel interface, during input parameter, if A0 set to LOW and access  $\overline{WR}$ , other command can be input. In serial interface, during input parameter if  $\overline{CS}$  set to HIGH, other command can be input. It is prohibited to input over number of command parameter.

Commands that be executed synchronized by frame are executed at first front porch or during front porch after all parameters are input.

RAMWR and RAMRD commands are finished by A0=LOW and input next command.

Read operation is done by RD pin set to LOW, and write operation is done by WR pin set to LOW.

Don't input command which is not on the command list.

It is recommend to rewrite command and frame RAM periodically, due to recover display when some external noise is input .

# 7.1 command list

Table 38 Command List

| No. | Command name | Code<br>(Hex) | Length (Byte) | Execute Timing *1 | Function                                                                              |
|-----|--------------|---------------|---------------|-------------------|---------------------------------------------------------------------------------------|
| 1   | SWRESET      | 5E            | 2             | Immediate         | Software reset                                                                        |
| 2   | DISAR        | 91            | 5             | Immediate         | Display Area setting(number of line / column)                                         |
|     |              |               |               |                   | Display setting1 (number of 1H period/clock, lines of BP/FP,                          |
| 3   | DISSET1      | 92            | 5             | Immediate         | LCD type)                                                                             |
| 4   | DISSET2      | 93            | 5             | Immediate         | Display setting2 (set source timing/ gate timing)                                     |
| 5   | DINVIN       | 16            | 2             | Frame             | Display Inverted mode IN                                                              |
| 6   | DINVOUT      | 15            | 2             | Frame             | Display Inverted mode OUT                                                             |
| 7   | MADCTL       | 21            | 5             | Immediate         | Memory address control(set column / page address direction / auto increment direction |
| 8   | CASET        | 23            | 5             | Immediate         | Column address setting                                                                |
| 9   | PASET        | 22            | 5             | Immediate         | Page address setting                                                                  |
| 10  | STFRAME      | 24            | 5             | Frame             | Display start frame address setting                                                   |
| 11  | BPPSEL       | 25            | 5             | Frame             | Bpp mode setting(4bpp / 2bpp / 1bpp)                                                  |
| 12  | MDCTL        | 26            | 5             | Immediate         | Memory data control (write data bit mask)                                             |
| 12  | GATESET      | A2            | 5             | Frame             | Gate scan mode setting(Interlace / up and down drive)                                 |
| 13  | ACSET        | A1            | 5             | Frame             | AC drive method setting                                                               |
| 14  | GAMSET4P1    | 81            | 5             | Immediate         | Gamma curve setting positive(V <sub>0</sub> -V <sub>3</sub> ) in 4bpp mode            |
| 15  | GAMSET4P2    | 82            | 5             | Immediate         | Gamma curve setting positive(V4-V7) in 4bpp mode                                      |
| 16  | GAMSET4P3    | 83            | 5             | Immediate         | Gamma curve setting positive(V8-V11) in 4bpp mode                                     |
| 17  | GAMSET4P4    | 84            | 5             | Immediate         | Gamma curve setting positive(V12-V15) in 4bpp mode                                    |
| 18  | GAMSET4N1    | 89            | 5             | Immediate         | Gamma curve setting negative(Vo-V3) in 4bpp mode                                      |
| 19  | GAMSET4N2    | 8A            | 5             | Immediate         | Gamma curve setting negative(V4-V7) in 4bpp mode                                      |
| 20  | GAMSET4N3    | 8B            | 5             | Immediate         | Gamma curve setting negative(V8-V11) in 4bpp mode                                     |
| 21  | GAMSET4N4    | 8C            | 5             | Immediate         | Gamma curve setting negative(V12-V15) in 4bpp mode                                    |
| 23  | GAMSET2P     | 85            | 5             | Immediate         | Gamma curve setting positive(V <sub>0</sub> -V <sub>3</sub> ) in 2bpp mode            |
| 24  | GAMSET2N     | 8D            | 5             | Immediate         | Gamma curve setting negative(Vo-V3) in 2bpp mode                                      |
| 25  | GAMSET1      | 86            | 5             | Immediate         | Gamma curve setting positive/negative(Vo-V1) in 1bpp mode                             |
| 26  | EVSET1       | 71            | 5             | Immediate         | Electric volume setting1                                                              |
| 27  | EVSET2       | 72            | 5             | Immediate         | Electric volume setting2                                                              |
| 28  | PWRCTL       | 61            | 5             | Immediate         | Power circuit control(Booster , source amplifier)                                     |
| 29  | SLPIN        | 14            | 2             | Immediate         | Sleep In                                                                              |
| 30  | SLPOUT       | 13            | 2             | Immediate         | Sleep Out                                                                             |
| 31  | DISON        | 12            | 2             | Frame             | Display ON                                                                            |
| 32  | DISOFF       | 11            | 2             | Frame             | Display OFF                                                                           |
| 33  | WRRAM        | 3A            | 2             | Immediate         | Write to display RAM                                                                  |
| 34  | RDRAM        | 39            | 2             | Immediate         | Read from display RAM                                                                 |
| 35  | PTLSET1      | 29            | 5             | Frame             | Partial display setting 1(1st partial area start / end line setting)                  |
| 36  | PTLSET2      | 2A            | 5             | Frame             | Partial display setting 2(2nd partial area start / end line setting)                  |

| No. | Command name | Code<br>(Hex) | Length (Byte) | Execute Timing *1 | Function                                                                               |
|-----|--------------|---------------|---------------|-------------------|----------------------------------------------------------------------------------------|
| 37  | PTLSET3      | AB            | 5             | Frame             | Partial display setting 3(refresh rate of non-display area, booster clock return time) |
| 38  | PTLIN        | 19            | 2             | Frame             | Partial display IN                                                                     |
| 39  | PTLOUT       | 1A            | 2             | Frame             | Partial display OUT                                                                    |
| 40  | BLSET        | 2B            | 5             | Frame             | Setting of blinking                                                                    |
| 41  | BLIN         | 1B            | 2             | Frame             | Blinking display IN                                                                    |
| 42  | BLOUT        | 1C            | 2             | Frame             | Blinking display OUT                                                                   |
| 43  | BLKFIL       | 31            | 5             | Immediate         | Block fill, (fill data to block area)                                                  |
| 44  | VCMDAT       | 49            | 5             | Immediate         | Vсомн offset data setting                                                              |
| 45  | UIDSET       | 4A            | 5             | Immediate         | User ID data setting                                                                   |
| 46  | MTPERS       | 41            | 5             | Immediate         | Multi Time PROM erase setting                                                          |
| 47  | MTPPRG       | 42            | 2             | Immediate         | Multi Time PROM programming setting                                                    |
| 48  | MTPOP        | 43            | 4             | Immediate         | Multi Time PROM erase/programming operation                                            |
| 49  | EPRMIN       | 45            | 4             | Immediate         | EEPROM control mode IN                                                                 |
| 50  | EPRWRSR      | 46            | 4             | Immediate         | Write EEPROM status register                                                           |
| 51  | RDVCMDAT     | 59            | 10            | Immediate         | Read VCOM offset data                                                                  |
| 52  | RDUID        | 55            | 14            | Immediate         | Read User ID                                                                           |
| 53  | REFCYC       | B1            | 5             | Frame             | Refresh cycle setting                                                                  |
| 54  | EPRRDADR     | 4B            | 5             | Immediate         | EEPROM address setting in refresh read                                                 |
| 55  | RDERR        | 51            | 4             | Immediate         | Read error status                                                                      |
| 56  | RDSTAT       | 52            | 8             | Immediate         | Read status                                                                            |
| 57  | RDREV        | 53            | 5             | Immediate         | Read revision                                                                          |
| 58  | RDCRC        | 54            | 4             | Immediate         | Read CRC                                                                               |
| 59  | NOP          | 00            | 1             | -                 | Non operation                                                                          |

<sup>\*1</sup> Commands that be executed synchronized by frame are executed at first front porch or during front porch after all parameters are input.

# 7.2 Initial Values of parameters

Table 39 Parameter Initial Value List

|     | 0       |           | Code (Bin) |    |    |    |    |    |    | Deci | 1.20.1.4.4 |     |                                                             |
|-----|---------|-----------|------------|----|----|----|----|----|----|------|------------|-----|-------------------------------------------------------------|
| No. | Command | Parameter | D7         | D6 | D5 | D4 | D3 | D2 | D1 | D0   | Hex        | mal | Initial state                                               |
| 1   | SWRESET | P1        | *          | *  | *  | *  | *  | *  | *  | *    | _          |     |                                                             |
|     |         | P1        | *          | *  | *  | *  | *  | *  | *  | 1    | 01         | 310 | 320 lines display                                           |
| 2   | DISAR   | P2        | 0          | 0  | 1  | 1  | 1  | 1  | 1  | 1    | 3F         | 010 | 020 iiilos dispiay                                          |
|     | Diorat  | P3        | *          | *  | *  | *  | *  | *  | *  | 1    | 01         | 319 | 320 columns display                                         |
|     |         | P4        | 0          | 0  | 1  | 1  | 1  | 1  | 1  | 1    | 3F         |     |                                                             |
|     |         | P1        | 0          | 0  | 1  | 1  | 0  | 0  | 1  | 0    | 32         | 50  | 1H=51 clocks                                                |
|     | DIOCETA | P2        | 0          | 0  | 0  | 0  | 0  | 0  | 1  | 0    | 02         | 2   | Number of back porch; 3                                     |
| 3   | DISSET1 | P3        | 0          | 0  | *  | *  | 0  | 0  | 0  | 0    | 00         | 4   | LCD: Normally white                                         |
|     |         | P4        | 0          | 0  | 0  | 0  | 0  | 0  | 0  | 1    | 01         | 1   | OSCO output: Vss Number of front porch: 2                   |
|     |         | P1        | 0          | 0  | 0  | 0  | 1  | 0  | 1  | 0    | 0A         | 10  | Source output ON: 11 <sup>th</sup> clock                    |
| 4   | DISSET2 | P2        | 0          | 0  | 1  | 0  | 1  | 0  | 0  | 0    | 28         | 40  | Source output OFF: 41 <sup>st</sup> clock                   |
|     |         | P3        | 0          | 0  | 0  | 0  | 1  | 1  | 0  | 0    | 0C         | 12  | Gate output ON; 13th clock                                  |
|     |         | P4        | 0          | 0  | 1  | 0  | 0  | 1  | 1  | 0    | 26         | 38  | Gate output OFF: 39 <sup>th</sup> clock                     |
| 5   | DINVIN  | P1        | *          | *  | *  | *  | *  | *  | *  | *    | -          | -   |                                                             |
| 6   | DINVOUT | P1        | *          | *  | *  | *  | *  | *  | *  | *    | -          | -   | Default value                                               |
|     |         | P1        | *          | *  | *  | *  | *  | 0  | 0  | 0    | 00         | _   | Column/Pageaddress:<br>Normal<br>Column increment direction |
| 7   | MADCTL  | P2        | *          | *  | *  | *  | *  | *  | *  | *    | _          | _   |                                                             |
|     |         | P3        | *          | *  | *  | *  | *  | *  | *  | *    | _          | _   |                                                             |
|     |         | P4        | *          | *  | *  | *  | *  | *  | *  | *    | _          |     |                                                             |
|     |         | P1        | *          | *  | *  | *  | *  | *  | *  | 0    | 00         | 0   | Column start address: 0                                     |
| 8   | CASET   | P2        | 0          | 0  | 0  | 0  | 0  | 0  | 0  | 0    | 00         | U   | Column start address. 0                                     |
|     | CAGLI   | P3        | *          | *  | *  | *  | *  | *  | *  | 1    | 01         | 310 | Column end address: 319                                     |
|     |         | P4        | 0          | 0  | 1  | 1  | 1  | 1  | 1  | 1    | 3F         | 319 | Column end address. 519                                     |
|     |         | P1        | 0          | 0  | 0  | 0  | 0  | 0  | 0  | 0    | 00         | 0   | Page start address: 0                                       |
| 9   | PASET   | P2        | 1          | 0  | 0  | 1  | 1  | 1  | 1  | 1    | 9F         | 159 | Page end address: 159                                       |
|     |         | P3        | *          | *  | *  | *  | *  | *  | 0  | 0    | 00         | 0   | Frame start address: 0                                      |
|     |         | P4        | *          | *  | *  | *  | *  | *  | *  | *    | _          |     |                                                             |
|     |         | P1        | *          | *  | *  | *  | *  | *  | 0  | 0    | 00         | 0   | Start frame address: 0                                      |
| 10  | STFRAME | P2        | *          | *  | *  | *  | *  | *  | *  | *    | _          |     |                                                             |
|     |         | P3        | *          | *  | *  | *  | *  | *  | *  | *    | _          | _   |                                                             |
|     |         | P4        | *          | *  | *  | *  | *  | *  | *  | *    | _          |     | N                                                           |
|     |         | P1        | *          | *  |    | *  | *  | *  | 1  | 0    | 02         |     | Number of grayscale: 4bpp                                   |
| 11  | BPPSEL  | P2        | *          | *  | *  | *  | *  | *  | *  | *    | _          | _   |                                                             |
|     |         | P3        | *          | *  | *  | *  | *  | *  | *  | *    | _          | _   |                                                             |
|     |         | P4        | *          | *  |    | *  |    |    |    |      | _          | _   | NI 120 C                                                    |
|     |         | P1<br>P2  | 0          | 0  | *  | 0  | *  | *  | 0  | 0    | 00         |     | No bit operation<br>Mask data at start page                 |
| 12  | MDCTL   | P3        | 0          | 0  | 0  | 0  | 0  | 0  | 0  | 0    | 00         |     | address<br>Mask data at end page                            |
|     |         |           |            |    |    |    |    |    |    |      | 00         | U   | address                                                     |
|     |         | P4        | *          | *  | *  | *  | *  | *  | *  | *    | _          |     |                                                             |

|     |                |           | Code (Bin) |    |    |    |    |    |    |    | Deci     |     |                                                 |
|-----|----------------|-----------|------------|----|----|----|----|----|----|----|----------|-----|-------------------------------------------------|
| No. | Command        | Parameter | D7         | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Hex      | mal | Initial state                                   |
|     |                | P1        | 0          | *  | *  | 0  | *  | *  | 0  | 0  | 00       | _   | Interlace driving, Normal scan direction        |
| 13  | GATESET        | P2        | *          | *  | *  | *  | *  | *  | *  | *  | _        | _   |                                                 |
|     |                | P3        | *          | *  | *  | *  | *  | *  | *  | *  | _        | _   |                                                 |
|     |                | P4        | *          | *  | *  | *  | *  | *  | *  | *  | _        | _   |                                                 |
|     |                | P1        | *          | *  | 0  | 0  | *  | *  | 0  | 0  | 00       |     | 1 line inversion driving                        |
| 14  | ACSET          | P2        | *          | *  | *  | *  | *  | *  | *  | *  | _        | _   |                                                 |
|     |                | P3        | *          | *  | *  | *  | *  | *  | *  | *  | _        |     |                                                 |
|     |                | P4        | *          | *  |    |    |    |    |    | *  | _        |     | V- (Ditiit-)                                    |
|     |                | P1<br>P2  | *          | *  | 0  | 0  | 0  | 0  | 0  | 0  | 00       | _   | Vo (Positive polarity)                          |
| 15  | GAMSET4P1      | P2<br>P3  | *          | *  | 0  | 0  | 1  | 0  | 0  | 0  | 04<br>08 |     | V1 (Positive polarity) V2 (Positive polarity)   |
|     |                | P4        | *          | *  | 0  | 0  | 1  | 1  | 0  | 0  | 0C       |     | V3 (Positive polarity)                          |
|     |                | P1        | *          | *  | 0  | 1  | 0  | 0  | 0  | 0  | 10       | =   | V4 (Positive polarity)                          |
|     |                | P2        | *          | *  | 0  | 1  | 0  | 1  | 0  | 0  | 14       |     | V5 (Positive polarity)                          |
| 16  | GAMSET4P2      | P3        | *          | *  | 0  | 1  | 1  | 0  | 0  | 0  | 18       |     | V6 (Positive polarity)                          |
|     |                | P4        | *          | *  | 0  | 1  | 1  | 1  | 0  | 0  | 1C       |     | V7 (Positive polarity)                          |
|     |                | P1        | *          | *  | 1  | 0  | 0  | 0  | 1  | 1  | 23       |     | V8 (Positive polarity)                          |
|     | 0.110==        | P2        | *          | *  | 1  | 0  | 0  | 1  | 1  | 1  | 27       | _   | V9 (Positive polarity)                          |
| 17  | GAMSET4P3      | P3        | *          | *  | 1  | 0  | 1  | 0  | 1  | 1  | 2B       | _   | V <sub>10</sub> (Positive polarity)             |
|     |                | P4        | *          | *  | 1  | 0  | 1  | 1  | 1  | 1  | 2F       | _   | V <sub>11</sub> (Positive polarity)             |
|     |                | P1        | *          | *  | 1  | 1  | 0  | 0  | 1  | 1  | 33       | _   | V <sub>12</sub> (Positive polarity)             |
| 18  | GAMSET4P4      | P2        | *          | *  | 1  | 1  | 0  | 1  | 1  | 1  | 37       | _   | V <sub>13</sub> (Positive polarity)             |
| 10  | GAIVISE 14P4   | P3        | *          | *  | 1  | 1  | 1  | 0  | 1  | 1  | 3B       | _   | V14 (Positive polarity)                         |
|     |                | P4        | *          | *  | 1  | 1  | 1  | 1  | 1  | 1  | 3F       | _   | V <sub>15</sub> (Positive polarity)             |
|     |                | P1        | *          | *  | 0  | 0  | 0  | 0  | 0  | 0  | 00       | _   | Vo (Negative polarity)                          |
| 19  | GAMSET4N1      | P2        | *          | *  | 0  | 0  | 0  | 1  | 0  | 0  | 04       | _   | V1 (Negative polarity)                          |
| 10  | O/ WIOL 1 TIVE | P3        | *          | *  | 0  | 0  | 1  | 0  | 0  | 0  | 08       | _   | V2 (Negative polarity)                          |
|     |                | P4        | *          | *  | 0  | 0  | 1  | 1  | 0  | 0  | 0C       | _   | V <sub>3</sub> (Negative polarity)              |
|     |                | P1        | *          | *  | 0  | 1  | 0  | 0  | 0  | 0  | 10       | _   | V4 (Negative polarity)                          |
| 20  | GAMSET4N2      | P2        | *          | *  | 0  | 1  | 0  | 1  | 0  | 0  | 14       | _   | V5 (Negative polarity)                          |
|     |                | P3        | *          | *  | 0  | 1  | 1  | 0  | 0  | 0  | 18       | _   | V6 (Negative polarity)                          |
|     |                | P4        | *          | *  | 0  | 1  | 1  | 1  | 0  | 0  | 1C       |     | V7 (Negative polarity)                          |
|     |                | P1        | *          | *  | 1  | 0  | 0  | 0  | 1  | 1  | 23       | _   | V8 (Negative polarity)                          |
| 21  | GAMSET4N3      | P2        | *          | *  | 1  | 0  | 0  | 1  | 1  | 1  | 27       | _   | V9 (Negative polarity)                          |
|     |                | P3        | *          | *  | 1  | 0  | 1  | 0  | 1  | 1  | 2B       | _   | V10 (Negative polarity)                         |
|     |                | P4        | *          | *  | 1  | 0  | 1  | 1  | 1  | 1  | 2F       | _   | V11 (Negative polarity)                         |
|     |                | P1        | *          | *  | 1  | 1  | 0  | 0  | 1  | 1  | 33       | _   | V12 (Negative polarity)                         |
| 22  | GAMSET4N4      | P2<br>P3  | *          | *  | 1  | 1  | 0  | 0  | 1  | 1  | 37<br>3B | _   | V13 (Negative polarity)                         |
|     |                | P3        | *          | *  | 1  | 1  | 1  | 1  | 1  | 1  | 3F       |     | V14 (Negative polarity) V15 (Negative polarity) |
|     |                | P1        | *          | *  | 0  | 0  | 0  | 0  | 0  | 0  | 00       |     | V <sub>0</sub> (Positive polarity)              |
|     |                | P2        | *          | *  | 0  | 1  | 0  | 1  | 0  | 1  | 15       | _   | V1 (Positive polarity)                          |
| 23  | GAMSET2P       | P3        | *          | *  | 1  | 0  | 1  | 0  | 1  | 0  | 2A       | _   | V2 (Positive polarity)                          |
|     |                | P4        | *          | *  | 1  | 1  | 1  | 1  | 1  | 1  | 3F       |     | V3 (Positive polarity)                          |

# 7. COMMANDS

|     |           |           | Code (Bin) |    |    |    |    |    |    | l  | Deci |     |                                                                            |
|-----|-----------|-----------|------------|----|----|----|----|----|----|----|------|-----|----------------------------------------------------------------------------|
| No. | Command   | Parameter | D7         | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Hex  | mal | Initial state                                                              |
|     |           | P1        | *          | *  | 0  | 0  | 0  | 0  | 0  | 0  | 00   | _   | Vo (Negative polarity)                                                     |
| 24  | GAMSET2N  | P2        | *          | *  | 0  | 1  | 0  | 1  | 0  | 1  | 15   |     | V1 (Negative polarity)                                                     |
| 27  | OAMOL 12N | P3        | *          | *  | 1  | 0  | 1  | 0  | 1  | 0  | 2A   | _   | V2 (Negative polarity)                                                     |
|     |           | P4        | *          | *  | 1  | 1  | 1  | 1  | 1  | 1  | 3F   | _   | V3 (Negative polarity)                                                     |
|     |           | P1        | *          | *  | 0  | 0  | 0  | 0  | 0  | 0  | 00   |     | Vo (Positive polarity)                                                     |
| 25  | GAMSET1   | P2        | *          | *  | 1  | 1  | 1  | 1  | 1  | 1  | 3F   | _   | V1 (Positive polarity)                                                     |
| 25  | OAWOLTT   | P3        | *          | *  | 0  | 0  | 0  | 0  | 0  | 0  | 00   | _   | Vo (Negative polarity)                                                     |
|     |           | P4        | *          | *  | 1  | 1  | 1  | 1  | 1  | 1  | 3F   | _   | V1 (Negative polarity)                                                     |
|     |           | P1        | *          | *  | *  | *  | 1  | 1  | 1  | 1  | 0F   | _   | VDDHS                                                                      |
| 26  | EVSET1    | P2        | 0          | 1  | 0  | 0  | 1  | 1  | 0  | 1  | 4D   | _   | Vсомн                                                                      |
| 20  | LVOLIT    | P3        | *          | *  | *  | 1  | 0  | 1  | 0  | 0  | 14   | _   | VCA                                                                        |
|     |           | P4        | *          | *  | *  | 1  | 0  | 1  | 0  | 0  | 14   | _   | VDDRH                                                                      |
|     |           | P1        | *          | *  | *  | 1  | 0  | 1  | 0  | 1  | 15   | _   | Vofreg                                                                     |
| 27  | EVSET2    | P2        | *          | *  | 0  | 0  | 0  | 1  | 1  | 0  | 06   | _   | Vonreg                                                                     |
|     | 210212    | P3        | *          | *  | *  | *  | *  | *  | *  | *  | *    | _   |                                                                            |
|     |           | P4        | *          | *  | *  | *  | *  | *  | *  | *  | *    | _   |                                                                            |
|     |           | P1        | 0          | 1  | *  | 0  | 0  | 0  | 0  | 0  | 40   | _   | Boosters: OFF<br>VCOML reg: OFF<br>3 <sup>rd</sup> booster: x(-2)          |
| 28  | PWRCTL    | P2        | 0          | 0  | 0  | 0  | *  | 0  | 0  | 1  | 01   | _   | Setting 1, wait 5 frames                                                   |
| 20  | FWNCIL    | P3        | *          | 0  | 0  | 0  | *  | 0  | 0  | 0  | 00   | _   | In normal display: 1 <sup>st</sup> to 4 <sup>th</sup><br>Frequency of1H x1 |
|     |           | P4        | *          | 0  | 0  | 0  | *  | 0  | 0  | 0  | 00   | _   | In partial display: 1 <sup>st</sup> to 4th<br>Frequency of1H x1            |
| 29  | SLPIN     | P1        | *          | *  | *  | *  | *  | *  | *  | *  | _    | _   | Default                                                                    |
| 30  | SLPOUT    | P1        | *          | *  | *  | *  | *  | *  | *  | *  | _    | _   |                                                                            |
| 31  | DISON     | P1        | *          | *  | *  | *  | *  | *  | *  | *  | _    | _   |                                                                            |
| 32  | DISOFF    | P1        | *          | *  | *  | *  | *  | *  | *  | *  |      | _   | Default                                                                    |
| 33  | WRRAM     | P1        | *          | *  | *  | *  | *  | *  | *  | *  |      | _   |                                                                            |
| 34  | RDRAM     | P1        | *          | *  | *  | *  | *  | *  | *  | *  | _    | _   |                                                                            |
|     |           | P1        | *          | *  | *  | *  | *  | *  | *  | 0  | 00   | 0   | Area 1 start line (MSB)                                                    |
| 35  | PTLSET1   | P2        | 0          | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 00   | 0   | Area 1 start line (LSB)                                                    |
|     |           | P3        | *          | *  | *  | *  | *  | *  | *  | 0  | 00   | 0   | Area 1 end line (MSB)                                                      |
|     |           | P4        | 0          | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 00   | 0   | Area 1 end line (LSB)                                                      |
|     |           | P1        | *          | *  | *  | *  | *  | *  | *  | 0  | 00   | 0   | Area 2 start line (MSB)                                                    |
| 36  | PTLSET2   | P2        | 0          | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 00   | 0   | Area 2 start line (LSB)                                                    |
|     |           | P3        | *          | *  | *  | *  | *  | *  | *  | 0  | 00   | 0   | Area 2 end line (MSB)                                                      |
|     |           | P4        | 0          | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 00   | 0   | Area 2 end line (LSB)                                                      |
|     |           | P1        | *          | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 00   | 0   | Non display refresh rate 1                                                 |
| 37  | PTLSET3   | P2        | *          | *  | *  | *  | *  | 0  | 0  | 0  | 00   | 0   | Booster clock frequency return time                                        |
|     |           | P3        | *          | *  | *  | *  | *  | *  | 0  | 0  | 00   | 0   | Driving method in non display area                                         |
|     |           | P4        | *          | *  | *  | *  | *  | *  | *  | *  | *    |     |                                                                            |
| 38  | PTLIN     | P1        | *          | *  | *  | *  | *  | *  | *  | *  |      |     |                                                                            |
| 39  | PTLOUT    | P1        | *          | *  | *  | *  | *  | *  | *  | *  | _    | —   | Default                                                                    |

|     |          |           | Code (Bin) |    |    |    |    |    |    |    |     | Deci |                                                                                  |
|-----|----------|-----------|------------|----|----|----|----|----|----|----|-----|------|----------------------------------------------------------------------------------|
| No. | Command  | Parameter | D7         | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Hex | mal  | Initial state                                                                    |
|     |          | P1        | 0          | 0  | 0  | 1  | 1  | 1  | 0  | 1  | 1D  | 29   |                                                                                  |
| 40  | BLSET    | P2        | *          | *  | *  | *  | 0  | 0  | 0  | 1  | 01  | _    | 1 <sup>st</sup> frame: frame address 0<br>2 <sup>nd</sup> frame: frame address 1 |
|     |          | P3        | *          | *  | *  | *  | *  | *  | *  | *  |     |      |                                                                                  |
|     |          | P4        | *          | *  | *  | *  | *  | *  | *  | *  |     |      |                                                                                  |
| 41  | BLIN     | P1        | *          | *  | *  | *  | *  | *  | *  | *  |     |      |                                                                                  |
| 42  | BLOUT    | P1        | *          | *  | *  | *  | *  | *  | *  | *  | _   | _    | Default                                                                          |
|     |          | P1        | *          | *  | *  | *  | 0  | 0  | 0  | 0  | 00  | 0    | Data: 0                                                                          |
| 43  | BLKFIL   | P2        | *          | *  | *  | *  | *  | *  | *  | *  |     |      |                                                                                  |
| 43  | DLKFIL   | P3        | *          | *  | *  | *  | *  | *  | *  | *  | _   | _    |                                                                                  |
|     |          | P4        | *          | *  | *  | *  | *  | *  | *  | *  | _   | _    |                                                                                  |
|     |          | P1        | *          | *  | *  | *  | 0  | 0  | 0  | 0  | 00  |      | No offset                                                                        |
| 44  | VCMDAT   | P2        | 0          | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 00  | 0    | Vсомн adjust value 1: +/-0                                                       |
| 44  | VCIVIDAT | P3        | 0          | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 00  | 0    | Vсомн adjust value 2: +/-0                                                       |
|     |          | P4        | *          | *  | *  | *  | *  | *  | *  | *  | _   |      |                                                                                  |
|     |          | P1        | 0          | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 00  | 0    | User ID1-1 0                                                                     |
| 45  | UIDSET   | P2        | 0          | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 00  | 0    | User ID1-2 0                                                                     |
| 45  | UIDSET   | P3        | 0          | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 00  | 0    | User ID2-1 0                                                                     |
|     |          | P4        | 0          | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 00  | 0    | User ID2-2 0                                                                     |
|     |          | P1        | *          | *  | *  | *  | *  | *  | 0  | 0  | 00  | _    | Multi-time-PROM: erase<br>VCOM offset 1,2: UserID<br>1-1, 1,2                    |
| 46  | MTPERS   | P2        | *          | *  | *  | *  | *  | *  | *  | *  | _   | _    |                                                                                  |
|     |          | P3        | *          | *  | *  | *  | *  | *  | *  | *  | _   | _    |                                                                                  |
|     |          | P4        | *          | *  | *  | *  | *  | *  | *  | *  | _   | _    |                                                                                  |
|     |          | P1        | *          | *  | *  | 0  | 0  | 0  | 0  | 0  | 00  | 0    | No choice                                                                        |
| 47  | MTDDDO   | P2        | *          | *  | *  | *  | *  | *  | *  | *  | _   | _    |                                                                                  |
| 47  | MTPPRG   | P3        | *          | *  | *  | *  | *  | *  | *  | *  | _   | _    |                                                                                  |
|     |          | P4        | *          | *  | *  | *  | *  | *  | *  | *  | _   | _    |                                                                                  |
|     |          | P1        | *          | *  | *  | *  | *  | *  | *  | *  | _   | _    |                                                                                  |
| 40  | MTDOD    | P2        | *          | *  | *  | *  | *  | *  | *  | *  | _   | _    |                                                                                  |
| 48  | MTPOP    | P3        | *          | *  | *  | *  | *  | *  | *  | *  | _   | _    |                                                                                  |
|     |          | P4        | *          | *  | *  | *  | *  | *  | *  | *  | _   | _    |                                                                                  |
|     |          | P1        | *          | *  | *  | *  | *  | 0  | 0  | 0  | 00  | 0    | Thru S1D19600 mode                                                               |
| 40  | EDDMINI  | P2        | 0          | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 00  | 0    | Start address write data                                                         |
| 49  | EPRMIN   | P3        | *          | *  | *  | *  | *  | *  | *  | *  | _   | _    |                                                                                  |
|     |          | P4        | *          | *  | *  | *  | *  | *  | *  | *  | _   | _    |                                                                                  |
|     |          | P1        | 0          | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 00  | 0    | Status register write data                                                       |
| F0  |          | P2        | *          | *  | *  | *  | *  | *  | *  | *  | _   | _    |                                                                                  |
| 50  | EPRWRSR  | P3        | *          | *  | *  | *  | *  | *  | *  | *  | _   | _    |                                                                                  |
|     |          | P4        | *          | *  | *  | *  | *  | *  | *  | *  | _   | _    |                                                                                  |

# 7. COMMANDS

| No. | Command  | Parameter |   |   | ( | Code | (Bin | ) |   |   | Hex | Deci<br>mal | Initial state                 |
|-----|----------|-----------|---|---|---|------|------|---|---|---|-----|-------------|-------------------------------|
| 51  | RDVCMDAT | P1        | * | * | * | *    | *    | * | * | * |     | _           |                               |
| 52  | RDUID    | P1        | * | * | * | *    | *    | * | * | * |     | _           |                               |
|     |          | P1        | * | * | * | *    | *    | * | 0 | 0 | 00  | _           | Refresh each 16 frames        |
| 53  | REFCYC   | P2        | * | * | * | *    | *    | * | * | * | _   | _           |                               |
| 53  | REPUIC   | P3        | * | * | * | *    | *    | * | * | * | _   |             |                               |
|     |          | P4        | * | * | * | *    | *    | * | * | * | _   |             |                               |
|     |          | P1        | * | * | * | *    | *    | * | 0 | 0 | 00  | _           | EEPROM read area: 000 to 04Eh |
| 54  | EPRRDADR | P2        | * | * | * | *    | *    | * | * | * | _   |             |                               |
|     |          | P3        | * | * | * | *    | *    | * | * | * | _   |             |                               |
|     |          | P4        | * | * | * | *    | *    | * | * | * | _   |             |                               |
| 55  | RDERR    | P1        | * | * | * | *    | *    | * | * | * | _   | _           |                               |
| 56  | RDSTAT   | P1        | * | * | * | *    | *    | * | * | * | _   |             |                               |
| 57  | RDREV    | P1        | * | * | * | *    | *    | * | * | * | _   |             |                               |
| 58  | RDCRC    | P1        | * | * | * | *    | *    | * | * | * | _   |             |                               |
| 59  | NOP      | P1        | * | * | * | *    | *    | * | * | * |     | _           |                               |

# 7.3 Command description

# **7.3.1** SWRESET (Software Reset: 5E h)

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Hex | Function               |
|----|----|----|----|----|----|----|----|-----|------------------------|
| 0  | 1  | 0  | 1  | 1  | 1  | 1  | 0  | 5E  | Command SWRESET        |
| 1  | 0  | 1  | 0  | 0  | 1  | 0  | 1  | A5  | Parameter 1 (P1) Dummy |

This command make a reset as same as hardware reset. However, It is required Hardware reset at power-on reset. It is always required to input this command after hardware reset.

## 7.3.2 DISAR (Display Area: 91h)

| D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  | Hex | Function                                        |
|-----|-----|-----|-----|-----|-----|-----|-----|-----|-------------------------------------------------|
| 1   | 0   | 0   | 1   | 0   | 0   | 0   | 1   | 91  | Command DISAR                                   |
| 0   | 0   | 0   | 0   | 0   | 0   | 0   | P10 | _   | Parameter 1(P1) number of display lines (MSB)   |
| P27 | P26 | P25 | P24 | P23 | P22 | P21 | P20 | _   | Parameter 2(P2) number of display lines (LSB)   |
| 0   | 0   | 0   | 0   | 0   | 0   | 0   | P30 | _   | Parameter 3(P3) number of display columns (MSB) |
| P47 | P46 | P45 | P44 | P43 | P42 | P41 | P40 | _   | Parameter 3(P3) number of display columns (LSB) |

Set display area (number of display lines, number of display columns)

Parameter 1:

Parameter 2: set "number of display dots of Y direction" - 1

When number of display lines is decreased, porch term should be adjusted by DISET1

command to satisfy "1H =< 150us)

Number of display lines must be 10 to 320 (P1, P2 = 9 to 319). Setting of gate line scan mode

should be refer to section 6.4.

When 4bpp mode is selected and the number of display lines is 160 or less, 2 frames of display

data RAM are available. According to display data RAM, refer to 6.2.1.

Parameter 3:

<u>Parameter 4</u>: set "number of display dots of X direction" -1

Number of display columns must be 2 to 320 (P3, P4 = 1 to 319). When it set under 320, disable source output as following. RAM column address is automatically changed same time.

| P1 | P2                           | Number of display line | Disabled source output |  |  |  |  |  |  |
|----|------------------------------|------------------------|------------------------|--|--|--|--|--|--|
| 1  | 0011_1111                    | 320                    | Non                    |  |  |  |  |  |  |
| 1  | 0011_1110                    | 319                    | S320                   |  |  |  |  |  |  |
| 1  | 0011_1101                    | 318                    | S1, S320               |  |  |  |  |  |  |
| 1  | 0011_1100                    | 317                    | S1, S319, S320         |  |  |  |  |  |  |
| 1  | 0011_1011                    | 316                    | S1, S2, S319, S320     |  |  |  |  |  |  |
| :  | :                            | :                      | :                      |  |  |  |  |  |  |
| 0  | 0000_0100                    | 5                      | S1-S157, S163-S320     |  |  |  |  |  |  |
| 0  | 0000_0011                    | 4                      | S1-S158, S163-S320     |  |  |  |  |  |  |
| 0  | 0000_0010                    | 3                      | S1-S158, S162-S320     |  |  |  |  |  |  |
| 0  | 0000_0001                    | 2                      | S1-S159, S162-S320     |  |  |  |  |  |  |
|    | Prohibit to set other number |                        |                        |  |  |  |  |  |  |

#### **7.3.3** DISSET1 (Display Set 1: 92h)

| D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  | Hex | Function                                                                            |
|-----|-----|-----|-----|-----|-----|-----|-----|-----|-------------------------------------------------------------------------------------|
| 1   | 0   | 0   | 1   | 0   | 0   | 1   | 0   | 92  | Command DISSET1                                                                     |
| P17 | P16 | P15 | P14 | P13 | P12 | P11 | P10 | _   | Parameter 1 (P1) number of clocks in 1H                                             |
| P27 | P26 | P25 | P24 | P23 | P22 | P21 | P20 | _   | Parameter 2 (P2) number of back porch                                               |
| P37 | P36 | 0   | 0   | P33 | P32 | P31 | P30 |     | Parameter 3 (P3) LCD type setting, OSCO output setting, number of front porch (MSB) |
| P47 | P46 | P45 | P44 | P43 | P42 | P41 | P40 | _   | Parameter 4 (P4) number of front porch (LSB)                                        |

Set display conditions.

Parameter 1: set "number of clocks in 1H" - 1.

> Take care to relationship between DISSET2/3 command and this command when this parameter is set. The number of clocks in 1H must be longer than timings set by DISSET2/3 command.

> When this value is decreased during display, DISSET1 command must be set first. This value must be set 150 or less. When number of display lines is small and 1H period is large, number of front porch must be increased in order to the number of clocks in 1H is set 150 or less.

Ex) Frame frequency fFR = 60 Hz, Number of display lines = 320 lines, back porch = 3 lines, front porch = 2lines, Clock cycle = 1us,

1/60/(320+2+3) = 51 us (1H)Setting value = 51 - 1 = 50

<u>Parameter 2</u>: set "number of back porch" -1.

P27 to 20: set number of back porch from 1 to 256.

To change number of lines is recommended to do before sleep out. When it is changed during display, VCOM polarity may be not changed in continuous 2 frames, and the display may jumble for a moment.

(VCOM polarity continuity is occurred when it is changed from odo number to even number, or from even number to odo number.

No occurring when it is changed from odo number to odo number or from even number to ever number)

## Parameter 3 (P37 to 36):

P36: Select OSCO pin function

0: VSS output

1: Clock output

P37: Select LCD type

0: Normally white

1: Normally black

## Parameter 3 (P33 to 30):

Parameter 4: set "number of front porch lines" -1.

Set "number of front porch lines" from 1 to 4096.

When frame frequency is decreased like to use partial display, it is recommend to increase the number in order to decrease frame frequency. It makes possible to reduce power consumption.

### **7.3.4** DISSET2 (Display Set 2: 93h)

| D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  | Hex | Function                                  |
|-----|-----|-----|-----|-----|-----|-----|-----|-----|-------------------------------------------|
| 1   | 0   | 0   | 1   | 0   | 0   | 1   | 1   | 93  | Command DISSET2                           |
| P17 | P16 | P15 | P14 | P13 | P12 | P11 | P10 |     | Parameter 1 (P1) Source output ON timing  |
| P27 | P26 | P25 | P24 | P23 | P22 | P21 | P20 | _   | Parameter 2 (P2) Source output OFF timing |
| P37 | P36 | P35 | P34 | P33 | P32 | P31 | P30 | _   | Parameter 3 (P3) Gate output ON timing    |
| P47 | P46 | P45 | P44 | P43 | P42 | P41 | P40 | _   | Parameter 4 (P4) Gate output OFF timing   |

Set source ON/OFF timing gate output ON/OFF timing.

Optimized output timing is set by setting the display timing clock.

P1 of DISSET1 command set timing within "number of 1H select period clock" -1.

Changing point of VCOM is start point (1<sup>st</sup> clock).

<u>Parameter 1</u>: Set source ON timing by "number of clock from starting" - 1.

Parameter 2: Set source OFF timing (Hi-Z) by "number of clock from starting" - 1.

Parameter 1 and 2 must be set as following condition.

1 < "Source ON timing" < "Source OFF timing" < "number of 1H clocks" – 1.

And Source output Hi-Z period must be set 20us or more.

(refer to fig.38)

Parameter 3: set gate ON (VDDHG) timing by "number of clock from starting" - 1.

Parameter 4: set gate OFF (VEE) timing by "number of clock from starting" - 1.

Parameter 3 and 4 must be set as following condition.

Source ON Timing Cate ON Timing Cate OFF Timin

Example) When "number of 1H clock" is 51 clocks.



Fig.38 Display timing chart

### 7. COMMANDS

### **7.3.5** DINVIN (Display invert IN: 16h)

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Hex | Function               |
|----|----|----|----|----|----|----|----|-----|------------------------|
| 0  | 0  | 0  | 1  | 0  | 1  | 1  | 0  | 16  | Command DINVIN         |
| 1  | 0  | 1  | 0  | 0  | 1  | 0  | 1  | A5  | Parameter 1 (P1) Dummy |

This command inverts Display without re-writing display RAM. It is enable next frame after receiving the command.

# **7.3.6** DINVOUT (Display invert OUT: 15h)

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Hex | Function               |
|----|----|----|----|----|----|----|----|-----|------------------------|
| 0  | 0  | 0  | 1  | 0  | 1  | 0  | 1  | 15  | Command DINVOUT        |
| 1  | 0  | 1  | 0  | 0  | 1  | 0  | 1  | A5  | Parameter 1 (P1) Dummy |

This command quits from display inverting state. It is enable next frame after receiving the command.

## 7.3.7 MADCTL (Memory Address Control: 21h)

| D7 | D6 | D5 | D4 | D3 | D2  | D1  | D0  | Hex | Function                                  |
|----|----|----|----|----|-----|-----|-----|-----|-------------------------------------------|
| 0  | 0  | 1  | 0  | 0  | 0   | 0   | 1   | 21  | Command MADCTL                            |
| 0  | 0  | 0  | 0  | 0  | P12 | P11 | P10 | -   | Parameter 1 (P1) Display data RAM control |
| 1  | 0  | 1  | 0  | 0  | 1   | 0   | 1   | A5  | Parameter 2 (P2) Dummy                    |
| 1  | 0  | 1  | 0  | 0  | 1   | 0   | 1   | A5  | Parameter 3 (P3) Dummy                    |
| 1  | 0  | 1  | 0  | 0  | 1   | 0   | 1   | A5  | Parameter 4 (P4) Dummy                    |

Set about Display data RAM.

To access display RAM, it is required 1ms or more wait after input this command.

#### Parameter 1:

P10: Display data RAM column address NORMAL / REVERSE

0: Normal (S1: address 0, S320: address 319)

1: Reverse (S1: address 319, S320: address 0)

P11: Display data RAM page address NORMAL / REVERSE

0: Normal

1: Reverse

P12: Select address increment direction when MPU writes or read to display data RAM)

0: Increment column address direction.

1: Increment page address direction.

# 7.3.8 CASET (Column Address Set: 23h)

| D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  | Hex | Function                             |
|-----|-----|-----|-----|-----|-----|-----|-----|-----|--------------------------------------|
| 0   | 0   | 1   | 0   | 0   | 0   | 1   | 1   | 23  | Command CASET                        |
| 0   | 0   | 0   | 0   | 0   | 0   | 0   | P10 | _   | Parameter 1 (P1) Start address (MSB) |
| P27 | P26 | P25 | P24 | P23 | P22 | P21 | P20 |     | Parameter 2 (P2) Start address (LSB) |
| 0   | 0   | 0   | 0   | 0   | 0   | 0   | P30 | _   | Parameter 3 (P3) End address (MSB)   |
| P47 | P46 | P45 | P44 | P43 | P42 | P41 | P40 | _   | Parameter 4 (P4) End address (LSB)   |

Set column start address and column end address of display data RAM.

They must be "Start address < End address"

<u>Parameter 1, Parameter 2</u>: Set column start address. <u>Parameter 3, Parameter 4</u>: Set column end address.

| P10 | P27 | P26 | P25 | P24 | P23 | P22 | P21 | P20 | Calumn address |
|-----|-----|-----|-----|-----|-----|-----|-----|-----|----------------|
| P30 | P47 | P46 | P45 | P44 | P43 | P42 | P41 | P40 | Column address |
| 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 00h            |
| 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 1   | 01h            |
| 0   | 0   | 0   | 0   | 0   | 0   | 0   | 1   | 0   | 02h            |
| :   | :   | :   | :   | :   | :   | :   | :   | :   | :              |
| 1   | 0   | 0   | 1   | 1   | 1   | 1   | 1   | 0   | 13Eh           |
| 1   | 0   | 0   | 1   | 1   | 1   | 1   | 1   | 1   | 13Fh           |

### **7.3.9** PASET (Page Address Set: 22h)

| D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  | Hex | Function                      |
|-----|-----|-----|-----|-----|-----|-----|-----|-----|-------------------------------|
| 0   | 0   | 1   | 0   | 0   | 0   | 1   | 0   | 22  | Command PASET                 |
| P17 | P16 | P15 | P14 | P13 | P12 | P11 | P10 | _   | Parameter 1(P1) start address |
| P27 | P26 | P25 | P24 | P23 | P22 | P21 | P20 | _   | Parameter 2(P2) end address   |
| 0   | 0   | 0   | 0   | 0   | 0   | P31 | P30 | _   | Parameter 3(P3) frame address |
| 1   | 0   | 1   | 0   | 0   | 1   | 0   | 1   | A5  | Parameter 4(P4) dummy         |

Set page start address, page end address and frame address.

Relationship between page address and display line address is changed by 7.3.11 BPPSEL command.

They must be "Start address < end address".

<u>Parameter 1</u>: set page start address <u>Parameter 2</u>: set page end address

Address range by PASET command is depend on setting of 7.3.11 BPPSEL command.

| P17 | P16 | P15 | P14 | P13 | P12 | P11 | P10 | Page    |      | Display line |      |
|-----|-----|-----|-----|-----|-----|-----|-----|---------|------|--------------|------|
| P27 | P26 | P25 | P24 | P23 | P22 | P21 | P20 | Address | 4bit | 2bit         | 1bit |
| 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 00h     | 1    | 1            | 1    |
| 0   | 0   | 0   | 0   | 0   | 0   | 0   | 1   | 01h     | 3    | 5            | 9    |
| 0   | 0   | 0   | 0   | 0   | 0   | 1   | 0   | 02h     | 5    | 9            | 17   |
| :   | 1   | 1   | :   | :   | 1   | :   | 1   | ••      | :    | :            | :    |
| 0   | 0   | 1   | 0   | 0   | 1   | 0   | 1   | 25h     | 75   | 149          | 297  |
| 0   | 0   | 1   | 0   | 0   | 1   | 1   | 0   | 26h     | 77   | 153          | 305  |
| 0   | 0   | 1   | 0   | 0   | 1   | 1   | 1   | 27h     | 79   | 157          | 313  |
| :   | :   | :   | :   | :   | :   | :   | :   | •       | :    | :            |      |
| 0   | 1   | 0   | 0   | 1   | 1   | 0   | 1   | 4Dh     | 235  | 309          |      |
| 0   | 1   | 0   | 0   | 1   | 1   | 1   | 0   | 4Eh     | 237  | 313          |      |
| 0   | 1   | 0   | 0   | 1   | 1   | 1   | 1   | 4Fh     | 239  | 317          |      |
| :   | :   | :   | :   | :   | 1   | :   | 1   | •       | :    |              |      |
| 1   | 0   | 0   | 1   | 1   | 1   | 0   | 1   | 9Dh     | 315  |              |      |
| 1   | 0   | 0   | 1   | 1   | 1   | 1   | 0   | 9Eh     | 317  |              |      |
| 1   | 0   | 0   | 1   | 1   | 1   | 1   | 1   | 9Fh     | 319  |              |      |

### Parameter 3: set frame address

Frame address range by PASET command is depend on setting of 7.3.11 BPPSEL command (refer to Table 21 Display line page address frame address relation)

| P31 | P30 | Frame address |
|-----|-----|---------------|
| 0   | 0   | 0             |
| 0   | 1   | 1             |
| 1   | 0   | 2             |
| 1   | 1   | 3             |

### **7.3.10** STFRAME (Start Frame Address: 24h)

| D7 | D6 | D5 | D4 | D3 | D2 | D1  | D0  | Hex | Function                                           |  |  |  |
|----|----|----|----|----|----|-----|-----|-----|----------------------------------------------------|--|--|--|
| 0  | 0  | 1  | 0  | 0  | 1  | 0   | 0   | 24  | Command STFRAME                                    |  |  |  |
| 0  | 0  | 0  | 0  | 0  | 0  | P11 | P10 | _   | <ul> <li>Parameter 1 (P1) Frame address</li> </ul> |  |  |  |
| 1  | 0  | 1  | 0  | 0  | 1  | 0   | 1   | A5  | Parameter 2 (P2) Dummy                             |  |  |  |
| 1  | 0  | 1  | 0  | 0  | 1  | 0   | 1   | A5  | Parameter 3 (P3) Dummy                             |  |  |  |
| 1  | 0  | 1  | 0  | 0  | 1  | 0   | 1   | A5  | Parameter 4 (P4) Dummy                             |  |  |  |

Set display start address of the display data RAM

### Parameter 1: set frame address

Frame address range by PASET command is depend on setting of 7.3.11 BPPSEL command. (refer to Table 21 Display line, page address and frame address relationship)

| P11 | P10 | Frame address |  |  |  |
|-----|-----|---------------|--|--|--|
| 0   | 0   | 0             |  |  |  |
| 0   | 1   | 1             |  |  |  |
| 1   | 0   | 2             |  |  |  |
| 1   | 1   | 3             |  |  |  |

# **7.3.11** BPPSEL (Bpp Sel: 25h)

| D7 | D6 | D5 | D4 | D3 | D2 | D1  | D0  | Hex | Function                     |
|----|----|----|----|----|----|-----|-----|-----|------------------------------|
| 0  | 0  | 1  | 0  | 0  | 1  | 0   | 1   | 25  | Command BPPSEL               |
| 0  | 0  | 0  | 0  | 0  | 0  | P11 | P10 | _   | Parameter 1 (P1) Data format |
| 1  | 0  | 1  | 0  | 0  | 1  | 0   | 1   | A5  | Parameter 2(P2) Dummy        |
| 1  | 0  | 1  | 0  | 0  | 1  | 0   | 1   | A5  | Parameter 3(P3) Dummy        |
| 1  | 0  | 1  | 0  | 0  | 1  | 0   | 1   | A5  | Parameter 4(P4) Dummy        |

Set data format (bit per pixel) as following table.

It is enable in next frame after receiving the command.

Possible to change 4bpp / 2bpp / 1bpp.

It must be input during display off state, and display data must be written after changing

#### Parameter 1:

P11 to 10: Data format

| P11 | P10 | Data format           |  |  |  |
|-----|-----|-----------------------|--|--|--|
| 0   | 0   | 1 bpp (2 grayscale)   |  |  |  |
| 0   | 1   | 2 bpp (4 grayscale )  |  |  |  |
| 1   | *   | 4 bpp (16 grayscale ) |  |  |  |

### **7.3.12** MDCTL (Memory Data Control: 26h)

| D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  | Hex | Function                                    |  |
|-----|-----|-----|-----|-----|-----|-----|-----|-----|---------------------------------------------|--|
| 0   | 0   | 1   | 0   | 0   | 1   | 1   | 0   | 26  | Command MDCTL                               |  |
| 0   | 0   | 0   | 0   | 0   | 0   | P11 | P10 | _   | Parameter 1 (P1) Data mask option           |  |
| P27 | P26 | P25 | P24 | P23 | P22 | P21 | P20 | _   | Parameter 2 (P2) Mask at start page address |  |
| P37 | P36 | P35 | P34 | P33 | P32 | P31 | P30 | _   | Parameter 3 (P3) Mask at end page address   |  |
| 1   | 0   | 1   | 0   | 0   | 1   | 0   | 1   | A5  | Parameter 4 (P4) Dummy                      |  |

When Display data is written to display data RAM by WRRAM command, data which is sent from MPU is masked by this command. This mask function is applied to start page address and end page address only. This setting does not affect to writing by BLKFIL command.

#### Parameter 1:

P11 to P10: Select mask (bit operation) option as following.

| P11 | P10 | Bit operation |
|-----|-----|---------------|
| 0   | 0   | No operation  |
| 0   | 1   | AND           |
| 1   | 0   | OR            |
| 1   | 1   | No operation  |

#### Parameter 2:

P27 to P20: Mask data of Start page address.

#### Parameter 3:

P37 to P30: Mask data of End page address.

Example) P1=01h, P2=FCh, P3=3Fh

Display data transferred by MPU for start page address

| - 4 |    |    |    |    |    |    | 1 0 |    |
|-----|----|----|----|----|----|----|-----|----|
|     | D7 | D6 | D5 | D4 | D3 | D2 | D1  | D0 |
|     | 0  | 0  | 0  | 0  | 1  | 1  | 1   | 1  |
|     |    |    |    |    | _  |    |     |    |

Mask data (parameter 2)

| Wask data (parameter 2) |    |    |    |    |    |    |    |  |  |
|-------------------------|----|----|----|----|----|----|----|--|--|
| D7                      | D6 | D5 | D4 | D3 | D2 | D1 | D0 |  |  |
| 1                       | 1  | 1  | 1  | 1  | 1  | 0  | 0  |  |  |
|                         |    |    |    |    |    |    |    |  |  |

Display data written in start page address of display data RAM

|    |    |    |    | 1 0 |    |    |    |
|----|----|----|----|-----|----|----|----|
| D7 | D6 | D5 | D4 | D3  | D2 | D1 | D0 |
| 0  | 0  | 0  | 0  | 1   | 1  | 0  | 0  |

Display data transferred by MPU for end page address

| - 6 | <del></del> | _  |    |    |    |    |    |    |  |  |  |
|-----|-------------|----|----|----|----|----|----|----|--|--|--|
|     | D7          | D6 | D5 | D4 | D3 | D2 | D1 | D0 |  |  |  |
|     | 1           | 1  | 1  | 1  | 0  | 0  | 0  | 0  |  |  |  |
|     | 0           |    |    |    |    |    |    |    |  |  |  |

Mask data (parameter 3)

| Wash data (parameter 5) |    |    |    |    |    |    |    |  |  |
|-------------------------|----|----|----|----|----|----|----|--|--|
| D7                      | D6 | D5 | D4 | D3 | D2 | D1 | D0 |  |  |
| 0                       | 0  | 1  | 1  | 1  | 1  | 1  | 1  |  |  |
|                         |    |    |    | 1  |    |    |    |  |  |

Display data written in end page address of display data RAM

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|----|----|----|----|----|----|----|----|
| 0  | 0  | 1  | 1  | 0  | 0  | 0  | 0  |

### 7.3.13 GATESET (Gate Set: C3h)

| D7  | D6 | D5 | D4  | D3 | D2 | D1  | D0  | Hex | Function                   |
|-----|----|----|-----|----|----|-----|-----|-----|----------------------------|
| 1   | 0  | 1  | 0   | 0  | 0  | 1   | 0   | A2  | Command GATESET            |
| P17 | 0  | 0  | P14 | 0  | 0  | P11 | P10 | _   | Parameter 1 (P1) Scan mode |
| 1   | 0  | 1  | 0   | 0  | 1  | 0   | 1   | A5  | Parameter 2 (P2) Dummy     |
| 1   | 0  | 1  | 0   | 0  | 1  | 0   | 1   | A5  | Parameter 3 (P3) Dummy     |
| 1   | 0  | 1  | 0   | 0  | 1  | 0   | 1   | A5  | Parameter 4 (P4) Dummy     |

Set line scan mode of gate driver. Refer to section 6.4 to set in detail.

This command must be input before SLPOUT command.

Parameter 1: set gate line scan mode.

P11 to P10: Scan mode

| P11 | P10 | Gate line scan mode |
|-----|-----|---------------------|
| 0   | 0   | Interlace drive 1   |
| 0   | 1   | Interlace drive 2   |
| 1   | 0   | Up and down drive 1 |
| 1   | 1   | Up and down drive 2 |

P14: Scan direction

0: Normal scan direction

1: Reverse scan direction

P17: Valid gate pin position

0: inside Number of display lines from G1, G2 pin side is valid

1: outside Number of display lines from G320, G319 pin side is valid.

(Example) in case of "Number of display lines" = 300

P17=0: G1 to G300 are valid

P17=1: G21 to G320 are valid.

# 7.3.14 ACSET (AC Set: C1h)

| D7 | D6 | D5  | D4  | D3 | D2 | D1  | D0  | Hex | Function                        |
|----|----|-----|-----|----|----|-----|-----|-----|---------------------------------|
| 1  | 0  | 1   | 0   | 0  | 0  | 0   | 1   | A1  | Command ACSET                   |
| 0  | 0  | P15 | P14 | 0  | 0  | P11 | P10 | _   | Parameter 1 (P1) AC driver mode |
| 1  | 0  | 1   | 0   | 0  | 1  | 0   | 1   | A5  | Parameter 2 (P2) Dummy          |
| 1  | 0  | 1   | 0   | 0  | 1  | 0   | 1   | A5  | Parameter 3 (P3) Dummy          |
| 1  | 0  | 1   | 0   | 0  | 1  | 0   | 1   | A5  | Parameter 4 (P4) Dummy          |

Set AC drive mode. It is enable in next frame after receiving the command.

<u>Parameter 1</u>: set AC drive mode.

P11 to P10: set AC drive mode in display ON P15 to P14: set AC drive mode in display OFF

| P11/P15 | P10/P14 | AC drive mode          |
|---------|---------|------------------------|
| 0       | 0       | 1 line inversion drive |
| 0       | 1       | 2 line inversion drive |
| 1       | 0       | frame inversion drive  |
| 1       | 1       | Interlace drive        |

### **7.3.15** GAMSET4P1 (Gamma Set 4bpp Positive 1: 81h)

| D7 | D6 | D5  | D4  | D3  | D2  | D1  | D0  | Hex | Function                                                            |
|----|----|-----|-----|-----|-----|-----|-----|-----|---------------------------------------------------------------------|
| 1  | 0  | 0   | 0   | 0   | 0   | 0   | 1   | 81  | Command GAMSET4P1                                                   |
| 0  | 0  | P15 | P14 | P13 | P12 | P11 | P10 | _   | Parameter 1 (P1) Vo voltage setting (Positive polarity)             |
| 0  | 0  | P25 | P24 | P23 | P22 | P21 | P20 | _   | Parameter 2 (P2) V1 voltage setting (Positive polarity)             |
| 0  | 0  | P35 | P34 | P33 | P32 | P31 | P30 | _   | Parameter 3 (P3) V2 voltage setting (Positive polarity)             |
| 0  | 0  | P45 | P44 | P43 | P42 | P41 | P40 | _   | Parameter 4 (P4) V <sub>3</sub> voltage setting (Positive polarity) |

Set LCD gamma voltage setting of positive polarity in 4bpp mode. This command must be input before SLPOUT. In detail refer to 6.8 grayscale voltage generating circuit.

### **7.3.16** GAMSET4P2 (Gamma Set 4bpp Positive 1: 82h)

| D7 | D6 | D5  | D4  | D3  | D2  | D1  | D0  | Hex | Function                                                |
|----|----|-----|-----|-----|-----|-----|-----|-----|---------------------------------------------------------|
| 1  | 0  | 0   | 0   | 0   | 0   | 1   | 0   | 82  | Command GAMSET4P2                                       |
| 0  | 0  | P15 | P14 | P13 | P12 | P11 | P10 | _   | Parameter 1 (P1) V4 voltage setting (Positive polarity) |
| 0  | 0  | P25 | P24 | P23 | P22 | P21 | P20 | _   | Parameter 2 (P2) V5 voltage setting (Positive polarity) |
| 0  | 0  | P35 | P34 | P33 | P32 | P31 | P30 | _   | Parameter 3 (P3) V6 voltage setting (Positive polarity) |
| 0  | 0  | P45 | P44 | P43 | P42 | P41 | P40 | _   | Parameter 4 (P4) V7 voltage setting (Positive polarity) |

Set LCD gamma voltage setting of positive polarity in 4bpp mode. This command must be input before SLPOUT. In detail refer to 6.8 grayscale voltage generating circuit.

### 7.3.17 GAMSET4P3 (Gamma Set 4bpp Positive 1: 83h)

| D7 | D6 | D5  | D4  | D3  | D2  | D1  | D0  | Hex | Function                                                             |
|----|----|-----|-----|-----|-----|-----|-----|-----|----------------------------------------------------------------------|
| 1  | 0  | 0   | 0   | 0   | 0   | 1   | 1   | 83  | Command GAMSET4P3                                                    |
| 0  | 0  | P15 | P14 | P13 | P12 | P11 | P10 | _   | Parameter 1 (P1) Vs voltage setting (Positive polarity)              |
| 0  | 0  | P25 | P24 | P23 | P22 | P21 | P20 | _   | Parameter 2 (P2) V9 voltage setting (Positive polarity)              |
| 0  | 0  | P35 | P34 | P33 | P32 | P31 | P30 | _   | Parameter 3 (P3) V <sub>10</sub> voltage setting (Positive polarity) |
| 0  | 0  | P45 | P44 | P43 | P42 | P41 | P40 | _   | Parameter 4 (P4) V <sub>11</sub> voltage setting (Positive polarity) |

Set LCD gamma voltage setting of positive polarity in 4bpp mode. This command must be input before SLPOUT. In detail refer to 6.8 grayscale voltage generating circuit.

# 7.3.18 GAMSET4P4 (Gamma Set 4bpp Positive 1: 84h)

| D7 | D6 | D5  | D4  | D3  | D2  | D1  | D0  | Hex | Function                                                             |
|----|----|-----|-----|-----|-----|-----|-----|-----|----------------------------------------------------------------------|
| 1  | 0  | 0   | 0   | 0   | 1   | 0   | 0   | 84  | Command GAMSET4P4                                                    |
| 0  | 0  | P15 | P14 | P13 | P12 | P11 | P10 | _   | Parameter 1 (P1) V12 voltage setting (Positive polarity)             |
| 0  | 0  | P25 | P24 | P23 | P22 | P21 | P20 | _   | Parameter 2 (P2) V <sub>13</sub> voltage setting (Positive polarity) |
| 0  | 0  | P35 | P34 | P33 | P32 | P31 | P30 | _   | Parameter 3 (P3) V <sub>14</sub> voltage setting (Positive polarity) |
| 0  | 0  | P45 | P44 | P43 | P42 | P41 | P40 |     | Parameter 4 (P4) V <sub>15</sub> voltage setting (Positive polarity) |

Set LCD gamma voltage setting of positive polarity in 4bpp mode. This command must be input before SLPOUT.

In detail refer to 6.8 grayscale voltage generating circuit.

### **7.3.19** GAMSET4N1 (Gamma Set 4bpp Negative 1: 89h)

| D7 | D6 | D5  | D4  | D3  | D2  | D1  | D0  | Hex | Function                                              |
|----|----|-----|-----|-----|-----|-----|-----|-----|-------------------------------------------------------|
| 1  | 0  | 0   | 0   | 1   | 0   | 0   | 1   | 89  | Command GAMSET4N1                                     |
| 0  | 0  | P15 | P14 | P13 | P12 | P11 | P10 | _   | Parameter 1(P1)Vo voltage setting (Negative polarity) |
| 0  | 0  | P25 | P24 | P23 | P22 | P21 | P20 | _   | Parameter 2(P2)V1 voltage setting (Negative polarity) |
| 0  | 0  | P35 | P34 | P33 | P32 | P31 | P30 | _   | Parameter 3(P3)V2 voltage setting (Negative polarity) |
| 0  | 0  | P45 | P44 | P43 | P42 | P41 | P40 | _   | Parameter 4(P4)V3 voltage setting (Negative polarity) |

Set LCD gamma voltage setting of negative polarity in 4bpp mode. This command must be input before SLPOUT. In detail refer to 6.8 grayscale voltage generating circuit.

### 7.3.20 GAMSET4N2 (Gamma Set 4bpp Negative 2: 8Ah)

| D7 | D6 | D5  | D4  | D3  | D2  | D1  | D0  | Hex | Function                                              |
|----|----|-----|-----|-----|-----|-----|-----|-----|-------------------------------------------------------|
| 1  | 0  | 0   | 0   | 1   | 0   | 1   | 0   | 8A  | Command GAMSET4N2                                     |
| 0  | 0  | P15 | P14 | P13 | P12 | P11 | P10 | _   | Parameter 1(P1)V4 voltage setting (Negative polarity) |
| 0  | 0  | P25 | P24 | P23 | P22 | P21 | P20 |     | Parameter 2(P2)V5 voltage setting (Negative polarity) |
| 0  | 0  | P35 | P34 | P33 | P32 | P31 | P30 | _   | Parameter 3(P3)V6 voltage setting (Negative polarity) |
| 0  | 0  | P45 | P44 | P43 | P42 | P41 | P40 |     | Parameter 4(P4)V7 voltage setting (Negative polarity) |

Set LCD gamma voltage setting of negative polarity in 4bpp mode. This command must be input before SLPOUT. In detail refer to 6.8 grayscale voltage generating circuit.

## 7.3.21 GAMSET4N3 (Gamma Set 4bpp Negative 2: 8Bh)

| D7 | D6 | D5  | D4  | D3  | D2  | D1  | D0  | Hex | Function                                                           |
|----|----|-----|-----|-----|-----|-----|-----|-----|--------------------------------------------------------------------|
| 1  | 0  | 0   | 0   | 1   | 0   | 1   | 1   | 8B  | Command GAMSET4N3                                                  |
| 0  | 0  | P15 | P14 | P13 | P12 | P11 | P10 | _   | Parameter 1(P1)V8 voltage setting (Negative polarity)              |
| 0  | 0  | P25 | P24 | P23 | P22 | P21 | P20 | _   | Parameter 2(P2)V9 voltage setting (Negative polarity)              |
| 0  | 0  | P35 | P34 | P33 | P32 | P31 | P30 | _   | Parameter 3(P3)V <sub>10</sub> voltage setting (Negative polarity) |
| 0  | 0  | P45 | P44 | P43 | P42 | P41 | P40 | _   | Parameter 4(P4)V11 voltage setting (Negative polarity)             |

Set LCD gamma voltage setting of negative polarity in 4bpp mode. This command must be input before SLPOUT. In detail refer to 6.8 grayscale voltage generating circuit.

## 7.3.22 GAMSET4N4 (Gamma Set 4bpp Negative 2: 8Ch)

| D7 | D6 | D5  | D4  | D3  | D2  | D1  | D0  | Hex | Function                                               |
|----|----|-----|-----|-----|-----|-----|-----|-----|--------------------------------------------------------|
| 1  | 0  | 0   | 0   | 1   | 1   | 0   | 0   | 8C  | Command GAMSET4N4                                      |
| 0  | 0  | P15 | P14 | P13 | P12 | P11 | P10 | _   | Parameter 1(P1)V12 voltage setting (Negative polarity) |
| 0  | 0  | P25 | P24 | P23 | P22 | P21 | P20 | _   | Parameter 2(P2)V13 voltage setting (Negative polarity) |
| 0  | 0  | P35 | P34 | P33 | P32 | P31 | P30 | _   | Parameter 3(P3)V14 voltage setting (Negative polarity) |
| 0  | 0  | P45 | P44 | P43 | P42 | P41 | P40 |     | Parameter 4(P4)V15 voltage setting (Negative polarity) |

Set LCD gamma voltage setting of negative polarity in 4bpp mode. This command must be input before SLPOUT. In detail refer to 6.8 grayscale voltage generating circuit.

### **7.3.23** GAMSET2P (Gamma Set 2bpp Positive: 85h)

| D7 | D6 | D5  | D4  | D3  | D2  | D1  | D0  | Hex                                                        | Function                                              |
|----|----|-----|-----|-----|-----|-----|-----|------------------------------------------------------------|-------------------------------------------------------|
| 1  | 0  | 0   | 0   | 0   | 1   | 0   | 1   | 1 85 Command GAMSET2P                                      |                                                       |
| 0  | 0  | P15 | P14 | P13 | P12 | P11 | P10 | P10 — Parameter 1(P1)Vo voltage setting (Positive polarity |                                                       |
| 0  | 0  | P25 | P24 | P23 | P22 | P21 | P20 | P20 — Parameter 2(P2)V1 voltage setting (Positive polarity |                                                       |
| 0  | 0  | P35 | P34 | P33 | P32 | P31 | P30 | _                                                          | Parameter 3(P3)V2 voltage setting (Positive polarity) |
| 0  | 0  | P45 | P44 | P43 | P42 | P41 | P40 | _                                                          | Parameter 4(P4)V3 voltage setting (Positive polarity) |

Set LCD gamma voltage setting of negative polarity in 2bpp mode. This command must be input before SLPOUT. In detail refer to 6.8 grayscale voltage generating circuit.

# **7.3.24** GAMSET2N (Gamma Set 2bpp Negative: 8Dh)

| D7 | D6 | D5  | D4  | D3  | D2  | D1  | D0  | Hex                                                  | Function                                              |
|----|----|-----|-----|-----|-----|-----|-----|------------------------------------------------------|-------------------------------------------------------|
| 1  | 0  | 0   | 0   | 1   | 1   | 0   | 1   | 1 8D Command GAMSET2N                                |                                                       |
| 0  | 0  | P15 | P14 | P13 | P12 | P11 | P10 | _                                                    | Parameter 1(P1)Vo voltage setting (Negative polarity) |
| 0  | 0  | P25 | P24 | P23 | P22 | P21 | P20 | P20 — Parameter 2(P2)V1 voltage setting (Negative po |                                                       |
| 0  | 0  | P35 | P34 | P33 | P32 | P31 | P30 | _                                                    | Parameter 3(P3)V2 voltage setting (Negative polarity) |
| 0  | 0  | P45 | P44 | P43 | P42 | P41 | P40 | _                                                    | Parameter 4(P4)V3 voltage setting (Negative polarity) |

Set LCD gamma voltage setting of negative polarity in 2bpp mode. This command must be input before SLPOUT. In detail refer to 6.8 grayscale voltage generating circuit.

# **7.3.25** GAMSET1 (Gamma Set 1bpp: 86h)

| _  |    |     |     |     |     |     |     |                      |                                                       |
|----|----|-----|-----|-----|-----|-----|-----|----------------------|-------------------------------------------------------|
| D7 | D6 | D5  | D4  | D3  | D2  | D1  | D0  | Hex                  | Function                                              |
| 1  | 0  | 0   | 0   | 0   | 1   | 1   | 0   | 0 86 Command GAMSET1 |                                                       |
| 0  | 0  | P15 | P14 | P13 | P12 | P11 | P10 | _                    | Parameter 1(P1)Vo voltage setting (positive polarity) |
| 0  | 0  | P25 | P24 | P23 | P22 | P21 | P20 | _                    | Parameter 2(P2)V1 voltage setting (positive polarity) |
| 0  | 0  | P35 | P34 | P33 | P32 | P31 | P30 | _                    | Parameter 3(P3)Vo voltage setting (Negative polarity) |
| 0  | 0  | P45 | P44 | P43 | P42 | P41 | P40 | _                    | Parameter 4(P4)V1 voltage setting (Negative polarity) |

Set LCD gamma voltage setting of negative polarity in 1bpp mode. This command must be input before SLPOUT. In detail refer to 6.8 grayscale voltage generating circuit.

# 7.3.26 EVSET1 (Electronic Volume Set 1: 71h)

| D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  | Hex                        | Function             |
|-----|-----|-----|-----|-----|-----|-----|-----|----------------------------|----------------------|
| 0   | 1   | 1   | 1   | 0   | 0   | 0   | 1   | 71                         | Command EVSET1       |
| 0   | 0   | 0   | 0   | P13 | P12 | P11 | P10 | _                          | Parameter 1(P1)VDDHS |
| P27 | P26 | P25 | P24 | P23 | P22 | P21 | P20 | P20 — Parameter 2(P2)VCOMH |                      |
| 0   | 0   | 0   | P34 | P33 | P32 | P31 | P30 | _                          | Parameter 3(P3)VCA   |
| 0   | 0   | 0   | P44 | P43 | P42 | P41 | P40 | _                          | Parameter 4(P4)VDDRH |

Set each output voltages of built-in voltage regulators.

Refer to Table 40 Electric volume value for setting voltages.

<u>Parameter 1 to Parameter 4</u>: Set each output voltages of built-in voltage regulators.

# **7.3.27** EVSET2 (Electronic Volume Set 2: 72h)

| D7 | D6 | D5  | D4  | D3  | D2  | D1  | D0  | Hex                         | Function              |
|----|----|-----|-----|-----|-----|-----|-----|-----------------------------|-----------------------|
| 0  | 1  | 1   | 1   | 0   | 0   | 1   | 0   | 72                          | Command EVSET2        |
| 0  | 0  | 0   | P14 | P13 | P12 | P11 | P10 | _                           | Parameter 1(P1)VofreG |
| 0  | 0  | P25 | P24 | P23 | P22 | P21 | P20 | P20 — Parameter 2(P2)VONREG |                       |
| 1  | 0  | 1   | 0   | 0   | 1   | 0   | 1   | A5                          | Parameter 3(P3) Dummy |
| 1  | 0  | 1   | 0   | 0   | 1   | 0   | 1   | A5                          | Parameter 4(P4) Dummy |

Set each output voltages of built-in voltage regulators.

Refer to Table 40 Electric volume value for setting voltages.

<u>Parameter 1 to Parameter 2</u>: Set each output voltages of built-in voltage regulators.

Table 40 Electric volume value

| EVR             | VDDHS |
|-----------------|-------|
| 0<br>(00h)      | 4.10  |
| 1<br>(01h)<br>2 | 4.20  |
| 2<br>(02h)<br>3 | 4.30  |
| 3<br>(03h)<br>4 | 4.40  |
| 4<br>(04h)<br>5 | 4.50  |
| (05h)           | 4.60  |
| 6<br>(06h)      | 4.70  |
| 7<br>(07h)      | 4.80  |
| 8<br>(08h)      | 4.90  |
| 9<br>(09h)      | 5.00  |
| 10<br>(0Ah)     | 5.10  |
| 11<br>(0Bh)     | 5.20  |
| 12              |       |

5.30

5.40 5.50

5.60

12 (0Ch)

13 (0Dh) 14 (0Eh)

15 (0Fh)

| 0 (00h)       2.40       3.00       1.50         1 (01h)       2.50       3.10       1.55         2 (02h)       2.60       3.20       1.60         3 (03h)       2.70       3.30       1.65         4 (04h)       2.80       3.40       1.70         5 (05h)       2.90       3.50       1.75         6 (06h)       3.00       3.60       1.80         7 (07h)       3.10       3.70       1.85         8 (08h)       3.20       3.80       1.90         9 (09h)       3.30       3.90       1.95         10 (0Ah)       3.40       4.00       2.00         11 (0Bh)       3.50       4.10       2.05         12 (0Ch)       3.60       4.20       2.10 |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1 (01h)       2.50       3.10       1.55         2 (02h)       2.60       3.20       1.60         3 (03h)       2.70       3.30       1.65         4 (04h)       2.80       3.40       1.70         5 (05h)       2.90       3.50       1.75         6 (06h)       3.00       3.60       1.80         7 (07h)       3.10       3.70       1.85         8 (08h)       3.20       3.80       1.90         9 (09h)       3.30       3.90       1.95         10 (0Ah)       3.40       4.00       2.00         11 (0Bh)       3.50       4.10       2.05         12 (0Ch)       3.60       4.20       2.10                                                  |
| (02H)         3         (03h)         2.70         3.30         1.65           4 (04h)         2.80         3.40         1.70           5 (05h)         2.90         3.50         1.75           6 (06h)         3.00         3.60         1.80           7 (07h)         3.10         3.70         1.85           8 (08h)         3.20         3.80         1.90           9 (09h)         3.30         3.90         1.95           10 (0Ah)         3.40         4.00         2.00           11 (0Bh)         3.50         4.10         2.05           12 (0Ch)         3.60         4.20         2.10                                                |
| 3 (03h)     2.70     3.30     1.65       4 (04h)     2.80     3.40     1.70       5 (05h)     2.90     3.50     1.75       6 (06h)     3.00     3.60     1.80       7 (07h)     3.10     3.70     1.85       8 (08h)     3.20     3.80     1.90       9 (09h)     3.30     3.90     1.95       10 (0Ah)     3.40     4.00     2.00       11 (0Bh)     3.50     4.10     2.05       12 (0Ch)     3.60     4.20     2.10                                                                                                                                                                                                                                  |
| 4 (04h)     2.80     3.40     1.70       5 (05h)     2.90     3.50     1.75       6 (06h)     3.00     3.60     1.80       7 (07h)     3.10     3.70     1.85       8 (08h)     3.20     3.80     1.90       9 (09h)     3.30     3.90     1.95       10 (0Ah)     3.40     4.00     2.00       11 (0Bh)     3.50     4.10     2.05       12 (0Ch)     3.60     4.20     2.10                                                                                                                                                                                                                                                                           |
| (05h)     3.00     3.60     1.80       (06h)     3.00     3.60     1.80       7 (07h)     3.10     3.70     1.85       8 (08h)     3.20     3.80     1.90       9 (09h)     3.30     3.90     1.95       10 (04h)     3.40     4.00     2.00       11 (08h)     3.50     4.10     2.05       12 (0Ch)     3.60     4.20     2.10                                                                                                                                                                                                                                                                                                                        |
| (06h)     3.00     3.60     1.80       7 (07h)     3.10     3.70     1.85       8 (08h)     3.20     3.80     1.90       9 (09h)     3.30     3.90     1.95       10 (0Ah)     3.40     4.00     2.00       11 (0Bh)     3.50     4.10     2.05       12 (0Ch)     3.60     4.20     2.10                                                                                                                                                                                                                                                                                                                                                               |
| (07h)     3.10     3.70     1.85       8 (08h)     3.20     3.80     1.90       9 (09h)     3.30     3.90     1.95       10 (0Ah)     3.40     4.00     2.00       11 (0Bh)     3.50     4.10     2.05       12 (0Ch)     3.60     4.20     2.10                                                                                                                                                                                                                                                                                                                                                                                                        |
| (08h)     3.20     3.80     1.90       9 (09h)     3.30     3.90     1.95       10 (0Ah)     3.40     4.00     2.00       11 (0Bh)     3.50     4.10     2.05       12 (0Ch)     3.60     4.20     2.10                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| (09h)     3.30     3.90     1.95       10<br>(0Ah)     3.40     4.00     2.00       11<br>(0Bh)     3.50     4.10     2.05       12<br>(0Ch)     3.60     4.20     2.10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| (0Ah)     3.40     4.00     2.00       11 (0Bh)     3.50     4.10     2.05       12 (0Ch)     3.60     4.20     2.10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| (OBh) 3.50 4.10 2.05<br>12 (OCh) 3.60 4.20 2.10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 12<br>(0Ch) 3.60 4.20 2.10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 13 (0Dh) 3.70 4.30 2.15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 14 (0Eh) 3.80 4.40 2.20                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 15 (0Fh) 3.90 4.50 2.25                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 16 (10h) 4.00 4.60 2.30                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 17 (11h) 4.10 4.70 2.35                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 18 (12h) 4.20 4.80 2.40                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 19 (13h) 4.30 4.90 2.45                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 20<br>(14h) 4.40 5.00 2.50                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 21 (15h) 4.50 5.10 2.55                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 22<br>(16h) 4.60 5.20 2.60                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 23<br>(17h) 4.70 5.30 2.65                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 24<br>(18h) 4.80 5.40 2.70                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 25<br>(19h) 4.90 5.50 2.75                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 26 (1Ah) 5.00 -(5.50) 2.80                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 27 (1Bh) 5.10 -(5.50) 2.85                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 28 (1Ch) 5.20 -(5.50) 2.90                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 29<br>(1Dh) 5.30 -(5.50) 2.95                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 30 (1Eh) 5.40 -(5.50) 3.00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| $\begin{array}{ c c c c c c c c c c c c c c c c c c c$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |

| EVR         | Vonreg | EVR         | Vonreg          |
|-------------|--------|-------------|-----------------|
| 0<br>(00h)  | 0      | 32<br>(20h) | 4.60            |
| 1<br>(01h)  | 1.50   | 33<br>(21h) | 4.70            |
| 2<br>(02h)  | 1.60   | 34<br>(22h) | 4.80            |
| 3<br>(03h)  | 1.70   | 35<br>(23h) | 4.90            |
| 4<br>(04h)  | 1.80   | 36<br>(24h) | 5.00            |
| 5<br>(05h)  | 1.90   | 37<br>(25h) | <b>-</b> (5.00) |
| 6<br>(06h)  | 2.00   | 38<br>(26h) | <b>-</b> (5.00) |
| 7<br>(07h)  | 2.10   | 39<br>(27h) | <b>-</b> (5.00) |
| 8<br>(08h)  | 2.20   | 40<br>(28h) | <b>-</b> (5.00) |
| 9<br>(09h)  | 2.30   | 41<br>(29h) | <b>-</b> (5.00) |
| 10<br>(0Ah) | 2.40   | 42<br>(2Ah) | <b>-</b> (5.00) |
| 11<br>(0Bh) | 2.50   | 43<br>(2Bh) | <b>-</b> (5.00) |
| 12<br>(0Ch) | 2.60   | 44<br>(2Ch) | <b>-</b> (5.00) |
| 13<br>(0Dh) | 2.70   | 45<br>(2Dh) | <b>-</b> (5.00) |
| 14<br>(0Eh) | 2.80   | 46<br>(2Eh) | <b>-</b> (5.00) |
| 15<br>(0Fh) | 2.90   | 47<br>(2Fh) | <b>-</b> (5.00) |
| 16<br>(10h) | 3.00   | 48<br>(30h) | <b>-</b> (5.00) |
| 17<br>(11h) | 3.10   | 49<br>(31h) | <b>-</b> (5.00) |
| 18<br>(12h) | 3.20   | 50<br>(32h) | <b>-</b> (5.00) |
| 19<br>(13h) | 3.30   | 51<br>(33h) | <b>-</b> (5.00) |
| 20<br>(14h) | 3.40   | 52<br>(34h) | <b>-</b> (5.00) |
| 21<br>(15h) | 3.50   | 53<br>(35h) | <b>-</b> (5.00) |
| 22<br>(16h) | 3.60   | 54<br>(36h) | <b>-</b> (5.00) |
| 23<br>(17h) | 3.70   | 55<br>(37h) | <b>-</b> (5.00) |
| 24<br>(18h) | 3.80   | 56<br>(38h) | <b>-</b> (5.00) |
| 25<br>(19h) | 3.90   | 57<br>(39h) | <b>-</b> (5.00) |
| 26<br>(1Ah) | 4.00   | 58<br>(3Ah) | <b>-</b> (5.00) |
| 27<br>(1Bh) | 4.10   | 59<br>(3Bh) | <b>-</b> (5.00) |
| 28<br>(1Ch) | 4.20   | 60<br>(3Ch) | <b>-</b> (5.00) |
| 29<br>(1Dh) | 4.30   | 61<br>(3Dh) | <b>-</b> (5.00) |
| 30<br>(1Eh) | 4.40   | 62<br>(3Eh) | <b>-</b> (5.00) |
| 31<br>(1Fh) | 4.50   | 63<br>(3Fh) | <b>-</b> (5.00) |

Unit: V

Unit: V

| EVR         | Vсомн | EVR         | Vсомн | EVR         | Vсомн | EVR          | Vсомн | EVR          | VCOMH           |
|-------------|-------|-------------|-------|-------------|-------|--------------|-------|--------------|-----------------|
| 0<br>(00h)  | 2.46  | 32<br>(20h) | 3.10  | 64<br>(40h) | 3.74  | 96<br>(60h)  | 4.38  | 128<br>(80h) | 5.02            |
| (01h)       | 2.48  | 33<br>(21h) | 3.12  | 65<br>(41h) | 3.76  | 97<br>(61h)  | 4.40  | 129<br>(81h) | 5.04            |
| 2<br>(02h)  | 2.50  | 34<br>(22h) | 3.14  | 66<br>(42h) | 3.78  | 98<br>(62h)  | 4.42  | 130<br>(82h) | 5.06            |
| 3<br>(03h)  | 2.52  | 35<br>(23h) | 3.16  | 67<br>(43h) | 3.80  | 99<br>(63h)  | 4.44  | 131<br>(83h) | 5.08            |
| 4<br>(04h)  | 2.54  | 36<br>(24h) | 3.18  | 68<br>(44h) | 3.82  | 100<br>(64h) | 4.46  | 132<br>(84h) | 5.10            |
| 5<br>(05h)  | 2.56  | 37<br>(25h) | 3.20  | 69<br>(45h) | 3.84  | 101<br>(65h) | 4.48  | 133<br>(85h) | 5.12            |
| 6<br>(06h)  | 2.58  | 38<br>(26h) | 3.22  | 70<br>(46h) | 3.86  | 102<br>(66h) | 4.50  | 134<br>(86h) | 5.14            |
| 7<br>(07h)  | 2.60  | 39<br>(27h) | 3.24  | 71<br>(47h) | 3.88  | 103<br>(67h) | 4.52  | 135<br>(87h) | 5.16            |
| 8<br>(08h)  | 2.62  | 40<br>(28h) | 3.26  | 72<br>(48h) | 3.90  | 104<br>(68h) | 4.54  | 136<br>(88h) | 5.18            |
| 9<br>(09h)  | 2.64  | 41<br>(29h) | 3.28  | 73<br>(49h) | 3.92  | 105<br>(69h) | 4.56  | 137<br>(89h) | 5.20            |
| 10<br>(0Ah) | 2.66  | 42<br>(2Ah) | 3.30  | 74<br>(4Ah) | 3.94  | 106<br>(6Ah) | 4.58  | 138<br>(8Ah) | 5.22            |
| 11<br>(0Bh) | 2.68  | 43<br>(2Bh) | 3.32  | 75<br>(4Bh) | 3.96  | 107<br>(6Bh) | 4.60  | 139<br>(8Bh) | 5.24            |
| 12<br>(0Ch) | 2.70  | 44<br>(2Ch) | 3.34  | 76<br>(4Ch) | 3.98  | 108<br>(6Ch) | 4.62  | 140<br>(8Ch) | 5.26            |
| 13<br>(0Dh) | 2.72  | 45<br>(2Dh) | 3.36  | 77<br>(4Dh) | 4.00  | 109<br>(6Dh) | 4.64  | 141<br>(8Dh) | 5.28            |
| 14<br>(0Eh) | 2.74  | 46<br>(2Eh) | 3.38  | 78<br>(4Eh) | 4.02  | 110<br>(6Eh) | 4.66  | 142<br>(8Eh) | 5.30            |
| 15<br>(0Fh) | 2.76  | 47<br>(2Fh) | 3.40  | 79<br>(4Fh) | 4.04  | 111<br>(6Fh) | 4.68  | 143<br>(8Fh) | 5.32            |
| 16<br>(10h) | 2.78  | 48<br>(30h) | 3.42  | 80<br>(50h) | 4.06  | 112<br>(70h) | 4.70  | 144<br>(90h) | 5.34            |
| 17<br>(11h) | 2.80  | 49<br>(31h) | 3.44  | 81<br>(51h) | 4.08  | 113<br>(71h) | 4.72  | 145<br>(91h) | 5.36            |
| 18<br>(12h) | 2.82  | 50<br>(32h) | 3.46  | 82<br>(52h) | 4.10  | 114<br>(72h) | 4.74  | 146<br>(92h) | 5.38            |
| 19<br>(13h) | 2.84  | 51<br>(33h) | 3.48  | 83<br>(53h) | 4.12  | 115<br>(73h) | 4.76  | 147<br>(93h) | 5.40            |
| 20<br>(14h) | 2.86  | 52<br>(34h) | 3.50  | 84<br>(54h) | 4.14  | 116<br>(74h) | 4.78  | 148<br>(94h) | 5.42            |
| 21<br>(15h) | 2.88  | 53<br>(35h) | 3.52  | 85<br>(55h) | 4.16  | 117<br>(75h) | 4.80  | 149<br>(95h) | 5.44            |
| 22<br>(16h) | 2.90  | 54<br>(36h) | 3.54  | 86<br>(56h) | 4.18  | 118<br>(76h) | 4.82  | 150<br>(96h) | 5.46            |
| 23<br>(17h) | 2.92  | 55<br>(37h) | 3.56  | 87<br>(57h) | 4.20  | 119<br>(77h) | 4.84  | 151<br>(97h) | 5.48            |
| 24<br>(18h) | 2.94  | 56<br>(38h) | 3.58  | 88<br>(58h) | 4.22  | 120<br>(78h) | 4.86  | 152<br>(98h) | 5.50            |
| 25<br>(19h) | 2.96  | 57<br>(39h) | 3.60  | 89<br>(59h) | 4.24  | 121<br>(79h) | 4.88  | 153<br>(99h) | <b>-</b> (5.50) |
| 26<br>(1Ah) | 2.98  | 58<br>(3Ah) | 3.62  | 90<br>(5Ah) | 4.26  | 122<br>(7Ah) | 4.90  | 155<br>(9Ah) | <b>-</b> (5.50) |
| 27<br>(1Bh) | 3.00  | 59<br>(3Bh) | 3.64  | 91<br>(5Bh) | 4.28  | 123<br>(7Bh) | 4.92  | 156<br>(9Bh) | <b>-</b> (5.50) |
| 28<br>(1Ch) | 3.02  | 60<br>(3Ch) | 3.66  | 92<br>(5Ch) | 4.30  | 124<br>(7Ch) | 4.94  | :            | :               |
| 29<br>(1Dh) | 3.04  | 61<br>(3Dh) | 3.68  | 93<br>(5Dh) | 4.32  | 125<br>(7Dh) | 4.96  | 253<br>(FDh) | <b>-</b> (5.50) |
| 30<br>(1Eh) | 3.06  | 62<br>(3Eh) | 3.70  | 94<br>(5Eh) | 4.34  | 126<br>(7Eh) | 4.98  | 254<br>(FEh) | <b>-</b> (5.50) |
| 31<br>(1Fh) | 3.08  | 63<br>(3Fh) | 3.72  | 95<br>(5Fh) | 4.36  | 127<br>(7Fh) | 5.00  | 255<br>(FFh) | <b>-</b> (5.50) |

Above values are calculated values. They are not guaranteed. Actual values are calculated based and output by voltage regulators therefore actual values include deviation of VREG and voltage regulators.

VCOMH output voltage setting by P27 to P20 of the EVSET1 command is possible to adjust offset voltage by VCMDAT command.

### **7.3.28** PWRCTL (Power Control: 61h)

| D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  | Hex | Function                                                                                   |
|-----|-----|-----|-----|-----|-----|-----|-----|-----|--------------------------------------------------------------------------------------------|
| 0   | 1   | 1   | 0   | 0   | 0   | 0   | 1   | 61  | Command PWRCTL                                                                             |
| P17 | P16 | P15 | P14 | P13 | P12 | P11 | P10 |     | Parameter 1(P1) Booster circuit control, VCOMH and VCOML control                           |
| P27 | P26 | P25 | P24 | P23 | P22 | P21 | P20 |     | Parameter 2(P2) Source amp. Setting, Display wait and VCOMH regulator drivability setting. |
| 0   | P36 | P35 | P34 | 0   | P32 | P31 | P30 | _   | Parameter 3(P3) Booster clock frequency setting in normal display                          |
| 0   | P46 | P45 | P44 | 0   | P42 | P41 | P40 | _   | Parameter 4(P4) Booster clock frequency setting in partial display                         |

Booster circuit control, source amp setting and booster clock frequency settings. This command must be input before SLPOUT command.

<u>Parameter 1</u>: Booster circuit setting VCOMH and VCOML voltage regulator setting.

P13 to P10: On/Off control of booster circuits. When external voltage is input to Vout pin, 1st booster circuit must be OFF (P10=0). P11 to P13 must be "1".

0: Booster circuit OFF

1: Booster circuit ON

P10: 1<sup>st</sup> booster P11: 2<sup>nd</sup> booster P12: 3<sup>rd</sup> booster P13: 4<sup>th</sup> booster

P14: VCOML regulator circuit ON/OFF is controlled. When VCOML=0V setting is used, set this parameter to 0, and the VCOML regulator is OFF (VCOML=VSS). In this time, 2<sup>nd</sup> booster circuit (include VLDO2 regulator) is off, even if P11=1. In this case, VCA of the EVSET1 command is ignored. And connect VDCCOM pin to VDD2 and VOUTM pin to VSS.

When VCOML is not set to 0V, set this parameter to 1.

0: VCOML regulator circuit OFF (VDCCOM=VDD2, VOUTM=VSS are required)

1: VCOML regulator circuit ON

P15: Regulator type of VCOML and VCOMH. It must be "0".

0: AB class regulator

1: B class regulator

P17 to P16: Step-up rate of the 3<sup>rd</sup> booster setting.

| P17 | P16 | Step-up rate   |
|-----|-----|----------------|
| 0   | 0   | *(-1)          |
| 0   | 1   | *(-2)          |
| 1   | 0   | *(-3)          |
| 1   | 1   | Prohibit *(-2) |

Parameter 2: Source amplifier setting

P22 to P20: Select source amplifier setting in order to adjust source line load. Refer to following graph with checking display quality. P20 to 22 must be set just only one.

| P22             | P21                          | P20 | Source amp setting |  |  |  |  |  |  |  |
|-----------------|------------------------------|-----|--------------------|--|--|--|--|--|--|--|
| 0               | 0                            | 1   | Setting 1          |  |  |  |  |  |  |  |
| 0               | 1                            | 0   | Setting 2          |  |  |  |  |  |  |  |
| 1 0 0 Setting 3 |                              |     |                    |  |  |  |  |  |  |  |
|                 | Prohibit to set other number |     |                    |  |  |  |  |  |  |  |



Table 39 Source amplifier settings vs Panel load

P23: Setting of VCOMH regulator (AB class) drivability. It is valid when AB class is selected in P15. Normally, it should be set to "0". Only when it is required to rise VCOMH fast, set to "1". In this case power consumption is up.

0: Normal

1: Drivability up

P27 to P24: Wait time setting by number of frames from sleepout to display ON.

| P27 | P26 | P25 | P24 | Wait time |
|-----|-----|-----|-----|-----------|
| 0   | 0   | 0   | 0   | 5 frames  |
| 0   | 0   | 0   | 1   | 6 frames  |
| 0   | 0   | 1   | 0   | 7 frames  |
| 0   | 0   | 1   | 1   | 8 frames  |
| 0   | 1   | 0   | 0   | 9 frames  |
| 0   | 1   | 0   | 1   | 10 frames |
| 0   | 1   | 1   | 0   | 11 frames |
| 0   | 1   | 1   | 1   | 12 frames |
| 1   | 0   | 0   | 0   | 13 frames |
| 1   | 0   | 0   | 1   | 14 frames |
| 1   | 0   | 1   | 0   | 15 frames |
| 1   | 0   | 1   | 1   | 16 frames |
| 1   | 1   | 0   | 0   | 17 frames |
| 1   | 1   | 0   | 1   | 18 frames |
| 1   | 1   | 1   | 0   | 19 frames |
| 1   | 1   | 1   | 1   | 20 frames |

### 7. COMMANDS

<u>Parameter 3</u>: Booster clock setting at display area when normal display.

After SLPOUT, once the booster clock becomes Frecuency of 1H, and setting of this

parameter becomes valid after display possible state

P32 to P30: 1<sup>st</sup> and 2<sup>nd</sup> booster clock frequency settings P36 to P34: 3<sup>rd</sup> and 4<sup>th</sup> booster clock frequency settings

Decide it with evaluation display

Parameter 4: Booster clock setting at non-display area of partial display period when non-refresh term and

front porch period.

P42 to P40: 1<sup>st</sup> and 2<sup>nd</sup> booster clock frequency settings P46 to P44: 3<sup>rd</sup> and 4<sup>th</sup> booster clock frequency settings

Decide it with evaluation display

| P*2/P*6 | P*1/P*5 | P*0/P*4 | Frequency           |
|---------|---------|---------|---------------------|
| 0       | *       | *       | Frequency of 1H * 1 |
| 1       | 0       | 0       | Frequency of 1H * 4 |
| 1       | 0       | 1       | Frequency of 1H * 2 |
| 1       | 1       | 0       | Frequency of 1H / 2 |
| 1       | 1       | 1       | Frequency of 1H / 4 |

# **7.3.29** SLPIN (Sleep In: 14h)

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Hex | Function              |
|----|----|----|----|----|----|----|----|-----|-----------------------|
| 0  | 0  | 0  | 1  | 0  | 1  | 0  | 0  | 14  | Command SLPIN         |
| 1  | 0  | 1  | 0  | 0  | 1  | 0  | 1  | A5  | Parameter 1(P1) Dummy |

Discharge panel and discharge built-in power supply, after that, go to stand-by state. This command is executed immediately after command input.





Fig 40 Sleep in timing chart

### **7.3.30** SLPOUT (Sleep Out: 13h)

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Hex | Function              |
|----|----|----|----|----|----|----|----|-----|-----------------------|
| 0  | 0  | 0  | 1  | 0  | 0  | 1  | 1  | 13  | Command SLPOUT        |
| 1  | 0  | 1  | 0  | 0  | 1  | 0  | 1  | A5  | Parameter 1(P1) Dummy |

Wake up built-in power supply sequentially.

When DISON command is input after built-in power supply, display is started from head of frame.

When DISON command is input before built-in power supply, display is waited until waking up built-in power supply, and after that, display is started from head of frame.



Display when DISON command is input.

Display after waking up built-in power supply when DISON command is input. When DISON command is not input, "display possible state" is continued.



Fig 41 Sleep out timing chart

### **7.3.31** DISON (Display On: 12h)

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Hex | Function              |
|----|----|----|----|----|----|----|----|-----|-----------------------|
| 0  | 0  | 0  | 1  | 0  | 0  | 1  | 0  | 12  | Command DISON         |
| 1  | 0  | 1  | 0  | 0  | 1  | 0  | 1  | A5  | Parameter 1(P1) Dummy |

Start to display. SLPOUT command must be input before this command. After SLPOUT command, DISON command is waited until "display possible state" and this command is executed after wait time set by PWRCTL command.

# 7.3.32 DISOFF (Display Off: 11h)

| Ĭ | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Hex | Function              |
|---|----|----|----|----|----|----|----|----|-----|-----------------------|
|   | 0  | 0  | 0  | 1  | 0  | 0  | 0  | 1  | 11  | Command DISOFF        |
| ĺ | 1  | 0  | 1  | 0  | 0  | 1  | 0  | 1  | A5  | Parameter 1(P1) Dummy |

Display OFF. Following (Fig. 42) display off sequence is executed after the command input.



Fig 42 DISOFF timing chart

White display state (in case of normally white) is kept after next frame that input DISOFF command. If DISON command is input in this state, display starts from next frame. Source output voltage during white display state is fixed to V0 and V15. AC drive mode is that set by P14 to 15 of 7.3.14 ACSET command at this white display state.

#### **7.3.33** WRRAM (Write RAM: 3A h)

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Hex | Function                  |
|----|----|----|----|----|----|----|----|-----|---------------------------|
| 0  | 0  | 1  | 1  | 1  | 0  | 1  | 0  | 3A  | Command WRRAM             |
| 1  | 0  | 1  | 0  | 0  | 1  | 0  | 1  | A5  | Parameter 1(P1) dummy     |
| *  | *  | *  | *  | *  | *  | *  | *  | *   | Write data to Display RAM |

After this WRRAM command, data is input at display area which is set by CASET and PASET command. RAM address is incremented automatically by WR signal.

Column address, page address and frame address are set to start addresses by WRRAM command input. There is no limit to input data, and it is continued to be written until next command input. When the address arrives to end address, it is return to start address.

During BLKFIL command, data writing by WRRAM command is cancelled.

## **7.3.34** RDRAM (Read Ram: 39h)

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Hex | Function                   |
|----|----|----|----|----|----|----|----|-----|----------------------------|
| 0  | 0  | 1  | 1  | 1  | 0  | 0  | 1  | 39  | Command RDRAM              |
| 1  | 0  | 1  | 0  | 0  | 1  | 0  | 1  | A5  | Parameter 1(P1) Dummy      |
| *  | *  | *  | *  | *  | *  | *  | *  | *   | Dummy read data            |
| *  | *  | *  | *  | *  | *  | *  | *  | *   | Read data from Display RAM |

After this RDRAM command, data is read at display area which is set by CASET and PASET command. RAM address is incremented automatically by RD signal.

Column address, page address and frame address are set to start addresses by RDRAM command input. There is no limit to read data, and it is continued to be read until next command input. When the address arrives to end address, it is return to start address.

During BLKFIL command, data reading by RDRAM command is cancelled.

#### **7.3.35** PTLSET1 (Partial Set 1: 29h)

| D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  | Hex | Function                                             |
|-----|-----|-----|-----|-----|-----|-----|-----|-----|------------------------------------------------------|
| 0   | 0   | 1   | 0   | 1   | 0   | 0   | 1   | 29  | Command PTLSET1                                      |
| 0   | 0   | 0   | 0   | 0   | 0   | 0   | P10 | _   | Parameter 1(P1) 1st partial display start line (MSB) |
| P27 | P26 | P25 | P24 | P23 | P22 | P21 | P20 | _   | Parameter 2(P2) 1st partial display start line (LSB) |
| 0   | 0   | 0   | 0   | 0   | 0   | 0   | P30 | _   | Parameter 3(P3) 1st partial display end line (MSB)   |
| P47 | P46 | P45 | P44 | P43 | P42 | P41 | P40 | _   | Parameter 4(P4) 1st partial display end line (LSB)   |

It is used to display partially (line divided) in order to reduce power consumption.

2 display areas are settable. It is used with PTLSET2 and PTLSET3 command.

2 partial display areas are set within display lines set P1 and P2 of DISAR command. When  $2^{nd}$  area is not used, the start line and end line of the  $2^{nd}$  area must be set 511.

| Panel                  |                                      | Setting |
|------------------------|--------------------------------------|---------|
| 1 <sup>st</sup> line   | $\rightarrow$                        | 0       |
| 2 <sup>nd</sup> line   | $\overset{\rightarrow}{\rightarrow}$ | 1       |
| 3 <sup>rd</sup> line   | $\rightarrow$                        | 2       |
| 4 <sup>th</sup> line   | $\rightarrow$                        | 3       |
|                        |                                      |         |
| 319 <sup>th</sup> line | $\rightarrow$                        | 318     |
| 320 <sup>th</sup> line | $\rightarrow$                        | 319     |

Parameter 1

<u>Parameter 2</u>: 1<sup>st</sup> partial display start line is set by above table.

Example) Set 1<sup>st</sup> partial display start line: 0

Set 4<sup>th</sup> partial display start line: 3

Parameter 3

<u>Parameter 4</u>:  $1^{st}$  partial display end line is set by above table. Following condition must be satisfied.  $1^{st}$  partial display start line  $< 1^{st}$  partial display end line.

Example) Set 15<sup>th</sup> partial display start line: 14

Note: When interlace is set,  $1^{st}$  partial display end line and  $2^{nd}$  partial display end line must not be set to 0, 1 and 2.

## 7.3.36 PTLSET2 (Partial Set 2: 2A h)

| D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  | Hex | Function                                             |
|-----|-----|-----|-----|-----|-----|-----|-----|-----|------------------------------------------------------|
| 0   | 0   | 1   | 0   | 1   | 0   | 1   | 0   | 2A  | Command PTLSET2                                      |
| 0   | 0   | 0   | 0   | 0   | 0   | 0   | P10 | _   | Parameter 1(P1) 2nd partial display start line (MSB) |
| P27 | P26 | P25 | P24 | P23 | P22 | P21 | P20 | _   | Parameter 2(P2) 2nd partial display start line (LSB) |
| 0   | 0   | 0   | 0   | 0   | 0   | 0   | P30 | _   | Parameter 3(P3) 2nd partial display end line (MSB)   |
| P47 | P46 | P45 | P44 | P43 | P42 | P41 | P40 | _   | Parameter 4(P4) 2nd partial display end line (LSB)   |

It is used to display partially (line divided) in order to reduce power consumption.

2 display areas are settable. It is used with PTLSET1 and PTLSET3 command.

Refer to PTLSET1 command how to use PTLSET2.

Parameter 1

Parameter 2:  $2^{nd}$  partial display start line is set

Example) Set 300<sup>th</sup> partial display start line: 299

Parameter 3

<u>Parameter 4</u>: 2<sup>nd</sup> partial display end line is set. Following condition must be satisfied.

2<sup>nd</sup> partial display start line < 2<sup>nd</sup> partial display end line.

Example) Set 320<sup>th</sup> partial display end line: 319

Note: When interlace is set, 1<sup>st</sup> partial display end line and 2<sup>nd</sup> partial display end line must not be set to 0, 1 and 2.

# **7.3.37** PTLSET3 (Partial Set 3: AB h)

| D7 | D6  | D5  | D4  | D3  | D2  | D1  | D0  | Hex | Function                                                  |
|----|-----|-----|-----|-----|-----|-----|-----|-----|-----------------------------------------------------------|
| 1  | 0   | 1   | 0   | 1   | 0   | 1   | 1   | AB  | Command PTLSET3                                           |
| 0  | P16 | P15 | P14 | P13 | P12 | P11 | P10 | _   | Parameter 1(P1) Refresh rate of non-display area          |
| 0  | 0   | 0   | 0   | 0   | P22 | P21 | P20 | _   | Parameter 2(P2) Return time of booster clock frequency.   |
| 0  | 0   | 0   | 0   | 0   | 0   | P31 | P30 | _   | Parameter 3(P3) AC drive setting during non-display area. |
| 1  | 0   | 1   | 0   | 0   | 1   | 0   | 1   | A5  | Parameter 4(P4) Dummy                                     |

It is used to display partially (line devided) in order to reduce power consumption.

2 display areas are settable. It is used with PTLSET1 and PTLSET2 command.

### 7. COMMANDS

<u>Parameter 1</u>: set refresh rate of non-display area.

P16 to 10: set refresh frame frequency of partial non-display area to 1/N of frame frequency of display area. Source and VCOM voltages during not refresh are set by P3.

> 0000000: 1 0000001: 1/30000010: 1/5 0000011: 1/7 1111110: 1/253 11111111 : 1 / 255

<u>Parameter 2</u>: set return time of booster clock frequency.

P22 to P20: set return time of booster clock frequency to normal mode setting by number of 1H period before.

> 000 : 0 H 001 1 H 010 2 H 111 : 7 H

<u>Parameter 3</u>: set drive method during non-display area.

P31 to P30: set source and VCOM output at non-refresh non-display area.

| P31 | P30 | Source output | VCOM           |  |  |
|-----|-----|---------------|----------------|--|--|
| 0   | 0   | Hi-Z          | Hi-Z           |  |  |
| 0   | 1   | Vss           | Vss            |  |  |
| 1   | *   | Hi-Z          | Normal driving |  |  |

#### **7.3.38** PTLIN (Partial In: 19h)

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Hex | Function              |
|----|----|----|----|----|----|----|----|-----|-----------------------|
| 0  | 0  | 0  | 1  | 1  | 0  | 0  | 1  | 19  | Command PTLIN         |
| 1  | 0  | 1  | 0  | 0  | 1  | 0  | 1  | A5  | Parameter 1(P1) Dummy |

It is used to display partially (line devided) in order to reduce power consumption.

Shift to partial display mode based on setting PTLSET1, 2 and 3.

It is enable at next frame after this command input.

### 7.3.39 PTLOUT (Partial Out: 1A h)

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Hex | Function              |
|----|----|----|----|----|----|----|----|-----|-----------------------|
| 0  | 0  | 0  | 1  | 1  | 0  | 1  | 0  | 1A  | Command PTLOUT        |
| 1  | 0  | 1  | 0  | 0  | 1  | 0  | 1  | A5  | Parameter 1(P1) Dummy |

Exit from partial display state. It is enable at next frame after this command input.

### 7.3.40 BLSET (Blinking Set : 2Bh)

| D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  | Hex | Function                                              |
|-----|-----|-----|-----|-----|-----|-----|-----|-----|-------------------------------------------------------|
| 0   | 0   | 1   | 0   | 1   | 0   | 1   | 1   | 2B  | Command BLSET                                         |
| P17 | P16 | P15 | P14 | P13 | P12 | P11 | P10 | _   | Parameter 1(P1) blinking cycle                        |
| 0   | 0   | 0   | 0   | P23 | P22 | P21 | P20 | _   | Parameter 2(P2) frame address selection at 1bpp mode. |
| 1   | 0   | 1   | 0   | 0   | 1   | 0   | 1   | A5  | Parameter 3(P3) Dummy                                 |
| 1   | 0   | 1   | 0   | 0   | 1   | 0   | 1   | A5  | Parameter 4(P4) Dummy                                 |

This command is used to blink display to exchange frame RAMs. The blinking is fixed between  $1^{st}$  and  $2^{nd}$  frame addresses in 4bpp mode (160 lines or less are used) or 2bpp mode, and blinking is set by parameter 2 in 1bpp mode. It is enable in next frame of the command input.

### <u>Parameter 1</u>: set blinking period.

P17 to P10: set blinking period by frame unit.

0000 0000: 2 frame 0000\_0001 : 2 frame 4 frame 0000\_0010 : 4 frame 0000\_0011 :  $0000\_0100$ : 6 frame 0000\_0101 : 6 frame

1111\_1010 : 252 frame  $1111\_1011$  : 252 frame 1111\_1100 : 254 frame 254 frame 1111\_1101 : 1111 1110 : 256 frame 1111\_1111 : 256 frame

### Parameter 2: Select frame addresses.

P23 to P20: Select blinking frame addresses. If invalid frame address is selected, it is return to initial value in 4bpp and 2bpp mode.

1<sup>st</sup> frame (start frame) P23, P22:

2<sup>nd</sup> frame P21, P20:

> frame address 0 00: frame address 1 01: frame address 2 10: 11: frame address 3

### 7. COMMANDS

### **7.3.41** BLIN (Blinking In: 1Bh)

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Hex | Function              |
|----|----|----|----|----|----|----|----|-----|-----------------------|
| 0  | 0  | 0  | 1  | 1  | 0  | 1  | 1  | 1B  | Command BLIN          |
| 1  | 0  | 1  | 0  | 0  | 1  | 0  | 1  | A5  | Parameter 1(P1) Dummy |

This command is used for blinking display by changing frame address. The blinking state is set by BLSET command. It is enable in next frame of the command input.

During executing this command, RAM writing is invalid. However when1bpp mode with 4frames, other frames that is used by this command are valid to write RAM.

# **7.3.42** BLOUT (Blinking Out: 1C h)

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Hex | Function              |
|----|----|----|----|----|----|----|----|-----|-----------------------|
| 0  | 0  | 0  | 1  | 1  | 1  | 0  | 0  | 1C  | Command BLOUT         |
| 1  | 0  | 1  | 0  | 0  | 1  | 0  | 1  | A5  | Parameter 1(P1) Dummy |

Exit blinking display state. Frame address after exit is address set by 7.3.10 STFRAME command. It is enable at frame changing of blinking cycle after the command.

When WRRAM or RDRAM command is input after BLOUT, 2 NOP commands must be required before WRRAM or RDRAM.

# 7.3.43 BLKFIL(Block Fill: 31h)

| D7 | D6 | D5 | D4 | D3  | D2  | D1  | D0  | Hex | Function              |
|----|----|----|----|-----|-----|-----|-----|-----|-----------------------|
| 0  | 0  | 1  | 1  | 0   | 0   | 0   | 1   | 31  | Command BLKFIL        |
| 0  | 0  | 0  | 0  | P13 | P12 | P11 | P10 | _   | Parameter 1(P1) Data  |
| 1  | 0  | 1  | 0  | 0   | 1   | 0   | 1   | A5  | Parameter 2(P2) Dummy |
| 1  | 0  | 1  | 0  | 0   | 1   | 0   | 1   | A5  | Parameter 3(P3) Dummy |
| 1  | 0  | 1  | 0  | 0   | 1   | 0   | 1   | A5  | Parameter 4(P4) Dummy |

Write set data to display data RAM area which set by CASET and PASET command.

60ms wait time is required after BLKFIL command input. R23 of RDSTAT command is available to confirm display data RAM writing by BLKFIL command or not. During this term, prohibit DISAR, CASET, PASET, BPPSEL, WRRAM and RDRAM commands.

When WRRAM or RDRAM command is input after BLKFIL, two NOP commands are required before WRRAM, RDRAM.

#### Parameter 1:

P13 to P10: set data to write display data RAM.

Data is different by data format by BPPSEL.

|     | Set | ting |     | Data to w | rite pointed rectar | ngle area |
|-----|-----|------|-----|-----------|---------------------|-----------|
| P13 | P12 | P11  | P10 | 4bit      | 2bit                | 1bit      |
| 0   | 0   | 0    | 0   | 0000      | 00                  | 0         |
| 0   | 0   | 0    | 1   | 0001      | 01                  | 1         |
| 0   | 0   | 1    | 0   | 0010      | 10                  | (0)       |
| 0   | 0   | 1    | 1   | 0011      | 11                  | (1)       |
| 0   | 1   | 0    | 0   | 0100      | (00)                | (0)       |
| 0   | 1   | 0    | 1   | 0101      | (01)                | (1)       |
| 0   | 1   | 1    | 0   | 0110      | (10)                | (0)       |
| 0   | 1   | 1    | 1   | 0111      | (11)                | (1)       |
| 1   | 0   | 0    | 0   | 1000      | (00)                | (0)       |
| 1   | 0   | 0    | 1   | 1001      | (01)                | (1)       |
| 1   | 0   | 1    | 0   | 1010      | (10)                | (0)       |
| 1   | 0   | 1    | 1   | 1011      | (11)                | (1)       |
| 1   | 1   | 0    | 0   | 1100      | (00)                | (0)       |
| 1   | 1   | 0    | 1   | 1101      | (01)                | (1)       |
| 1   | 1   | 1    | 0   | 1110      | (10)                | (0)       |
| 1   | 1   | 1    | 1   | 1111      | (11)                | (1)       |

7.3.44 VCMDAT (VCOMH Offset Data: 49h)

| D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  | Hex | Function                                       |
|-----|-----|-----|-----|-----|-----|-----|-----|-----|------------------------------------------------|
| 0   | 1   | 0   | 0   | 1   | 0   | 0   | 1   | 49  | Command VCMDAT                                 |
| 0   | 0   | 0   | 0   | P13 | P12 | P11 | P10 | _   | Parameter 1(P1) Select VCOMH offset data from. |
| P27 | P26 | P25 | P24 | P23 | P22 | P21 | P20 | _   | Parameter 2(P2) Vcoмн offset data 1            |
| P37 | P36 | P35 | P34 | P33 | P32 | P31 | P30 |     | Parameter 3(P3) Vcoмн offset data 2            |
| 1   | 0   | 1   | 0   | 0   | 1   | 0   | 1   | A5  | Parameter 4(P4) Dummy                          |

Set VCOMH offset data is imported from by P1. P2 and P3 are set VCOMH offset data to Multi Time PROM or EEPROM (Refer to Table 41). Refer to 6.6.7 to offset adjustment of VCOMH output voltage.

### Parameter 1:

P13 to P10: Set VCOMH offset data is imported from.

| P13 | P12 | P11 | P10 | VCOMH offset data is imported from  |
|-----|-----|-----|-----|-------------------------------------|
| 0   | *   | *   | *   | No offset adjustment                |
| 1   | 0   | 1   | 0   | External EEPROM VCOMH offset data 1 |
| 1   | 0   | 1   | 1   | External EEPROM VCOMH offset data 2 |
| 1   | 1   | *   | 0   | This command (Vcoмн offset data 1)  |
| 1   | 1   | *   | 1   | This command (Vcoмн offset data 2)  |
| 1   | 0   | 0   | *   | Prohibited                          |

Note: When external EEPROM is refered, set NVSEL=HIGH.

Parameter 2: Set VCOMH offset data 1 to write Multi Time PROM or EEPROM.

<u>Parameter 3</u>: Set VCOMH offset data 2 to write Multi Time PROM or EEPROM.

Table 38 VCOMH offset data format (Complement of 2)

| Offset | Parameter 2, 3 value |
|--------|----------------------|
| -127   | 1000_0001            |
| -126   | 1000_0010            |
| •••    | •••                  |
| -1     | 1111_1111            |
| 0      | 0000_0000            |
| +1     | 0000_0001            |
| •••    | •••                  |
| +126   | 0111_1110            |
| +127   | 0111_1111            |

# **7.3.45** UIDSET (User ID Set: 4Ah)

| D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  | Hex | Function                                               |
|-----|-----|-----|-----|-----|-----|-----|-----|-----|--------------------------------------------------------|
| 0   | 1   | 0   | 0   | 1   | 0   | 1   | 0   | 4A  | Command UIDSET                                         |
| P17 | P16 | P15 | P14 | P13 | P12 | P11 | P10 |     | Parameter 1(P1)Multi Time PROM/EEPROM write ID1-1 data |
| P27 | P26 | P25 | P24 | P23 | P22 | P21 | P20 | _   | Parameter 2(P2)Multi Time PROM/EEPROM write ID1-2 data |
| P37 | P36 | P35 | P34 | P33 | P32 | P31 | P30 | _   | Parameter 3(P3)Multi Time PROM/EEPROM write ID2-1 data |
| P47 | P46 | P45 | P44 | P43 | P42 | P41 | P40 | _   | Parameter 4(P4)Multi Time PROM/EEPROM write ID2-2 data |

Set user ID data to write Multi Time PROM

### Parameter 1:

P17 to P10: User ID1-1 data to write Multi Time PROM or EEPROM

### Parameter 2:

P27 to P20: User ID1-2 data to write Multi Time PROM or EEPROM

# Parameter 3:

P37 to P30: User ID2-1 data to write Multi Time PROM or EEPROM

### Parameter 4:

P47 to P40: User ID2-2 data to write Multi Time PROM or EEPROM

### **7.3.46** MTPERS (Multi Time PROM Erase: 41h)

| D7 | D6 | D5 | D4 | D3 | D2 | D1  | D0  | Hex | Function                                  |
|----|----|----|----|----|----|-----|-----|-----|-------------------------------------------|
| 0  | 1  | 0  | 0  | 0  | 0  | 0   | 1   | 41  | Command MTPERS                            |
| 0  | 0  | 0  | 0  | 0  | 0  | P11 | P10 | _   | Parameter 1(P1)Multi Time PROM erase area |
| 1  | 0  | 1  | 0  | 0  | 1  | 0   | 1   | A5  | Parameter 2(P2) Dummy                     |
| 1  | 0  | 1  | 0  | 0  | 1  | 0   | 1   | A5  | Parameter 3(P3) Dummy                     |
| 1  | 0  | 1  | 0  | 0  | 1  | 0   | 1   | A5  | Parameter 4(P4) Dummy                     |

This command erases built-in Multi time PROM.

This command is required internal clock, therefore when OSCIEN=HIGH, external clock must be input to OSCI pin before executing this command. This command is prohibited during 350us from release reset (hardware reset + SWRESET or only SWRESET) and during sleep out.

MTPERS and MTPPGR are also prohibited during Multi time PROM erase sequence.

### Parameter 1:

P11 to P10: set erase area of the Multi time PROM. When all area is erased, P11 must be set 1.

| P11 | P10 | Multi Time PROM Erase |
|-----|-----|-----------------------|
|     |     | VCOMH offset value 1  |
| 0   | 0   | VCOMH offset value 2  |
| U   | U   | User D1-1             |
|     |     | User ID1-2            |
| 0   | 4   | User ID2-1            |
| U   | 1   | User ID2-2            |
|     |     | VCOMH offset value 1  |
|     |     | VCOMH offset value 2  |
| 4   | *   | User ID1-1            |
| ı   |     | User ID1-2            |
|     |     | User ID2-1            |
|     |     | User ID2-2            |

### 7.3.47 MTPPRG (Multi Time PROM Program; 42h)

| D7 | D6 | D5  | D4  | D3  | D2  | D1  | D0  | Hex | Function                                           |
|----|----|-----|-----|-----|-----|-----|-----|-----|----------------------------------------------------|
| 0  | 1  | 0   | 0   | 0   | 0   | 1   | 0   | 42  | Command MTPPGR                                     |
| 0  | 0  | P15 | P14 | P13 | P12 | P11 | P10 | _   | Parameter 1(P1)Multi Time PROM program data select |
| 1  | 0  | 1   | 0   | 0   | 1   | 0   | 1   | A5  | Parameter 2(P2) Dummy                              |
| 1  | 0  | 1   | 0   | 0   | 1   | 0   | 1   | A5  | Parameter 3(P3) Dummy                              |
| 1  | 0  | 1   | 0   | 0   | 1   | 0   | 1   | A5  | Parameter 4(P4) Dummy                              |

VCOMH offset data 1, 2 by VCMDAT and user ID data by UIDSET are programmed to Multi time PROM. Programming data can be selected by Parameter 1, however the programming area must be erased.

This command is required internal clock, therefore when OSCIEN=HIGH, external clock must be input to OSCI pin before executing this command. This command is prohibited during 350us from release reset (hardware reset + SWRESET or only SWRESET) and during sleep out.

MTPERS and MTPPGR are also prohibited during Multi time PROM programming sequence.

### Parameter 1:

P15 to P10: Programming data selection.

| Parameter | Multi Time PROM programming data |
|-----------|----------------------------------|
| P15       | VCOMH offset value 1             |
| P14       | VCOMH offset value 2             |
| P13       | User ID1-1                       |
| P12       | User ID1-2                       |
| P11       | User ID2-1                       |
| P10       | User ID2-2                       |

### **7.3.48** MTPOP (Multi Time PROM Operation: 43h)

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Hex | Function              |
|----|----|----|----|----|----|----|----|-----|-----------------------|
| 0  | 1  | 0  | 0  | 0  | 0  | 1  | 1  | 43  | Command MTPOP         |
| 1  | 0  | 1  | 0  | 0  | 1  | 0  | 1  | A5  | Parameter 1(P1) Dummy |
| 1  | 0  | 1  | 0  | 0  | 1  | 0  | 1  | A5  | Parameter 2(P2) Dummy |
| 1  | 0  | 1  | 0  | 0  | 1  | 0  | 1  | A5  | Parameter 3(P3) Dummy |
| 1  | 0  | 1  | 0  | 0  | 1  | 0  | 1  | A5  | Parameter 4(P4) Dummy |

This command is for Multi time PROM control.

This command is required internal clock, therefore when OSCIEN=HIGH, external clock must be input to OSCI pin before executing this command. This command is prohibited during 350us from release reset(hardware reset + SWRESET or SWRESET) and during sleep out. Refer to fig 26 and fig 27 in section 6. 10.

### 7.3.49 EPRMIN (EEPROM Mode IN: 45h)

| D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  | Hex | Function                                        |
|-----|-----|-----|-----|-----|-----|-----|-----|-----|-------------------------------------------------|
| 0   | 1   | 0   | 0   | 0   | 1   | 0   | 1   | 45  | Command EPRMIN                                  |
| 0   | 0   | 0   | 0   | 0   | P12 | P11 | P10 | _   | Parameter 1(P1) EEPROM writing method select    |
| P27 | P26 | P25 | P24 | P23 | P22 | P21 | P20 | _   | Parameter 2(P2) EEPROM start address write date |
| 1   | 0   | 1   | 0   | 0   | 1   | 0   | 1   | A5  | Parameter 3(P3) Dummy                           |
| 1   | 0   | 1   | 0   | 0   | 1   | 0   | 1   | A5  | Parameter 4(P4) Dummy                           |

EEPROM writing method selection. Refer to 6.11.3 EEPROM writing timing chart.

This command is valid only when NVSEL=HIGH.

This command must be executed during Sleep in period which is after 350us after release reset(hardware reset + SWRESET or SWRESET) and during sleep out.

This command is invalid when NVSEL=LOW or during sleep out.

During writing EEPROM, no command can be input except RDSTAT and NOP.

EPRMIN command can operate only during EEPROM write protect bits = 00b.

During writing EEPROM by EPRMIN command, other command can be prohibited except RDSTAT and NOP.

If other command is input, XE2WP pin becomes LOW, and writing to EEPROM is disabled or contents of EEPROM may break.

### Parameter 1:

P12 to P10: Programming data selection.

| P12 | P11 | P10                | EEPROM mode select                     | EEPROM capacity |    |    |   |                       |   |   |   |
|-----|-----|--------------------|----------------------------------------|-----------------|----|----|---|-----------------------|---|---|---|
| FIZ | FII | F 10               | EEFROW Mode Select                     | 1k              | 2k | 4k |   |                       |   |   |   |
| 0   | 0   | 0                  | Writing thru S1D19600 *1 *2            | Υ               | Υ  | Υ  |   |                       |   |   |   |
| 0   | 0   | 1                  | MPU direct writing *1                  | Υ               | Υ  | Υ  |   |                       |   |   |   |
| 0   | 1   | 0                  | S1D19600 auto writing (000 to 04Eh)    | Υ               | Υ  | Υ  |   |                       |   |   |   |
| 0   | 1   | 1                  | S1D19600 auto writing (080 to 0CEh) *3 | Ν               | Υ  | Υ  |   |                       |   |   |   |
| 1   | 0   | 0                  | S1D19600 auto writing (100 to 14Eh) *3 | Ζ               | N  | Υ  |   |                       |   |   |   |
| 1   | 0   | 1                  | S1D19600 auto writing (180 to 1CEh) *3 | Ζ               | N  | Υ  |   |                       |   |   |   |
| 1   | 1   | 0                  | 0                                      | 0               | 0  | 0  | 0 | S1D19600 auto writing | V | V | ~ |
|     | 1 0 | (Write P2 to 000h) | ĭ                                      | ſ               | ľ  |    |   |                       |   |   |   |
| 1   | 1   | 1                  | invalid                                | -               | -  | -  |   |                       |   |   |   |

- \*1: EEPROM address setting must be set by MPU side. , therefore Input signals from MPU are transferred to EEPROM directly or indirectly. If an address setting does not correspond to actual EEPROM, a data in unwilling address maybe destroyed.
- \*2: It is operable after 150us from command input. At this moment D2 pin change from Hi-Z to output, therefore take care bus contention.
- \*3: Choose setting correspond to actual EEPROM. If an address setting does not correspond to actual EEPROM, a data in unwilling address maybe destroyed.

### Parameter 2: EEPROM start address write data.

P27 to P20: Set data to write to address 000h. Refer to table 37 "EEPROM start address data" about start address specification.

### **7.3.50** EPRWRSR (EEPROM Write Status Register: 46h)

| D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  | Hex | Function                                          |
|-----|-----|-----|-----|-----|-----|-----|-----|-----|---------------------------------------------------|
| 0   | 1   | 0   | 0   | 0   | 1   | 1   | 0   | 46  | Command EPRWRSR                                   |
| P17 | P16 | P15 | P14 | P13 | P12 | P11 | P10 | P17 | Parameter 1(P1) EEPROM status register write data |
| 1   | 0   | 1   | 0   | 0   | 1   | 0   | 1   | A5  | Parameter 2(P2) Dummy                             |
| 1   | 0   | 1   | 0   | 0   | 1   | 0   | 1   | A5  | Parameter 3(P3) Dummy                             |
| 1   | 0   | 1   | 0   | 0   | 1   | 0   | 1   | A5  | Parameter 4(P4) Dummy                             |

This command write P1 to status register of EEPROM.

It is valid only when NVSEL=HIGH.

This command must be executed during Sleep in period which is after 350us after release reset (hardware reset + SWRESET or SWRESET) and during sleep out.

This command is invalid when NVSEL=LOW or during sleep out.

During writing EEPROM, no command can be input except RDSTAT and NOP.

During writing EEPROM by EPRMIN command, other command can be prohibited except RDSTAT and NOP

If other command is input, XE2WP pin becomes LOW, and writing to EEPROM is disabled or contents of EEPROM may break.

### 7.3.51 RDVCMDAT (Read VCOM Data: 59h)

| D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  | Hex | Function                                                |
|-----|-----|-----|-----|-----|-----|-----|-----|-----|---------------------------------------------------------|
| 0   | 1   | 0   | 1   | 1   | 0   | 0   | 1   | 59  | Command RDVCMDAT                                        |
| 1   | 0   | 1   | 0   | 0   | 1   | 0   | 1   | A5  | Parameter 1(P1) Dummy                                   |
| R17 | R16 | R15 | R14 | R13 | R12 | R11 | R10 | ı   | Read data 1 (R1) VCOMH offset value 1 (Multi Time PROM) |
| R27 | R26 | R25 | R24 | R23 | R22 | R21 | R20 | 1   | Read data 2(R2) VCOMH offset value 2 (Multi Time PROM)  |
| R37 | R36 | R35 | R34 | R33 | R32 | R31 | R30 | 1   | Read data 3 (R3) VCOMH offset value 1 (EEPROM)          |
| R47 | R46 | R45 | R44 | R43 | R42 | R41 | R40 | ı   | Read data 4 (R4) VCOMH offset value 2 (EEPROM)          |
| R57 | R56 | R55 | R54 | R53 | R52 | R51 | R50 | 1   | Read data 5 (R5) VCOMH offset value 1 (VCMDAT register) |
| R67 | R66 | R65 | R64 | R63 | R62 | R61 | R60 | 1   | Read data 6 (R6) VCOMH offset value 2 (VCMDAT register) |
| R77 | R76 | R75 | R74 | R73 | R72 | R71 | R70 |     | Read data 7 (R7) VCOMH Electric volume                  |
| 0   | 0   | 0   | 0   | R83 | R82 | R81 | R80 | ı   | Read data 7 (R7) VCOMH offset data reference point      |

This command reads following VCOMH values.

If this command is input before writing Multi time PROM and EEPROM, each registers return 00h.

And if this command is input before inputting VCMDAT command, VCMDAT register return 00h.

This command must be executed after 5ms from release reset.

Read data 1: Read VCOMH offset value 1 in built-in Multi time PROM.

Read data 2: Read VCOMH offset value 2 in built-in Multi time PROM.

Read data 3: Read VCOMH offset value 1 in external EEPROM.

Read data 4: Read VCOMH offset value 2 in external EEPROM.

Read data 5: Read VCOMH offset value 1 written by parameter 2 of VCMDAT command.

Read data 6: Read VCOMH offset value 2 written by parameter 3 of VCMDAT command.

Read data 7: Read value added VCOMH electric volume value by EVSET1 command and offset value by VCMDAT command.

Read data 8: VCOMH electric volume offset data reference point.

| R83 | R82   | R81    | R80                      | VCOMH offset data reference point. |
|-----|-------|--------|--------------------------|------------------------------------|
| 0   | *     | *      | *                        | No offset                          |
| 1   | 0     | 1      | 0                        | External EEPROM offset data 1 *1   |
| 1   | 0     | 1      | 1                        | External EEPROM offset data 2 *1   |
| 1   | 1     | *      | 0                        | VCOMH offset data 1 of VCMDAT      |
| 1   | 1     | *      | 1                        | VCOMH offset data2 of VCMDAT       |
|     | Other | values | Abnormal reference point |                                    |

<sup>\*: 0</sup> or 1

### **7.3.52** RDUID (Read User ID: 55h)

| D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  | Hex | Function                                      |
|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----------------------------------------------|
| 0   | 1   | 0   | 1   | 0   | 1   | 0   | 1   | 55  | Command RDUID                                 |
| 1   | 0   | 1   | 0   | 0   | 1   | 0   | 1   | A5  | Parameter 1 (P1) dummy                        |
| R17 | R16 | R15 | R14 | R13 | R12 | R11 | R10 | ı   | Read data 1 (R1) User ID1-1 (Multi Time PROM) |
| R27 | R26 | R25 | R24 | R23 | R22 | R21 | R20 | l   | Read data 2 (R2) User ID1-2 (Multi Time PROM) |
| R37 | R36 | R35 | R34 | R33 | R32 | R31 | R30 | ı   | Read data 3 (R3) User ID2-1 (Multi Time PROM) |
| R47 | R46 | R45 | R44 | R43 | R42 | R41 | R40 | ı   | Read data 4 (R4) User ID2-2 (Multi Time PROM) |
| R57 | R56 | R55 | R54 | R53 | R52 | R51 | R50 | 1   | Read data 5 (R5) User ID1-1 (EEPROM)          |
| R67 | R66 | R65 | R64 | R63 | R62 | R61 | R60 | ı   | Read data 6 (R6) User ID1-2 (EEPROM)          |
| R77 | R76 | R75 | R74 | R73 | R72 | R71 | R70 | ı   | Read data 7 (R7) User ID2-1 (EEPROM)          |
| R87 | R86 | R85 | R84 | R83 | R82 | R81 | R80 | I   | Read data 8 (R8) User ID2-2 (EEPROM)          |
| R97 | R96 | R95 | R94 | R93 | R92 | R91 | R90 | 1   | Read data 9 (R9) User ID1-1 (UIDSET register) |
| RA7 | RA6 | RA5 | RA4 | RA3 | RA2 | RA1 | RA0 | 1   | Read data A (RA) User ID1-2 (UIDSET register) |
| RB7 | RB6 | RB5 | RB4 | RB3 | RB2 | RB1 | RB0 | I   | Read data B (RB) User ID2-1 (UIDSET register) |
| RC7 | RC6 | RC5 | RC4 | RC3 | RC2 | RC1 | RC0 | _   | Read data C (RC) User ID2-2 (UIDSET register) |

This command read following user IDs.

When the command is input before reading Multi-time PROM and EEPROM, these IDs is read as 00h. When RDUID command is input before UIDSET command, UIDSET register is read as 00h. This command must be executed after 5ms from release reset.

Read data 1: Read User ID1-1 in built-in Multi time PROM.

Read data 2: Read User ID1-2 in built-in Multi time PROM.

Read data 3: Read User ID2-1 in built-in Multi time PROM.

Read data 4: Read User ID2-2 in built-in Multi time PROM.

Read data 5: Read User ID1-1 in external EEPROM.

Read data 6: Read User ID1-2 in external EEPROM.

Read data 7: Read User ID2-1 in external EEPROM。

Read data 8: Read User ID2-2 in external EEPROM.

Read data 9: Read User ID1-1 written by parameter 1 of UIDSET command.

Read data A: Read User ID1-2 written by parameter 2 of UIDSET command.

Read data B: Read User ID2-1 written by parameter 3 of UIDSET command.

Read data C: Read User ID2-2 written by parameter 4 of UIDSET command.

### 7.3.53 REFCYC (Refresh Cycle: B1h)

| D7 | D6 | D5 | D4 | D3 | D2 | D1  | D0  | Hex | Function                      |
|----|----|----|----|----|----|-----|-----|-----|-------------------------------|
| 1  | 0  | 1  | 1  | 0  | 0  | 0   | 1   | B1  | Command REFCYC                |
| 0  | 0  | 0  | 0  | 0  | 0  | P11 | P10 | _   | Parameter 1(P1) Refresh cycle |
| 1  | 0  | 1  | 0  | 0  | 1  | 0   | 1   | A5  | Parameter 2(P2) Dummy         |
| 1  | 0  | 1  | 0  | 0  | 1  | 0   | 1   | A5  | Parameter 3(P3) Dummy         |
| 1  | 0  | 1  | 0  | 0  | 1  | 0   | 1   | A5  | Parameter 4(P4) Dummy         |

Set refresh cycle to re-write from external EEPROM. When NVSEL=HIGH, this command is valid.

### Parameter 1:

P11 to P10: Refresh cycle

| P11 | P10 | Refresh cycle |
|-----|-----|---------------|
| 0   | 0   | 16 frame      |
| 0   | 1   | 32 frame      |
| 1   | 0   | 48 frame      |
| 1   | 1   | 64 frame      |

# **7.3.54** EPRRDADR (EEPROM Read Address: 4Bh)

| D7 | D6 | D5 | D4 | D3 | D2 | D1  | D0  | Hex | Function                         |
|----|----|----|----|----|----|-----|-----|-----|----------------------------------|
| 0  | 1  | 0  | 0  | 1  | 0  | 1   | 1   | 4B  | Command EPRRDADR                 |
| 0  | 0  | 0  | 0  | 0  | 0  | P11 | P10 | _   | Parameter 1(P1) EEPROM read area |
| 1  | 0  | 1  | 0  | 0  | 1  | 0   | 1   | A5  | Parameter 2(P2) Dummy            |
| 1  | 0  | 1  | 0  | 0  | 1  | 0   | 1   | A5  | Parameter 3(P3) Dummy            |
| 1  | 0  | 1  | 0  | 0  | 1  | 0   | 1   | A5  | Parameter 4(P4) Dummy            |

P11 to P10: set EEPROM refresh read address. The boot read address is set to "000 to 04Eh" after reset. However refresh read address is set by this parameter. This command refer to data of start address, and when these area is active, read normally, and when these areas are inactive, read address of 000 to 04Eh. Additionally, when 000 to 04Eh area is also inactive, even if NVSEL=HIGH, EEPROM automated read function is inactive and CPU must set commands.

| P11 | P10 | EEPROM read area |
|-----|-----|------------------|
| 0   | 0   | 000 to 04Eh      |
| 0   | 1   | 080 to 0CEh      |
| 1   | 0   | 100 to 14Eh      |
| 1   | 1   | 180 to 1CEh      |

# 7.3.55 RDERR (Read Error Status: 51h)

| D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  | Hex | Function              |  |  |  |
|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----------------------|--|--|--|
| 0   | 1   | 0   | 1   | 0   | 0   | 0   | 1   | 51  | 1 Command RDERR       |  |  |  |
| 1   | 0   | 1   | 0   | 0   | 1   | 0   | 1   | A5  | Parameter 1(P1) Dummy |  |  |  |
| 0   | 0   | 0   | R14 | R13 | R12 | R11 | R10 | _   | Status 1(R1)          |  |  |  |
| R27 | R26 | R25 | R24 | R23 | R22 | R21 | R20 | _   | Status 2 (R2)         |  |  |  |

Read error factor when ERR pin outputs HIGH.

### Status 1(R1):

R10: 0 Display data RAM normal

1 Display data RAM abnormal

R11: 0 DISAR or DISSET1 or DISSET2 command is normal

1 DISAR or DISSET1 or DISSET2 command is abnormal

R12: 0 logic state machine Normal

1 logic state machine Abnormal

R13: 0 Power circuit Normal

1 Power circuit Abnormal (Always 0 during Sleep in or Power off sequence)

R14: 0 Display data RAM address setting Normal

1 Display data RAM address setting Abnormal (If write start address of CASET, PASET is out of RAM effective range or over write end address, WRRAM and BLKFIL commands are invalid. In that case, RDRAM command returns 00h.

When R10=1, re-write Display RAM

When R11=1, re-write DISAR, DISSET1, DISSET2

When R12=1, set all commands after reset.

When R13=1, it is indicated that internal power supply circuits does not operate correctly.

When R14=1, re-write PASET and CASET commands.

### Status 2 (R2):

Number of frames which occur display data RAM abnormal. The value is reset after RDERR command, and when the sum reach to 255, the value stops at 255.

## 7.3.56 RDSTAT (Read Status: 52h)

| D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  | Hex | Function                                     |  |  |  |
|-----|-----|-----|-----|-----|-----|-----|-----|-----|----------------------------------------------|--|--|--|
| 0   | 1   | 0   | 1   | 0   | 0   | 1   | 0   | 52  | Command RDSTAT                               |  |  |  |
| 1   | 0   | 1   | 0   | 0   | 1   | 0   | 1   | A5  | Parameter 1(P1) Dummy                        |  |  |  |
| R17 | R16 | R15 | 0   | R13 | R12 | R11 | R10 | ı   | Status 1 (R1) Display                        |  |  |  |
| 0   | R26 | R25 | R24 | R23 | R22 | R21 | R20 | _   | Status 2 (R2) RAM                            |  |  |  |
| R37 | R36 | R35 | R34 | R33 | R32 | R31 | R30 | _   | Status 3 (R3) RAM (Start page mask register) |  |  |  |
| R47 | R46 | R45 | R44 | R43 | R42 | R41 | R40 | _   | Status 4 (R4) RAM (End page mask register)   |  |  |  |
| 0   | 0   | 0   | 0   | 0   | R52 | R51 | R50 | _   | Status 5 (R5) EEPROM                         |  |  |  |
| 0   | P66 | R65 | R64 | 0   | R62 | R61 | R60 | _   | Status 6 (R6) EEPROM                         |  |  |  |

Read internal status.

### Status1(R1):

R10: 0 DISON

1 DISOF

R11: 0 SLPIN

1 SLPOUT (Include power on sequence and not include power off sequence.)

R12: 0 PTLOUT 1 PTLIN

R13: 0 DINVOUT (Release display invert function)

1 DINVIN (Display invert)

R17-R15: Display data format setting

|     | - 0 |     |                    |  |  |  |
|-----|-----|-----|--------------------|--|--|--|
| R17 | R16 | R15 | Data format        |  |  |  |
| 0   | 0   | 1   | 4bpp (bit / pixel) |  |  |  |
| 0   | 1   | 0   | 2bpp (bit/pixel)   |  |  |  |
| 1   | 0   | 0   | 1bpp (bit/pixel)   |  |  |  |

#### Status 2 (R2):

R20: 0 Page address normal

1 Page address reverse

R21: 0 Column address normal

1 Column address reverse

R22: 0 Scan direction: Column

1 Scan direction: Page

R23: 0 BLKFIL command not executed

1 BLKFIL command executed (WRRAM, RDRAM commands are cancelled)

R24: 0 BLOUT state (not blinking)

1 BLIN state (Blinking. If frame address of PASET is matched to indicated frame address of blinking frameaddress 1 or 2, WRRAM command input is cancelled.)

R26 to R25; Bit peration of tart page and end page

| R26 | R25  | Bit operation    |  |  |  |  |
|-----|------|------------------|--|--|--|--|
| 0   | 1    | AND              |  |  |  |  |
| 1   | 0    | OR               |  |  |  |  |
| Oth | ners | No bit operation |  |  |  |  |

Status 3 (R3): Mask data of writing start page.

Status 4 (R4): Mask data of writing end page.

Status 5 (R5):

R50: 0 EEPROM reading stop

1 EEPROM reading (EEPROM Read in progress)

R51: 0 EEPROM writing stop

1 EEPROM writing (EEPROM Write in progress)

R52: 0 EEPROM access stopping

1 EEPROM accessing (EEPROM sequence in progress)

# Status 6 (R6):

R62 to R60: EEPROM access area

| R62 | R61 | R60 | EEPROM automatic read status    |
|-----|-----|-----|---------------------------------|
| 0   | 0   | 0   | Non access                      |
| 0   | 0   | 1   | EEPROM address 001 to 04Eh area |
| 0   | 1   | 0   | EEPROM address 081 to 0CEh area |
| 0   | 1   | 1   | EEPROM address 101 to 14Eh area |
| 1   | 0   | 0   | EEPROM address 181 to 1CEh area |
| 1   | 0   | 1   | EEPROM status register          |

### R66 to R64: EEPROM access end code

| R66 | R65    | R64 | End code                                |  |  |  |  |  |  |
|-----|--------|-----|-----------------------------------------|--|--|--|--|--|--|
| 0   | 0      | 0   | EEPROM access not yet, or during access |  |  |  |  |  |  |
| 0   | 0      | 1   | Read Success                            |  |  |  |  |  |  |
| 0   | 1      | 0   | Write Success                           |  |  |  |  |  |  |
| 1   | 0      | 0   | Read Error                              |  |  |  |  |  |  |
| 1   | 0      | 1   | Write Error                             |  |  |  |  |  |  |
| 1   | 1      | 1   | EEPROM I/F operation abnormal           |  |  |  |  |  |  |
|     | Others |     | invalid                                 |  |  |  |  |  |  |

# 7.3.57 RDREV (Read Revision: 53h)

| D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  | Hex                                    | Function |  |
|-----|-----|-----|-----|-----|-----|-----|-----|----------------------------------------|----------|--|
| 0   | 1   | 0   | 1   | 0   | 0   | 1   | 1   | 1 53 Command RDREV                     |          |  |
| 1   | 0   | 1   | 0   | 0   | 1   | 0   | 1   | 1 A5 Parameter 1(P1) Dummy             |          |  |
| R17 | R16 | R15 | R14 | R13 | R12 | R11 | R10 | R10 — Read data 1(R1) IC revision      |          |  |
| 0   | 0   | R25 | R24 | R23 | R22 | R21 | R20 | R20 — Read data 2(R2) Lot number (MSB) |          |  |
| R37 | R36 | R35 | R34 | R33 | R32 | R31 | R30 | 30 — Read data 3(R3) Lot number (LSB)  |          |  |

Read revision and Lot number

Read data 1(R1): Read revision of this IC.

Read data 2(R2):

Read data 3(R3): Read Lot number of this IC.

# 7.3.58 RDCRC (Read CRC: 54h)

| D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0                         | Hex                | Function                        |  |  |
|-----|-----|-----|-----|-----|-----|-----|----------------------------|--------------------|---------------------------------|--|--|
| 0   | 1   | 0   | 1   | 0   | 1   | 0   | 0                          | 0 54 Command RDCRC |                                 |  |  |
| 1   | 0   | 1   | 0   | 0   | 1   | 0   | 1 A5 Parameter 1(P1) Dummy |                    |                                 |  |  |
| R17 | R16 | R15 | R14 | R13 | R12 | R11 | R10                        | _                  | Read data 1(R1) CRC value (MSB) |  |  |
| R27 | R26 | R25 | R24 | R23 | R22 | R21 | R20                        |                    |                                 |  |  |

This command reads CRC calculation result of all input data (include command, parameter, NOP, invalid code). This command is input after transferring input data, then CRC calculation result can be read. It is included this command code and parameter. To compare the result and expected value on MPU side, it is possible to confirm the data transfer was right or not. The CRC value is initialized by reset (Hardware reset and software reset). And The CRC value initialized after executed this command and restart CRC calculation. The initial value is FFFFh.

Status 1 (R1): CRC MSB 8 bit Status 2 (R2): CRC LSB 8 bit

CRC calculation

Polynomial:  $X^{16} + X^{12} + X^5 + 1$ 

Parity length: 16 bits

### **7.3.59** NOP (Non Operation: 00h)

| Ĭ | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Hex | Function    |
|---|----|----|----|----|----|----|----|----|-----|-------------|
|   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 00  | Command NOP |

Non-operation. This command does not affect any operation.

# 8. Instruction Setup Example

# 8.1 Power ON sequence



VDDI can be turned on in any time of (1) or (2) or (3).

When external VOUT is input, Vout must be Hi-Z before VDD2 and VDDI are ON, and Vout must be input after 1ms or over after VDD2 and VDDI are ON.

In this time keep VOUT >= VDD2.

# 8.2 Initial setting to Display ON:



Display is possible any time after the "Display ON enable state".

If DISON command is input before "Display ON enable state", the S1D19600 wait to display automatically until "Display ON enable state"

(Refer to SLPOUT command)

### 8.3 Power off sequence:



In case of restart, execute reset of Power off sequence. (refer to 7.3.29 SLPIN command about panel discharging and power discharging)

# 9. ABSOLUTE MAXIMUM RATINGS

Table 42 Absolute Maximum Ratings

Vss = 0V

| Parameter            | Symbol | Rating             | Unit |
|----------------------|--------|--------------------|------|
| Supply voltage (1)   | VDDI   | -0.3 to +5.8       |      |
| Supply voltage (2)   | VDD2   | -0.3 to +6.1       |      |
| Supply voltage (3)   | VDD    | -0.3 to +2.5       |      |
| Supply voltage (4)   | VREG   | -0.3 to +3.9       |      |
| Supply voltage (5)   | VLDO1  | -0.3 to +3.4       |      |
| Supply voltage (6)   | VLDO2  | -0.3 to +3.3       |      |
| Supply voltage (7)   | VDDHS  | -0.3 to +6.2       |      |
| Supply voltage (8)   | VDDHS2 | -0.3 to +3.1       |      |
| Supply voltage (9)   | VDDRH  | -0.3 to +6.1       |      |
| Supply voltage (10)  | Vofreg | -0.3 to +6.1       | V    |
| Supply voltage (11)  | Vonreg | -0.3 to +5.5       | V    |
| Supply voltage (12)  | Vсомн  | -0.3 to +6.1       |      |
| Supply voltage (13)  | VCOML  | -3.5 to +0.6       |      |
| Supply voltage (14)  | VDCCOM | -0.3 to +4.0       |      |
| Supply voltage (15)  | Vout   | -0.3 to +7.0       |      |
| Supply voltage (16)  | Vouтм  | -3.5 to +0.3       |      |
| Supply voltage (17)  | VEE    | -17.0 to +0.3      |      |
| Supply voltage (18)  | VDDHG  | -0.3 to 21.0       |      |
| Logic input voltage  | VLIN   | -0.3 to VDDI + 0.3 |      |
| Logic output voltage | VLOUT  | -0.3 to VDDI + 0.3 |      |
| Storage temperature  | Tstr   | -55 to 125         | °C   |

### Notes:

- 1. Unless otherwise noted, all voltages are specified based on Vss=0V.
- 2. Substrate voltage is VEE.
- 3. If the IC exceeds its absolute maximum ratings, it may be damaged. Also, if the IC is operated with the absolute maximum ratings for a long time, its reliability may drop.
  - 4. The absolute maximum rating of the voltage difference between VDDHG to VEE is 34V.
  - 5. The absolute maximum rating of the voltage difference between VDCCOM to VOUTM is 7V.
  - 6. The absolute maximum rating of the voltage difference between Vout to VCOML is 9V.
  - 7. The absolute maximum rating of the voltage difference between VCOMH to VOUTM is 9V.

Table 43 operationg temperature

| Item                      | Symbol | Rating     | Unit |
|---------------------------|--------|------------|------|
| Operating temperature (1) | ToPN1  | -40 to 110 | 20   |
| Operating temperature (2) | ToPN2  | 10 to 40   | C    |

Note 1. Operating temperature (1) is normal operating temperature of this IC. It includes Multi-Time-PROM read operation.

Note 2. Operating temperature (2) is programming and erasing operating temperature of the Multi Time PROM.

# 10. DC CHARACTERISTICS

Table 44 DC Characteristics

 $VSS = 0 \text{ V}, VDDI = 2.7 \text{ to } 5.5 \text{ V}, VDD2 = 2.7 \text{ to } 5.5 \text{ V}, Ta = -40 \text{ to } 110^{\circ}\text{C}$ 

| Parameter                 | Symbol   | Condition                                     |            | Rating     |            | Unit        | Applicable pin          |
|---------------------------|----------|-----------------------------------------------|------------|------------|------------|-------------|-------------------------|
| Parameter                 | Syllibol | Condition                                     | Min.       | Тур.       | Max.       | Offic       | Applicable pili         |
| Operating voltage(1)      | Vddi     | External supply                               | 2.7        | _          | 5.5        | V           | VDDI                    |
| Operating voltage(2)      | VDD2     | External supply                               | 2.7        | _          | 5.5        | V           | VDD2                    |
| Operating voltage (3)     | VDD      | Built-in power supply                         | _          | 1.8        |            | V           | Vdd                     |
| Operating voltage (4)     | VREG     | Built-in power supply                         |            | 3.5        |            | V           | VREG                    |
| Operating voltage (5)     | VLDO1    | Built-in power supply                         | 1          | 3.05       |            | ٧           | VLDO1                   |
| Operating voltage (6)     | VLDO2    | Built-in power supply                         |            | 2.5<br>3.0 |            | ٧           | VLDO2                   |
| Operating voltage (7)     | VDDHS    | Built-in power supply                         | 4.1        | l          | 5.6        | <b>V</b>    | VDDHS                   |
| Operating voltage (8)     | VDDHS2   | Built-in power supply                         | 2.05       | I          | 2.8        | ٧           | VDDHS2                  |
| Operating voltage (9)     | VDDRH    | Built-in power supply                         | 3.0        | I          | 5.5        | ٧           | VDDRH                   |
| Operating voltage (10)    | Vofreg   | Built-in power supply                         | 2.4        | l          | 5.5        | <b>V</b>    | Vofreg                  |
| Operating voltage (11)    | Vonreg   | Built-in power supply                         | 1.5        | I          | 5.0        | ٧           | Vonreg                  |
| Operating voltage (12)    | Vсомн    | Built-in power supply                         | 2.46       | I          | 5.5        | ٧           | Vсомн                   |
| Operating voltage (13)    | VCOML    | Built-in power supply                         | Voutm+0.3V | l          | 0.0        | ٧           | VCOML                   |
| Operating voltage (14)    | VDCCOM   | Built-in power supply                         |            | 3.0        |            | >           | VDCCOM                  |
| Operating voltage (14)    | VDCCOIVI | External power supply                         | 2.7        | 1          | 3.6        | <b>v</b>    | V DCCOM                 |
| Operating voltage (15)    | Vout     | Built-in power supply / External power supply | 4.5        | _          | 6.2        | V           | Vouт                    |
| Operating voltage (16)    | Vоитм    | Built-in power supply                         | -3.1       | _          | 0.0        | V           | Vоитм                   |
| Operating voltage (17)    | VEE      | Built-in power supply                         | -15.0      | l          | -5.0       | V           | VEE                     |
| Operating voltage (18)    | VDDHG    | Built-in power supply                         | 8.0        | I          | 19.0       | ٧           | VDDHG                   |
| LOW level input voltage   | VIL      |                                               | Vss        | -          | 0.2 × VDDI | V           | Logic system input      |
| HIGH level input voltage  | VIH      |                                               | 0.8 × VDDI | 1          | Vddi       | <b>v</b>    | pins                    |
| Hysteresis voltage        | VIS1     | VDDI=3.3V                                     | 0.4        | I          |            |             | *7                      |
| Hysteresis voitage        | VIS2     | VDDI=5.0V                                     | 0.5        |            |            |             | */                      |
| Input leakage             | ILI1     | VIN = VDDI or VSS                             | -1.0       | ı          | 1.0        | μΑ          | Logic system input pins |
| Input capacitance         | Cin      | Ta = 25 °C, f=1 MHz                           | _          | _          | 25         | pF          | Logic system input pins |
| LOW level output voltage  | Vol1     | IOL = 0.06  mA                                | Vss        |            | Vss + 0.3  | <b>&gt;</b> | Logic system input      |
| HIGH level output voltage | Voн1     | Iон = -0.06 mA                                | VDDI - 0.3 |            | Vddi       | V           | pins                    |
| Output voltage deviation  | ΔVs      | Ta = 25 °C                                    | _          | ±10        | ±20        | mV          | S1 to S320              |

 $VSS = 0 \text{ V}, VDDI = 2.7 \text{ to } 5.5 \text{ V}, VDD2 = 2.7 \text{ to } 5.5 \text{ V}, Ta=25^{\circ}C$ 

| Parameter                                 | Cymbol | Condition          |      | Rating |      | Unit | Applicable pin  |
|-------------------------------------------|--------|--------------------|------|--------|------|------|-----------------|
| Parameter                                 | Symbol | Condition          | Min. | Тур.   | Max. | Onit | Applicable pili |
| 1st boosting ability (Internal impedance) | RVout1 |                    | ı    | 50     | 75   | Ω    | Vouт            |
| 2nd boosting ability (Internal impedance) | RVout2 | VDDI = VDD2 = 3.3V | ı    | 60     | 90   | Ω    | Vоитм           |
| 3rd boosting ability (Internal impedance) | RVout3 | *1                 | ı    | 500    | 750  | Ω    | VEE             |
| 4th boosting ability (Internal impedance) | RVout4 |                    | ı    | 800    | 1200 | Ω    | VDDHG           |
| Static current                            | IDDIQ  | VDDI = VDD2 = 3.3V | ı    | 0.1    | 1.0  | μΑ   | Vddi            |
| consumption                               | IDD2Q  | *2                 | 1    | 70     | 150  | μΑ   | VDD2            |
| Dynamic current                           | IDDI1  | VDDI = VDD2 = 3.3V | l    | 0.1    | 1.0  | μΑ   | Vddi            |
| consumption 1                             | IDD21  | *3 *5              | l    | 6000   | 9000 | μΑ   | VDD2            |
| Dynamic current                           | IDDI2  | VDDI = VDD2 = 3.3V |      | 10     | 30   | μΑ   | Vddi            |
| consumption 2                             | IDD22  | *4 *6              |      | 1100   | 1650 | μΑ   | VDD2            |

 $VSS = 0 \text{ V}, VDDI = 2.7 \text{ to } 5.5 \text{ V}, VDD2 = 2.7 \text{ to } 5.5 \text{ V}, Ta = 10 \text{ to } 40^{\circ}\text{C}$ 

| Parameter Symbol |          | Condition             | Rating |      |      | Unit  | Annliachla nin |  |
|------------------|----------|-----------------------|--------|------|------|-------|----------------|--|
| Parameter        | Syllibol | Condition             | Min.   | Тур. | Max. | Ollit | Applicable pin |  |
| Erase voltage    | VME1     | External power supply | 21     | 22   | 23   | V     | VME1           |  |
| Program voltage  | VME2     | External power supply | 8.2    | 8.5  | 8.8  | V     | VME2           |  |
| Erase current    | IVME1    | VME1 = 22V            | -      | -    | 3    | mV    | VME1           |  |
| Program current  | IVME2    | VME2 = 8.5V           | -      | -    | 6    | mV    | VME2           |  |

- \*1 Capacitances of 1<sup>st</sup> and 2<sup>nd</sup> booster = 2.2uF, Capacitances of 3<sup>rd</sup> and 4<sup>th</sup> booster = 1uF, boosting clock frequency = 1H frequency \* 1 CPSET1 = CPSET2 = VSS, 3<sup>rd</sup> booster: x (-2), VOFREG = 4.5V, VONREG = 2.0V
- \*2 Power consumption with default value of command set after RESET. Input level is VDDI or VSS.
- \*3 Current during still picture. (No display RAM access)
- \*4 Current during display RAM access (WR). (Display is OFF)
- \*5 After reset, all commands are default value except "SLPOUT, PWRCTL/P1=5Fh, P2=04h, P3=00h, P4=00h, DISON"

RAM data are D0 to D7 = (10101010), (01010101) alternately.

CPSET1 = CPSET2 = VSS

\*6 Current consumption when following data are written continuously and alternately with 300ns period. D7: D0 = (10101010)

D7: D0 = (01010101)

- \*7 Schmidt trigger applied pins:  $\overline{\text{CS}}$ , A0,  $\overline{\text{RD}}$ ,  $\overline{\text{WR}}$ , D0 to D7, SCL, SD, RESEN, TCEN, E2SI
- (Notes) 1. Insert bypath capacitance at power pins for noise countermeasure.
  - 2. It is not guaranteed to operate when voltage level are sudden changed.
  - 3. Maximum of "VDDHG VEE" is 32V.
  - 4. Maximum operation range of "VDCCOM VOUTM" is 6.2V.
  - 5. Maximum operation range of "VOUT VCOML" is 8.1V.
  - 6. Maximum operation range of "VCOMH VOUTM" is 8.1V.
  - 7. Keep always condition "VDDHS 0.1V >= VDDRH".
  - 8. Keep always condition of each regulator as following. VOUT = 0.3V >= VDDHS/VDDRH/VOFREG/VONREG/VCOMH
  - 9. Keep always condition "VOUTM + 0.3V =< VCOML"
  - 10. Input level must be VDDI or VSS. Otherwise through current occurs at CMOS input buffer.

# 11. AC CHARACTERISTICS

# 11.1 Oscillation Frequency

The following defines clock frequency of built-in oscillator.

Table 41 Oscillation Frequency

Vss=0V, Vddi=2.7 to 5.5V, Vdd2=2.7 to 5.5V, Ta=-40 to 110°C

| Parameter                      | Symbol | I Condition                              |      | Rating | Unit |        |
|--------------------------------|--------|------------------------------------------|------|--------|------|--------|
| Farameter                      | Symbol |                                          | Min. | Тур.   | Max. | O I II |
| Oscillation frequency          | fosc   | When built-in oscillator circuit is used | 900  | 1000   | 1100 | kHz    |
| External clock input frequency | fosci  | _                                        | 900  | 1000   | 1100 | kHz    |

- \*1: External clock timing are specified based on the 20% and 80% of VDDI
- \*2: The rise and fall times (tr and tf) of the input signal are specified for less than 10ns.

### 11.2 Parallel Interface



Fig.43 The 8bit parallel interface

- \*1 If  $\overline{CS} = LOW$  and if accessed by  $\overline{WR}$  or  $\overline{RD}$  signal
- \*2 If  $\overline{WR} = \overline{RD} = LOW$  and if accessed by  $\overline{CS}$  signal

Vss=0V, Vddi=2.7 to 5.5V, Vdd=1.65 to 1.95V, Vdd2=2.7 to 5.5V Ta=-40 to 110°C

| Parameter                 |       | Symbol            | Condition | Min. | Max. | Unit |
|---------------------------|-------|-------------------|-----------|------|------|------|
| A0 setup time             | Write | <b>t</b> ASW3     | _         | 10   | _    | ns   |
|                           | Read  | <b>t</b> ASR3     | _         | 10   | _    |      |
| A0 hold time              | Write | <b>t</b> ahw3     | _         | 10   | _    |      |
| Re                        | Read  | <b>t</b> ahr3     | _         | 10   | _    |      |
| Write system cycle time   |       | tcycw3            | _         | 300  | _    |      |
| WR LOW level pulse width  |       | tcclw3            | _         | 150  | _    |      |
| WR HIGH level pulse width |       | tсснwз            | _         | 100  | _    |      |
| Read system cycle time    |       | tcycr3            | _         | 500  | _    |      |
| RD LOW level pulse width  |       | tcclr3            | _         | 200  | _    |      |
| RD HIGH level pulse width |       | tcchr3            | _         | 250  | _    |      |
| CS-WR time                |       | <b>t</b> cww3     | _         | 30   | _    |      |
| CS-RD time                |       | tcwr3             | _         | 30   | _    |      |
| Data setup time           |       | t <sub>DS3</sub>  | _         | 20   | _    |      |
| Data hold time            |       | <b>t</b> DH3      | _         | 20   | _    |      |
| RD access time            |       | t <sub>ACC3</sub> | CL_50pE   | _    | 250  |      |
| Output disable time       |       | tонз              | CL=50pF   | 10   | 150  |      |

<sup>\*3</sup>: All timing are specified based on the 20% and 80% of VDDI

<sup>\*4:</sup> The rise and fall times (tr and tf) of the input signal are specified for less than 10ns.

# 11.3 Serial Interface



Fig.44 Serial Interface (write operation)



Fig.45 Serial Interface (Read operation)

 $Vss{=}0V,\ VdDi{=}2.7\ to\ 5.5V,\ VdD{=}1.65\ to\ 1.95V,\ VdD2{=}2.7\ to\ 5.5V,\ Ta{=}-40\ to\ 110^{\circ}C$ 

| 155 0 1, 155 2.7 to 5.5 1, 155 1.05 to 1.55 1, 155 2.7 to 5.5 1, 14 |        |           |      |      |      |
|---------------------------------------------------------------------|--------|-----------|------|------|------|
| Parameter                                                           | Symbol | Condition | Min. | Max. | Unit |
| Write SCL cycle                                                     | tscycw | _         | 300  | _    | ns   |
| Write SCL LOW level pulse width                                     | tslw   | _         | 100  | _    |      |
| Write SCL HIGH level pulse width                                    | tshw   | _         | 100  | _    |      |
| Data setup time                                                     | tsds   | _         | 20   | _    |      |
| Data hold time                                                      | tsdh   | _         | 20   | _    |      |
| Read SCL cycle                                                      | tscycr | _         | 500  | _    |      |
| Read SCL LOW level pulse width                                      | tslr   | _         | 200  | _    |      |
| Read SCL HIGH level pulse width                                     | tshr   | _         | 250  | _    |      |
| CS setup time                                                       | tcss   | _         | 10   | _    |      |
| CS hold time                                                        | tcsh   | _         | 10   | _    |      |
| A0 setup time                                                       | tsas3  | _         | 10   | _    |      |
| A0 hold time                                                        | tsah3  | _         | 10   | _    |      |
| Read access time                                                    | tsacc  | CL=50pF   | _    | 250  |      |
| Output disable time                                                 | tsон   |           | 10   | 150  |      |

- \*1 All timings are specified based on the 20% and 80% of VDDI.
- \*2 The rise and fall times (tr and tf) of the input signal are specified for less than 10ns.
- \*3 During final parameter(P10) of RDSTAT command to Read data XSC signal must be fixed to LOW.

### 11.4 EEPROM Interface



Fig 46 EEPROM interface

VSS =0 V, VDDI = 2.7 to 5.5 V, VDD = 1.65 to 1.95 V, VDD2 = 2.7 to 5.5 V, Ta = -40 to 110 °C

| Parameter               | Symbol | Condition  | Min. | Max. | Unit |
|-------------------------|--------|------------|------|------|------|
| Data setup time         | tEDS3  | _          | 20   | 1    |      |
| Data hold time          | tEDH3  | _          | 20   | 1    | ns   |
| E2SO, XE2WP access time | tEACC3 | CL = 50 pF | ı    | 250  |      |

<sup>\*1</sup> All timings are specified based on the 20% and 80% of VDDI.

<sup>\*2</sup> The rise and fall times (tr and tf) of the input signal are specified for less than 10ns.

# 11.5 Resetting



Fig.47 Resetting

Vss=0V, VDDI = 2.7 to 5.5V, VDD=1.65 to 1.95V, VDD2=2.7 to 5.5V, Ta=-40 to 110°C

| Parameter                   | Symbol     | Condition | Min. | Max. | Unit |
|-----------------------------|------------|-----------|------|------|------|
| Reset time                  | <b>t</b> R | _         | _    | 1    | μS   |
| Reset LOW level pulse width | trw        | _         | 20   | _    |      |

- \*1 All timings are specified based on the 20% and 80% of VDDI.
- \*2 All timings are specified based on the 20% and 80% of VDDI.
- \*3 We recommend to hold the RES pin to LOW during power-on conditions.
- \*4 Applied when resetting while the power supply is stabilized.

# 11.6 ERR Output



Fig.48 ERRout

Vss=0V, VdDI = 2.7 to 5.5V,  $T_a=-40$  to 110°C

| Parameter                              | Symbol  | Condition  | Min. | Max. | Unit |
|----------------------------------------|---------|------------|------|------|------|
| Output delay time OSCO to ERR (L→H)    | tdLHtoE | CL = 50 pF | _    | 100  |      |
| Output delay time OSCO to ERR<br>(H→L) | tdHLtoE | CL = 50 pF | _    | 100  | μs   |

<sup>\*1</sup> Output delay time OSCO to ERR specified based on the 20% and 80% of set value.

# 11.7 OSCO output



Fig.49 ERR output

Vss=0V, Vddi = 2.7 to 5.5V,  $T_a$ =-40 to  $110^{\circ}C$ 

| Parameter         | Symbol | Condition  | Тур. | Max. | Unit |
|-------------------|--------|------------|------|------|------|
| OSCO rising time  | tdLHto | CL = 50 pF | _    | 100  |      |
| OSCO falling time | tdHLto | CL = 50 pF | _    | 100  | μs   |

<sup>\*1</sup> Output delay time OSCO to ERR specified based on the 20% and 80% of set value.

# 11.8 VSYNCO output



Fig.50 VSYNCO output

Vss=0V, VDDI = 2.7 to 5.5V,  $T_a$ =-40 to 110°C

| Parameter                                 | Symbol  | Condition  | Тур. | Max. | Unit |
|-------------------------------------------|---------|------------|------|------|------|
| Output delay time OSCO to VSYNCO<br>(L→H) | tdLHtov | CL = 50 pF | l    | 100  |      |
| Output delay time OSCO to VSYNCO<br>(H→L) | tdHLtov | CL = 50 pF | _    | 100  | μS   |

<sup>\*1</sup> Output delay time OSCO to ERR specified based on the 20% and 80% of set value.

# 11.9 Source output



Fig.51 Source output

 $VSS = 0 \text{ V}, \text{ VDDHS} = 5.6 \text{ V}, \text{ V0} = 5.0 \text{ V}, \text{ V15} = 0 \text{ V}, \text{ Ta}=-40 \text{ to } 110^{\circ}\text{C}$ 

| Parameter                             | Symbol  | Condition                | Тур. | Max. | Unit |
|---------------------------------------|---------|--------------------------|------|------|------|
| Output delay time OSCO to Sn<br>(L→H) | tdLHtos | RL = 35 kΩ<br>CL = 60 pF | _    | 20   | 110  |
| Output delay time OSCO to Sn<br>(H→L) | tdHLtos | RL = 35 kΩ<br>CL = 60 pF | _    | 20   | μs   |

- \*1 It is specified from OSCO rising edge which is set by P1 of DISSET2 command.
- \*2 Sn is S1 to S320 output
- \*3 Output shifting time from V0 to V15 or from V15 to V0.
- \*4 Output delay time OSCO to Sn is setting value±50 mV.

# 11.10 Gate output



Fig.52 Gate output

VSS = 0 V, VDDHG = 16.0 V, VEE = -12.0 V,  $Ta=-40 to 110^{\circ}C$ 

| Parameter                             | Symbol  | Condition                                         | Тур. | Max. | Unit |
|---------------------------------------|---------|---------------------------------------------------|------|------|------|
| Output delay time OSCO to Gn<br>(L→H) | tdLHtog | RL = 5 kΩ<br>CL = 100 pF                          | ı    | 2    | 5    |
| Output delay time OSCO to Gn<br>(H→L) | tdHLtog | RL = $5 \text{ k}\Omega$<br>CL = $100 \text{ pF}$ | _    | 2    | μS   |

- \*1 It is specified from OSCO rising edge which is set by P3 of DISSET2 command.
- \*2 Gn is G1 to G320 output
- \*3 Output delay time OSCO to Gn is specified based on the 5% and 95% of set value.

# 11.11 VCOM output



Fig.53 VCOM output

VsS = 0 V, Vcomh = 4.0 V, Vcoml = -1.0 V,  $T_a$ =-40 to 110°C

| Parameter                                    | Symbol  | Condition                                | Тур. | Max. | Unit |
|----------------------------------------------|---------|------------------------------------------|------|------|------|
| Output delay time OSCO to Vсом<br>(LOW→HIGH) | tdLHtoc | RL = $50 \Omega$<br>CL = $30 \text{ nF}$ | _    | 15   | 0    |
| output delay time OSCO to Vсом<br>(HIGH→LOW) | tdHLtoc | RL = $50 \Omega$<br>CL = $30 \text{ nF}$ | _    | 15   | μS   |

- \*1 OSCO to VCOM output delay time is based on +/-50mV.
- \*2 Stabilized capacitance of VCOMH and VCOML is 4.7μF.

# 11.12 Multi Time PROM Erase



Fig 54 Multi Time PROM Erase

 $Ta = 10 \text{ to } 40 \,^{\circ}\text{C}$ 

| Parameter                  | Symbol | Condition | Min. | Тур. | Max.  | Unit |
|----------------------------|--------|-----------|------|------|-------|------|
| Erase voltage rising time  | tRVE   | -         | 0.1  |      | 5,000 | Ms   |
| Erase voltage falling time | tFVE   | _         | 0.1  | _    | 5,000 | Ms   |

# 11.13 Multi Time PROM Programming



Fig 55 Multi Time PROM Programming

 $Ta = 10 \text{ to } 40 \,^{\circ}\text{C}$ 

| Parameter                        | Symbol | Condition | Min. | Тур. | Max.  | Unit |
|----------------------------------|--------|-----------|------|------|-------|------|
| Programming voltage rising time  | tRVP   | _         | 0.1  | l    | 5,000 | us   |
| Programming voltage falling time | tFVP   | _         | 0.1  | 1    | 5,000 | us   |

# 12. Revision History

# 12. Revision History

| Date      | Rev. | Page | Туре | Description       |
|-----------|------|------|------|-------------------|
| 2012/2/29 | 1.1  | All  | New  | Newly established |
|           |      |      |      |                   |

# **13. NOTES**

When using these development specifications, note the following points.

- 1. The contents of these development specifications are subject to change without notice for improvement.
- 2. There is no representation or warranty that anything made in accordance with this material will be free from any patent or copyright infringement of a third party.

Examples shown in these development specifications are for understanding our products, and we are not responsible for any circuit problems that may occur when using them.

When using the S1D19600ries, note the following points:

### IC handling notes against the light:

As a semiconductor chip is principally identical to a solar cell, its performance may change if exposed to bright light. Therefore, the IC may malfunction if exposed to light.

- 1. Design and mount the IC so that it is not exposed to light during actual operation.
- 2. In the test process, check the design and mounting of the IC so that it is not exposed to light.
- 3. Take all surfaces, top, bottom and sides, of the IC chip into consideration when blocking out light.

### IC handling notes on ambient noise and others:

- 1. Though the S1D19600 series reserves the register settings, its internal state may change if excessive ambient noise is inserted. Measures are required to prevent noise generation or influence in terms of mounting and the system itself.
- 2. It is recommended that you set the software to refresh the operating state (register reset) periodically to avoid spike noise.

### Precautions on use of Multi Time PROM

- 1. The reliability characteristics such as endurance (data rewriting frequency), light resistance, retention, etc. are those evaluated during development of the Multi-Time-Programmable ROM and are not tested at the time of shipment.
- 2. We are not in a position to guarantee the data after it is mounted. Therefore, we do not supply with the ROM data.
- 3. The Multi-time PROM is for temporary memory. The usage is data carrier such as that unique data of LCD module is stored to the Multi Time PROM of the S1D19600, and the data is stored to external non volatile memory on final application. After that, the access of Multi Time PROM is prohibited.

# **EPSON**

# **International Sales Operations**

### **AMERICA**

#### **EPSON ELECTRONICS AMERICA, INC.**

214 Devcon Drive, San Jose, CA 95112, USA

Phone: +1-800-228-3964 FAX: +1-408-922-0238

### **EUROPE**

#### **EPSON EUROPE ELECTRONICS GmbH**

Riesstrasse 15, 80992 Munich,

**GERMANY** 

Phone: +49-89-14005-0 FAX: +49-89-14005-110

### **ASIA**

#### EPSON (CHINA) CO., LTD.

7F, Jinbao Bldg., No.89 Jinbao St., Dongcheng District,

Beijing 100005, CHINA

Phone: +86-10-6410-6655 FAX: +86-10-6410-7320

#### **SHANGHAI BRANCH**

7F, Block B, Hi-Tech Bldg., 900 Yishan Road,

Shanghai 200233, CHINA

#### **SHENZHEN BRANCH**

12F, Dawning Mansion, Keji South 12th Road, Hi-Tech Park, Shenzhen 518057, CHINA

Phone: +86-755-2699-3828 FAX: +86-755-2699-3838

#### **EPSON HONG KONG LTD.**

20/F, Harbour Centre, 25 Harbour Road,

Wanchai, Hong Kong

Phone: +852-2585-4600 FAX: +852-2827-4346

Telex: 65542 EPSCO HX

### **EPSON TAIWAN TECHNOLOGY & TRADING LTD.**

14F, No. 7, Song Ren Road, Taipei 110, TAIWAN

Phone: +886-2-8786-6688 FAX: +886-2-8786-6660

#### **EPSON SINGAPORE PTE., LTD.**

1 HarbourFront Place,

#03-02 HarbourFront Tower One, Singapore 098633 Phone: +65-6586-5500 FAX: +65-6271-3182

#### SEIKO EPSON CORP. KOREA OFFICE

5F, KLI 63 Bldg., 60 Yoido-dong,

Youngdeungpo-Ku, Seoul 150-763, KOREA

# SEIKO EPSON CORP. MICRODEVICES OPERATIONS DIVISION

### Device Sales & Marketing Dept.

421-8, Hino, Hino-shi, Tokyo 191-8501, JAPAN Phone: +81-42-587-5814 FAX: +81-42-587-5117