

# COLLEGE OF ENGINEERING, DESIGN, ART AND TECHNOLOGY DEPARTMENT OF ELECTRICAL AND COMPUTER ENGINEERING SCHOOL OF ENGINEERING

# BACHELOR OF SCIENCE IN ELECTRICAL ENGINEERING ${\bf YEAR\ THREE}$

## ELE3103: APPLIED DIGITAL ELECTRONICS GROUP ASSIGNMENT 2

#### **GROUP MEMBERS**

| NAME                    | COURSE | REG. NO.  |
|-------------------------|--------|-----------|
|                         |        |           |
| Babirye Immaculate      | BELE   | 21/U/1048 |
|                         |        |           |
| Akirapa Jacky           | BELE   | 21/U/0637 |
|                         |        |           |
| Nabwire Jovia Namulinda | BELE   | 21/U/1352 |
|                         |        |           |
| Mbalire Shawal          | BELE   | 21/U/0851 |
|                         |        |           |
| Bwire Kennedy           | BELE   | 21/U/0456 |
|                         |        |           |

SUPERVISOR: Dr EDWIN MUGUME

#### **Question One**

The following figure shows the intersection of a main highway with a secondary access road. Vehicle-detection sensors are placed along lanes C and D (main road) and lanes A and B (access road). These sensor outputs are LOW (0) when no vehicle is present and HIGH (1) when a vehicle is present. The intersection traffic light is to be controlled according to the following logic:

- 1. The East-West (E-W) traffic light is green when both lanes C and D are occupied.
- 2. The E-W light is green when either C or D is occupied but lanes A and B are both not occupied.
- 3. The North-South (N-S) light is green whenever both lanes A and B are occupied but C and D are not both occupied.
- 4. The N-S light is also green when either A or B is occupied while C and D are both vacant.
- 5. The E-W light is green when no vehicles are present. There should be two outputs, N-S and E-W, that go HIGH when the corresponding light is to be green.



Figure 1: The intersection of a main highway with a secondary access road

(a)

Using the sensor outputs A, B, C, and D as inputs, design a logic circuit to control the traffic light.

truth table for the logic

| A | В | $\mathbf{C}$ | D | E-W | N-S |                                                    |
|---|---|--------------|---|-----|-----|----------------------------------------------------|
| 0 | 0 | 0            | 0 | 1   | 0   | $\overline{A}\overline{B}\overline{C}\overline{D}$ |
| 0 | 0 | 0            | 1 | 1   | 0   | $\overline{A}\overline{B}\overline{C}D$            |
| 0 | 0 | 1            | 0 | 1   | 0   | $\overline{A}\overline{B}C\overline{D}$            |
| 0 | 0 | 1            | 1 | 1   | 0   | $\overline{A}\overline{B}CD$                       |
| 0 | 1 | 0            | 0 | 0   | 1   | $\overline{A}B\overline{C}\overline{D}$            |
| 0 | 1 | 0            | 1 | 0   | 0   |                                                    |
| 0 | 1 | 1            | 0 | 0   | 0   |                                                    |
| 0 | 1 | 1            | 1 | 1   | 0   | $\overline{A}BCD$                                  |
| 1 | 0 | 0            | 0 | 0   | 1   | $A\overline{B}\overline{C}\overline{D}$            |
| 1 | 0 | 0            | 1 | 0   | 0   |                                                    |
| 1 | 0 | 1            | 0 | 0   | 0   |                                                    |
| 1 | 0 | 1            | 1 | 1   | 0   | $A\overline{B}CD$                                  |
| 1 | 1 | 0            | 0 | 0   | 1   | $AB\overline{C}\overline{D}$                       |
| 1 | 1 | 0            | 1 | 0   | 1   | $AB\overline{C}D$                                  |
| 1 | 1 | 1            | 0 | 0   | 1   | $ABC\overline{D}$                                  |
| 1 | 1 | 1            | 1 | 1   | 0   | ABCD                                               |



$$E - W = \overline{A}\overline{B} + CD$$

$$CD$$

$$00 \quad 01 \quad 11 \quad 10$$

$$00 \quad 0 \quad 0 \quad 0$$

$$01 \quad 1 \quad 0 \quad 0 \quad 0$$

$$AB$$

$$11 \quad 1 \quad 1 \quad 0 \quad 1$$

$$10 \quad 1 \quad 0 \quad 0 \quad 0$$

$$N-S=B\overline{C}\overline{D}+AB\overline{C}+A\overline{C}\overline{D}+AB\overline{D}$$



(b)

Use Quartus software to implement the circuit in (a). Show the code, RTL viewer schematic, and timing diagram of the circuit performance.

```
SUBDESIGN GROUPASSIGNMENT1
 2
     口(
 3
          A,B,C,D
                       : INPUT;
 4
          E_W, N_S
                       : OUTPUT;
 5
 6
       VARIABLE
 7
          E,F,Y,H,G,T : NODE;
 8
 9
          E = !A&!B;
          F = C&D;
10
11
          Y = !D&B&A;
12
          H= !C&B&A;
          G = B\&!C\&!D;
13
14
          T = A&!C&!D;
15
          N_S = T#G#H#Y;
          E_W = E#F;
16
17
       END;
```

Figure 2: The AHDL code for the circuit in question 1



Figure 3: The Quartus generated schematic for the circuit in question 1

 Value at Ops
 1Q ns
 2Q ns
 3Q ns
 4Q ns
 5Q ns
 6Q ns
 7Q ns
 8Q ns
 9Q ns
 1Q0 ns
 13Q ns
 14Q ns
 15Q ns
 16Q ns

 B
 D
 B
 B
 B
 B
 B
 B
 B
 B
 B
 B
 B
 B
 B
 B
 B
 B
 B
 B
 B
 B
 B
 B
 B
 B
 B
 B
 B
 B
 B
 B
 B
 B
 B
 B
 B
 B
 B
 B
 B
 B
 B
 B
 B
 B
 B
 B
 B
 B
 B
 B
 B
 B
 B
 B
 B
 B
 B
 B
 B
 B
 B
 B
 B
 B
 B
 B
 B
 B
 B
 B
 B
 B
 B
 B
 B
 B
 B
 B
 B
 B
 B
 B
 B
 B
 B

Figure 4: Timing diagram for the circuit in question 1

### Question 2

The following figure shows an automobile alarm circuit used to detect certain undesirable conditions. The three switches are used to indicate the status of the door by the driver's seat, the ignition, and the headlights, respectively.



Figure 5: An automobile alarm circuit used to detect certain undesirable conditions

(a)

Design the logic circuit with these three switches as inputs so that the alarm is activated whenever either of the following conditions exists: i. The headlights are on while the ignition is off. ii. The door is open while the ignition is on

let D = door I = ignition H= lights A = alarm

|   |   | тт | т | D. | Λ  |                |                  |
|---|---|----|---|----|----|----------------|------------------|
|   | _ | H  | I | D  | A  |                |                  |
|   |   | 0  | 0 | 0  | 0  |                |                  |
|   |   | 0  | 0 | 1  | 0  |                |                  |
|   |   | 0  | 1 | 0  | 0  |                |                  |
|   |   | 0  | 1 | 1  | 1  | $\overline{H}$ | ID               |
|   |   | 1  | 0 | 0  | 1  | H              | $\bar{I}\bar{D}$ |
|   |   | 1  | 0 | 1  | 1  | H              | $\bar{I}D$       |
|   |   | 1  | 1 | 0  | 0  |                |                  |
|   |   | 1  | 1 | 1  | 1  | H              | ID               |
|   |   |    |   | '  |    |                |                  |
|   |   |    |   |    | ID |                |                  |
|   |   | 00 |   | 01 | 1  | .1             | 10               |
| Н | 0 | (  | ) | 0  |    | 1              | 0                |
|   | 1 |    | 1 | 1  |    | 1              | 0                |

$$A = H\bar{I} + ID$$



(b)

Use Quartus software to implement the circuit in (a). Show the code, RTL viewer schematic, and timing diagram of the circuit performance.

Figure 6: The AHDL code for the circuit in question 2



Figure 7: The Quartus generated schematic for the circuit in question 2



Figure 8: Timing diagram for the circuit in question 2

### Question 3

The following figure shows four switches that are part of the control circuitry in a copy machine. The switches are at various points along the path of the copy paper as the paper passes through the machine. Each switch is normally open, and as the paper passes over a switch, the switch closes. It is impossible for switches SW1 and SW4 to be closed at the same time.



Figure 9: Four switches that are part of the control circuitry in a copy machine

(a)

Design the logic circuit to produce a HIGH output whenever two or more switches are closed at the same time. Use K mapping and take advantage of the don't-care conditions.

| SW4 | SW3 | SW2 | SW1 | Y |                                                 |
|-----|-----|-----|-----|---|-------------------------------------------------|
| 0   | 0   | 0   | 0   | X |                                                 |
| 0   | 0   | 0   | 1   | 1 | $\overline{SW4}\overline{SW3}\overline{SW2}SW1$ |
| 0   | 0   | 1   | 0   | X |                                                 |
| 0   | 0   | 1   | 1   | 1 | $\overline{SW4}\overline{SW3}SW2SW1$            |
| 0   | 1   | 0   | 0   | X |                                                 |
| 0   | 1   | 0   | 1   | 1 | $\overline{SW4}SW3\overline{SW2}SW1$            |
| 0   | 1   | 1   | 0   | x |                                                 |
| 0   | 1   | 1   | 1   | 0 |                                                 |
| 1   | 0   | 0   | 0   | 1 | $SW4\overline{SW3}\overline{SW2}\overline{SW1}$ |
| 1   | 0   | 0   | 1   | 1 | $SW4\overline{SW3}\overline{SW2}SW1$            |
| 1   | 0   | 1   | 0   | 1 | $SW4\overline{SW3}SW2\overline{SW1}$            |
| 1   | 0   | 1   | 1   | 0 |                                                 |
| 1   | 1   | 0   | 0   | 1 | $SW4SW3\overline{SW2}\overline{SW1}$            |
| 1   | 1   | 0   | 1   | 0 |                                                 |
| 1   | 1   | 1   | 0   | 0 |                                                 |
| 1   | 1   | 1   | 1   | 0 |                                                 |





(b)

Use Quartus software to implement the circuit in (a). Show the code, RTL viewer schematic, and timing diagram of the circuit performance

```
SUBDESIGN GROUPASSIGNMENT3
 2345678
         SW1, SW2, SW3, SW4
                               : INPUT;
                                OUTPUT;
      VARIABLE
         A,B,C,D,E
                                  : NODE;
      BEGIN
 9
              !SW2&!SW1;
         A =
10
              !SW3&!SW1
         В
11
              !SW4&!SW3;
12
              !SW2&!SW3;
         D
13
              !SW2&!SW4;
         Ε
14
           = A#B#C#D#E;
15
      END;
16
```

Figure 10: The AHDL code for the circuit in question 3



Figure 11: The Quartus generated schematic for the circuit in question 3



Figure 12: Timing diagram for the circuit in question 3