This CPU is a training-target implementation of rv32im, designed to be simple and easy to understand. However, most of the technologies of RISC-V CPU design are still addressed in this practice (named: Kookaburra), including the classic pipeline structure, dealing with data/structure/control hazards, precise exception and interrupt, pipeline stalling and flushing etc. The self-explained Verilog code accompanied with ample comments makes it is easy to expand a variety of new features, for instance, adding i-cache, data-cache units, supporting machine and user privileges as well as applying the branch prediction and etc.

### 1. The micro-architecture

The implementation did not dwell on the micro-architecture design, it has adopted the typical 5 stages pipeline (instruction fetch, instruction decoder, execute, LSU and write back), with the control unit in charge of coordinating all the components as well as handling the exception and interruptions.



# 2. Test bench

The test bench consists of the CPU core, the data bus as well as some other necessary peripheral devices, including a dual-port RAM (one port for instruction fetching, the other for data access), the simulator ctrl (acting as the console to display the debug information), and a timer to produce interrupts. The bus, simulator ctrl and the timer are from the open-source project ibex provided by lowRISC.



## 3. verification

## 3.1 requirements

To run the simulation, the two components (verilator and rv32 gcc toolchain) are necessary, these are accessible from their official website.

# 3.1 Compile the CPU and test bench



there is a makefile in the top directory that can be used to build the whole test bench.

```
Amentius and transfer of the state of the st
```

## 3.2 Test

```
phantlusphamilu-Appte-If--80:/ww/cpu_testbench/cookabarra_git/sw_app/c_test/common/prito.or/spring-in-f-fyva/cpu_testbench/cookabarra_git/sw_app/c_test/common/prito.or/spring-in-f-fyva/cpu_testbench/cookabarra_git/sw_app/c_test/common/prito.or/war/cpu_testbench/cookabarra_git/sw_app/c_test/common/prito.or/war/cpu_testbench/cookabarra_git/sw_app/c_test/common/prito.or/war/cpu_testbench/cookabarra_git/sw_app/c_test/common/prito.or/war/cpu_testbench/cookabarra_git/sw_app/c_test/common/prito.or/war/cpu_testbench/cookabarra_git/sw_app/c_test/common/prito.or/war/cpu_testbench/cookabarra_git/sw_app/c_test/common/prito.or/war/cpu_testbench/cookabarra_git/sw_app/c_test/common/prito.or/war/cpu_testbench/cookabarra_git/sw_app/c_test/common/prito.or/war/cpu_testbench/cookabarra_git/sw_app/c_test/common/prito.or/war/cpu_testbench/cookabarra_git/sw_app/c_test/common/prito.or/cpu_testbench/cookabarra_git/sw_app/c_test/common/prito.or/cpu_testbench/cookabarra_git/sw_app/c_test/common/prito.or/cpu_testbench/cookabarra_git/sw_app/c_test/common/prito.or/cpu_testbench/cookabarra_git/sw_app/c_test/common/prito.or/cpu_testbench/cookabarra_git/sw_app/c_test/common/prito.or/cpu_testbench/cookabarra_git/sw_app/c_test/common/prito.or/cpu_testbench/cookabarra_git/sw_app/c_test/common/prito.or/cpu_testbench/cookabarra_git/sw_app/c_test/common/prito.or/cpu_testbench/cookabarra_git/sw_app/c_test/common/prito.or/cpu_testbench/cookabarra_git/sw_app/c_test/common/prito.or/cpu_testbench/cookabarra_git/sw_app/c_test/common/prito.or/cpu_testbench/cookabarra_git/sw_app/c_test/common/prito.or/cpu_testbench/cookabarra_git/sw_app/c_test/common/prito.or/cpu_testbench/cookabarra_git/sw_app/c_test/common/prito.or/cpu_testbench/cookabarra_git/sw_app/c_test/common/prito.or/cpu_testbench/cookabarra_git/sw_app/c_test/common/prito.or/cpu_testbench/cookabarra_git/sw_app/c_test/common/prito.or/cpu_testbench/cookabarra_git/sw_app/c_test/common/prito.or/cpu_testbench/cookabarra_git/sw_app/c_test/common/prito.or/cpu_testbench/cookabarra_git/sw_app/c_test/com
```

you can run the hellworld test case via the following command: ./tb ./sw\_app/c\_test/helloworld/helloworld.vmem

### 3.3 Coremarks

Tested with the coremark(downloaded from <a href="https://github.com/eembc/core-mark.git">https://github.com/eembc/core-mark.git</a>)

```
m of a particular part
```

# follow the command below to run the coremark: ./tb ./sw\_app/c\_test/coremark/core\_main.vmem

```
| 2K performance run parameters for coremark.
| CoreMark Size : 666
| Total ticks : 413265941
| Total time (secs): 82
| Iterations/Sec : 12
| Iterations/Sec : 1000
| Compiler version : GCC8.2.0
| Compiler version : GCC8.2.0
| Compiler flags : -02 -fno-common -funroll-loops -finline-functions --param max-inline-insns-auto=20 -falign-functions=4 -falign-jumps=4 -falign-loops=4
| Memory location : STATIC | Seederc : 0xe9f5 | [0]crclist : 0xe714 | [0]crcstate : 0xe714 | [0]crcstate : 0x863a | [0]crcfinal : 0xd340 | Correct operation validated. See readme.txt for run and reporting rules.
```

coremark/Mhz = 1000\*1000000.0/413265041.0 = 2.42

## The formula to calculate the coremark/Mhz:

Note: Seen a lot of nop instruction were inserted into the pipeline when there is a branch or jump happened, the performance can be expected to improve significantly by introducing a branch prediction unit.