

### Lecture Notes

### Chapter 3: Secure Processor Architectures

# CYENG 225: Microcontroller Essentials for Cyber Applications

Instructor: Dr. Shayan (Sean) Taheri Gannon University (GU)



### Chapter 3 Overview

#### > Major Items

- Introduction on the main features of secure processor architectures, as an extension of general processor architectures.
- Examples of <u>real-world attacks</u> on existing processor architectures. → Motivation for research and design of secure architectures.
- Discussion on <u>features of general-processor architectures</u>.
- Introduction on <u>secure processor architectures</u>, their features, especially concerning <u>different execution levels and privileges</u>.
- Examples of existing <u>academic and commercial architectures</u>.
- Lists for secure processor architecture <u>assumptions and limitations</u> of what the architectures can achieve.



### NON Real-World Attacks

- These **real-world attacks** further motivate the need for secure processor architectures, and also give a warning of how wrong assumptions about the hardware behavior (e.g., the decay of DRAM after power is turned off), or unintended consequences of performance improving features (e.g., speculative execution), can <u>result in vulnerabilities and attacks</u>.
- As secure processor architectures are built upon <u>normal processors</u>, <u>the same bugs and vulnerabilities</u> can affect them as well, and should be guarded against.
- These <u>vulnerabilities</u> are in addition to <u>any intentional hardware trojans</u> or <u>modifications to the system</u>.
- The processor vulnerabilities can be in the ISA, microarchitecture, circuits, or devices, and they can be used to break the system or bypass protections offered by the system.
- The attacks range from ones that <u>simply crash the system</u>, to attacks allowing one to steal data from different processes, kernel, or form other VMs.
- Some of the attacks can be <u>deployed remotely without physical access to the system</u>, only requiring the attacker to run some code on the target machine, while <u>other attacks require physical presence</u>, e.g., to probe the circuits or remove DRAM chips.
- ➤ Of the security-related hardware bugs or vulnerabilities, the recent and most well-known ones are the Coldboot attack and the Rowhammer attack (both affecting DRAM) along with Spectre and Meltdown.
- These vulnerabilities and resulting attacks <u>exemplify the range of threats that processors face</u>, from ones requiring physical access <u>to cool down the memories to later steal data</u>, <u>to ones that can be executed remotely on cloud computing servers</u>.
- They also show that <u>any component in the computer system can be vulnerable</u>, e.g., a problem with the DRAM may be just as damaging as problem with the main processor chip itself.



#### Real-World Attacks – Coldboot

- ➤ A <u>Coldboot attack</u> can be used to steal information from DRAM when the system is powered off.
- Coldboot exploits physical phenomenon that data stored in DRAM does not disappear as soon as the power is turned off.
- Rather, with the DRAM refresh disabled, or the power all-together turned off, the charges on capacitors in the DRAM cells (which are used to store the data) slowly decay.
- Thus, the basic assumption that DRAM is a volatile memory that loses contents instantly when powered off is not true.
- ➤ In the Coldboot attack, researchers have shown that data, such as encryption keys, <u>can be extracted</u> from DRAM chips <u>after computer is powered off</u>.
- To extend the amount of time available before charges in the capacitors decay, DRAM chips can be easily cooled down with a can of compressed air spray (kind of used to clean computer keyboards or other electronics from dust).
- Cooling DRAM further slows down the decay, allowing one to remove a DRAM module from the computer, transfer it to another computer and dump the data.
- Alternatively, a computer can be quickly shut down while DRAM is cooled, and rebooted into a malicious OS that reads off the DRAM data before it could have decayed.
- A variety of solutions can be used to protect against Coldboot attack, but all <u>require extra software or hardware to effectively erase data</u>, rather than wait and assume the data will be lost due to the DRAM cell decay.
- ➤ In software, secret keys need to be explicitly erased.
- ➤ In hardware, battery-backed DRAM could use stored energy from the batteries to explicitly zero out the memory contents when external power is lost or refresh is disabled.



#### Real-World Attacks – Rowhammer

- A Rowhammer attack can be used to alter bits in memory locations not accessible to the attacker process or application.
- ➤ Rowhammer is <u>a different vulnerability of the DRAM</u>, but one which is also related to how data is stored as charges on capacitors in DRAM.
- Most computer systems rely on isolation to separate programs or VMs from one another.
- ➤ The isolation is enforced through page tables or other mechanisms for checking which physical memory a process can access.
- However, as shown in Rowhammer, <u>accessing DRAM cells in a specific pattern can cause data to be</u> <u>altered in other DRAM cells</u> there is no explicit violation of the isolation mechanisms, but rather the physical devices' properties cause data to change in memory locations what were not actually accessed by the attacker.
- ➤ To realize the attack, first, attacker process' data and the victim's data need to be in adjacent DRAM rows. → Next, the attacker can repeatedly access its own data in the DRAM rows adjacent to the victim's data.
- After a large number of iterations, some of the bits in the victim's data will change their value.
- The attack is built on the principle that the <u>charges in certain DRAM cells will flip if there is repeated electrical activity nearby</u>, i.e., memory access, in the adjacent cells.
- ➤ Which cells flip their value depends on the manufacturing variations of the DRAMs and is different from one device to another.
- ➤ Thus, the attack requires the data to be in very specific locations, and not all DRAM rows in a DRAM module may be susceptible to this attack.
- ➤ Protections against this type of attack can include hardware modifications to <u>make DRAM cells less prone</u> to flipping bits under repeated stress of accesses to adjacent cells.
- ➤ In software, the memory of victim and attacker processes can be allocated such that it is not in adjacent DRAM rows.

  5



#### Real-World Attacks – Meltdown

- Meltdown vulnerability can be used to break isolation between user applications and the operating system.
- Meltdown <u>exploits side effects of the out-of-order and speculative execution features</u> on today's processors to <u>enable user applications to read arbitrary memory locations of the operating system kernel</u> that have been mapped into the address space of the user process.
- Today's operating systems <u>map the kernel into the address space of every process</u> to allow for, e.g., <u>fast interrupt handling</u> that does not require changing address spaces.
- The isolation between the user application and the kernel memory locations is based on a privilege level bit indicating the current execution privilege level (typically user or kernel).
- ➤ On a memory access, the privilege level is checked.
- The out-of-order and speculative execution features of Intel processors, but possibly others as well, allow for speculative execution instructions to improve performance; and they should nullify any changes in the processor state if the speculation was incorrect.
- ➤ However, speculative execution of data loads also influences the processor cache.
- Although the processor may properly clean up its state after any speculative execution, if the speculatively loaded data remains in the processor cache, it can leak information, as was demonstrated with Meltdown (and related Spectre attack).
- In a simplified example of Meltdown, there may be an instruction that causes a trap in a user program, followed by an access to a memory location in the kernel, labeled **data** in below example, and further access, labeled **probe\_array** in below example, that uses the data from that kernel memory location as an address to access another memory location. A sample code form is:

```
raise_exception();
access(probe_array[data * 4096]);
```



### Real-World Attacks – Meltdown (Cont.)

- ➤ If <u>the out-of-order and speculative execution logic</u> speculatively executes the memory access (e.g., before computing that the instructions should not happen due to the trap), it will read the data from kernel memory location and <u>use it as an address for the probe array load</u>.
- ➤ The accessed kernel data is never visible to the user application.
- ➤ However, <u>the memory content</u> that was accessed based on <u>the address derived from the data</u> in the kernel memory <u>is left present in the cache</u>.
- Subsequently, by doing <u>a cache side-channel attack</u>, the attacker application can probe which memory locations are in the cache, and from there <u>can directly derive the value of the kernel's data</u>.
- Thus, out-of-order and speculative execution, combined with a cache side-channel attack, <u>allow user applications to bypass protection checks</u> and <u>read any data that is mapped into the user application's address space</u>.
- A <u>hardware solution</u> to Meltdown is to <u>do privilege checks</u> on the speculatively executed data early in the speculation process (processors such as from AMD were not found to be vulnerable as they do the checks before the memory access is speculatively executed).
  - Such hardware changes <u>require micro code updates or replacement of the processor</u> which can be costly.
- A <u>software solution</u> is to not map so much kernel data into the address space of user applications, however, this will have <u>performance impact</u>, e.g., on interrupts.
- Meltdown does not use branch prediction for achieving speculative execution; it relies on instructions that will cause a trap.
- Meltdown leverages <u>delayed privilege checks</u> to <u>allow applications to access kernel memory locations</u>.



### Real-World Attacks – Spectre

- **Spectre vulnerability** can be used to <u>break isolation between different applications</u>.
- > Spectre exploits speculative execution of instructions following branch instructions.
- > Spectre allows forcing a victim application to leak its secrets to a different, attacker, application.
- > Spectre and Meltdown Attacks leverage cache side-channels analysis to actually find out what the secret data is (of the kernel in case of Meltdown, or of the victim application in case of Spectre).
- According to the researchers who found Spectre vulnerability, speculative execution capabilities found in processors from Intel, AMD, and ARM all currently have Spectre vulnerability.
- Consequently, Spectre <u>affects most processors in use today</u>, but in practice may be difficult to exploit as <u>it requires a mix of techniques to achieve a practical attack</u>.
- In a simplified example, an attacker needs to <u>train a branch predictor to mis-predict on a certain branch instruction address</u>.
- As a branch predictor is shared by all processes running on the same CPU, an attacker who knows the code of the victim can create an application that has branches at same addresses, but the branch **outcome** is **different**.
- For the victim, as an example, it can have an access to an array, result of which is used to access a second array; with an if statement to guard the address range for the first array access—to prevent accesses beyond its bounds. A sample code form is:

if (x < array1\_size)
 y = array2[array1[x] \* 256];</pre>

Since the attacker has trained the branch predictor to mis-predict on this if branch check, it can cause the processor hardware to assume the branch is not taken (if statement is true actually) and execute the out-of-bounds access with a very large x to the first array, which will be used by the second array access.

8



### Real-World Attacks – Spectre (Cont.)

- The processor will eventually compute that there was a mis-prediction and discard any data, y.
- **▶** However, the processor cache will have already been occupied with the data from array accesses.
- As the array element accessed depends directly on value of data in array1[x], in a final step, the attacker can perform a cache side-channel attack and measure timing of the accesses to figure out which memory location was brought into the cache during the speculative execution and thus find the value of the data at array1[x].
- In addition to <u>abusing the branch predictor</u>, other variants of the attack are possible such as by <u>using</u> indirect branches.
- A <u>hardware solution</u> for this type of attack would be to <u>disable the speculative execution and branch prediction</u>.
- ➤ However, **the performance impact** would be significant.
- Another hardware solution would be not to share the branch predictor (e.g., have multiple separate predictors in hardware), but such solution may not scale.
- A <u>software solution</u> may be that <u>applications could also be isolated</u> by having <u>one application only running alone on one processor</u>.
- Since <u>processors do not share branch predictors</u>, this would prevent an attacker from influencing the branch predictor state but again <u>performance (negative) impact</u> would be significant.
- Another software solution is to for loads inside branches to act as memory fences (or insert explicit memory serialization instructions). → This can prevent memory loads (which modify cache state used in the side channel part of the attack) from executing until prior instructions have finished.



### Other Bugs or Vulnerabilities

- Normal processors suffer from <u>variety of bugs</u>, which are published regularly by the processor manufacturers in their errata documents, or which are listed on numerous web pages.
- An analysis of over 300 bugs from these errata documents has found almost 10% were security-critical.
- Attacks leveraging processor bugs, or simply abusing some processor functionality, can be used against features such as the <a href="System Management Mode (SMM)">System Management Mode (SMM)</a>, to escalate privileges of the attacker, or <a href="Message Signaled Interrupts">Message Signaled Interrupts</a> (MSI) mechanisms to break Virtual Machine (VM) isolation.
- ➤ The vulnerabilities are by no means limited only to processors or memories. → For example, researchers have demonstrated that vulnerabilities in GPUs can be used to break isolation and steal data from different programs sharing the same GPU.
- > Attacks do not have to also focus just on the compute related components.
- Thermal sensors have been abuse to leak information in multicore processors.
- Features such as <u>dynamic voltage and frequency scaling (DVFS)</u> have also been abused, and researches have shown that they can be manipulated to change timing of operations and introduce faults, allowing them to leak secrets such as encryption keys from protected environments.



### Other Bugs or Vulnerabilities (Cont.)

- ➤ Many of such attacks stem from **competing design goals (and parameters)**.
- > The main goals of processor architects are to improve performance, reduce area/space, or reduce energy/power consumption.
- Each type of <u>optimizations</u>, however, can bring about <u>potential vulnerabilities</u>.
- ➤ Performance enhancing features are a prime example of <u>sources of potential attacks</u> → **Example:**Processor caches allow for <u>creating abstraction of large and fast memory</u>, but they also allow cache side-channel attacks due to timing differences in memory accesses that they create.
- Reduction of area can also lead to potential attacks, e.g., using more densely packed transistors and electronics can reduce cost of a chip, but can lead to attacks such as Rowhammer in DRAMs, where close proximity of memory cells allows them to interact electrically in ways that break higher-level assumptions about how the memory operates.
- Power features such as the dynamic voltage and frequency scaling can cut processor power, but also can be abused to change timing of operations and cause **faults** that result in attacks.



- > Secure processors are built on top of general-purpose processor architectures, and <u>expand them with</u> <u>new security features</u>.
- At any point in time, code running on the system is executing at one of the privilege levels, or rings.
- ➤ The privilege level determines what the code or instructions can and cannot do.
- Traditionally, modern computer systems use <u>ring-based protections</u> to separate privileged and unprivileged software.
- > During code execution, <u>hardware keeps track of the current privilege level (ring)</u> in which the code is running.
- ➤ The different rings considered in commodity processors are: user (ring 3), various semiprivileged code (ring 2 and 1), and the operating system kernel (ring 0).
- ➤ To provide further functionality, over time, new features have been added, resulting in addition of new privilege levels, such as the hypervisor (ring -1).

A diagram of the typical software levels in a modern processor. The green outline shows the components most often considered trusted in a modern processor.

VMM: Virtual Machine Manager.





- When <u>executing instructions on a processor</u>, certain instructions are <u>restricted to be only available</u> in **privileged mode** (e.g., ring 0) while others can be executed in any privilege level.
- ➤ Memory access checks are performed to ensure only privileged code can access some memory locations.
- A privilege change from <u>a lower to higher privilege</u> can happen through <u>special instructions</u> (such as a <u>system call</u> initiated by the application or a VM exit initiated by the guest VM) or by <u>a hardware event</u> (such as <u>a fault</u>, an interrupt, or a signal on a physical pin on the processor chip).
- Entrance to more privileged modes has to be guarded so that less privileged code cannot elevate its privileges when not authorized.
- ➤ It is the duty of the software and hardware controlling the more-privileged execution to validate the inputs before it acts on them.
- ➤ Any fault that occurs while code is in a particular privilege mode can affect all other code in that or any less privileged (i.e., same or higher ring number) code.
- ➤ Such faults, however, should not have impact on any more privileged code (i.e., lower ring number). → For example, if a guest OS crashes (ring 0), then the hypervisor (ring -1) should still keep operating correctly.
- ➤ Compromised or malicious operating system can attack all the applications in the system.
- Likewise, compromised or malicious hypervisor (i.e., malicious host OS) can attack all the operating systems in the system (i.e., all of the guest OSes).
- Secure processor architectures address some of these issues by <u>adding new privilege levels</u> for trusted management software, prevent some lower levels (more privileged today) from having access to higher levels, or add horizontal privilege separation within levels.
- This aims to help <u>reduce the software TCB</u>, which otherwise today contains all the software from the operating system down.

13



- Starting in the early 2000s, commodity processor vendors have started to <u>add hardware virtualization</u> <u>assistance</u> to their products, with Intel VTx and AMD-V extensions.
- ➤ In today's commodity processors, **hypervisor mode** (**ring -1**) is typically implemented as an extra privileged mode for the main processor cores.
- ➤ Hardware changes only/mainly affect the processor.
- ➤ In addition to the mode itself, <u>extra additions</u> such as hardware nested page tables have been introduced (a concept of software-based shadow page tables has been used before hardware supported nested page tables were introduced).

A diagram showing new privilege levels that have been added over time. New levels are leveraged to protect more trusted code, as it manages the system.



A diagram of the typical hardware components in a modern processor. The green outline shows the components most often considered trusted in a modern processors.





- With addition of these components, it is natural that <u>hardware inside the processor</u>, such as <u>table-lookaside buffers</u> (TLBs), is expanded to work with <u>the new memory management additions</u>.
- A **typical computer system** today contains the main processor, and other components such as memories or input and output (I/O) devices.
- **Snooping on the system bus** is possible and can be used to extract information communicated on the bus.
- > Compromised or malicious devices can attack other components of the system.
- > Secure processor architectures, add <u>new features</u> to the processor, or the other components, so that some of the other components can be <u>untrusted</u> (and thus not part of the TCB).
- Secure Processor Architectures add new hardware and software features to provide <u>Trusted Execution Environments</u> (<u>TEEs</u>) wherein software executes protected from some of the software and hardware threats (according to an architecture's threat model).
- > Secure processor architectures enhance general-purpose processor with new protection features.
- They provide <u>new or alternate privilege levels</u> and utilize software or hardware changes to <u>facilitate protection of</u> software (software modules, applications, or even VMs).
- > The new privilege levels include system management mode/SMM (ring -2) or platform security engine (ring -3).
- > System Management Mode (Ring -2) is a privilege level originally introduced in Intel processors, which is more privileged than the hypervisor mode.
- The SMM code is typically part of the firmware, and the SMM mode can be entered only through a special System Management Interrupt (SMI) by asserting a pin on the processor chip's package or I/O access to a specific port.
- ➤ The goal of SMM to provide some management functionalities, even if the operating system or hypervisor is compromised.
- ➤ The SMM code is typically very small and provided by the computer manufacturer without means for users to analyze, check, or update the code.
- These restrictions create a **security through obscurity situation**, and have led to exploits, e.g., SMM rootkits.
- ➤ Platform Security Engine (Ring -3) is an even more privileged level.



- ➤ <u>Platform management engine</u> is typically a separate, small processor **fully independent** of the main processor of the computer.
- The management engine <u>can access resources</u> of the computer even if the operating system or hypervisor is compromised or has crashed.
- ➤ If <u>management engine</u> is **a separate chip**, it can have separate power connection from <u>the main processor</u>, <u>memory or other components</u> allowing it to stay on while the whole computer is offline → For example, it can be used to power on computers remotely (management engine has interface to network as well so it can receive remote commands).
- ➤ In addition, it often has <u>reserved memory regions</u> that it can use for **code or data**, which cannot be accessed by other components, leading to the designation of ring -3 that is not controllable by any other code in the system.
- In case of Intel's ME, it was usually embedded into the motherboard's north bridge, although with newer designs it may be in another part of the system, or even within same package as the main processor.
- ➤ With introduction of AMD's SEV and memory encryption technologies, AMD's chips include a Platform Security Processor, which has many similarities to the Management Engine.
- The goal of the highest privileged level is to be able to control system execution and emulate some hardware features using a very small, embedded processor.
- However, similar to SMM, the even more privileged security engine usually, in commercial products, <u>contains</u> <u>proprietary code</u> that is usually a trade secret, with infrequent updates.
- New privileged execution modes can also be introduced to separate privileges horizontally.
- ➤ These new privileges can be made orthogonal to existing protection levels.
- Furthermore, architectures can be designed to <u>break the linear relationship</u> (where the lower level is always more privileged than a higher level).
- Reducing the number of trusted levels makes the TCB smaller, which is always one of the design goals for secure processor architectures.
- Some architectures, such as Bastion, have been designed to assume <u>untrusted operating system; hypervisor and all the levels below</u> work together to protect the **Trusted Software Modules (TSMs)**.



- There are also <u>alternative designs</u> which do not necessarily use **the linearly ordered set of privilege levels** at all.
- Capability-based architectures associate "<u>capabilities</u>" with different resources (such as <u>memory locations</u> or <u>hardware modules</u>).
- To access or make use of a resource, the requester needs to have a token or a capability that allows it the access.
- In such scenarios, the threat models will look different as the trusted and untrusted components (and potential attackers) are not discussed in terms privilege levels, but sets of capabilities that each entity possesses.
- **By introducing the different new levels**, adding horizontal level separation, or designing the system to reduce the software TCB and consider some levels untrusted, different architecture for different threat models can be achieved.
- Especially, various combinations of trusted and untrusted levels in a system result in designs that protect from different software threats and attacks.
- > Typically, each processor architecture is composed of multiple execution privilege levels.
- At each privilege level, e.g., user level, there can be multiple software entities, e.g., there are many applications running on a typical workstation at one time, or there are numerous VMs (operating systems) running on a server.
- The processor architecture threat model has to specify which of the privilege levels are trusted and which are untrusted.
- ➤ The threat model has to specify if entities at the same level are <u>mutually trusting</u>.
- ➤ A threat model has to say which of the levels and entities are trusted and which are not.
- Modern computer system is composed of one or more separate physical chips.
- Physical probing of wires, changing chips, and even modifying the physical chips form the different hardware attacks that secure processor architectures aim to mitigate where possible.
- When designing a secure processor architecture, memory is often singled out as the component that should not be trusted as it is a passive component which can be easily remove and swapped with a different one.
- Physical probing inside the memory is typically not considered, but a memory chip can be always moved into another computer and its contents read out, e.g., the Coldboot attack.
- ➤ <u>I/O devices</u> are also singled out as untrusted as they are typically from different, potentially untrusted manufacturing sources.



- Finally, **the interconnect is simple** to physically probe as well and should not be trusted.
- ➤ In <u>a package-on-package configuration</u>, a CPU chip is physically located below a memory chip. → This can greatly reduce wire lengths and accelerate the data transfer between memory and CPU.
- Because of the tight integration, it is now <u>more difficult to probe the interconnect between CPU and memory</u>, especially as attackers may have to <u>physically disassemble the package-on-package configuration</u>, which increases the difficulty of the attack.
- ➤ The <u>3D integrated systems</u> may consider memory to be trusted again due to the <u>higher difficulty of the attacks</u>. → On the other hand, <u>tight integration of many components</u> may lead to new types of attacks or side channels.
- ➤ <u>Key parts of the hardware TCB</u> can be implemented as dedicated circuits or actually as firmware or other code running on dedicated processor, especially <u>code running on dedicated processor</u> seems to be **preferred approach** in industry.

Given a set of privilege levels, each of these can be trusted or untrusted, depending on the secure processor design. The figure shows different combinations of trusted and untrusted levels and corresponding sample secure architecture that implements the assumptions about which parts are trusted and untrusted. The sample architectures listed are Bastion, HyperWall, AMD SEV, AEGIS, XOM, SP, Intel SGX and Ascend. While not a processor architecture, Fully Homomorphic Encryption (FHE) is also included in this figure as it is one potential solution for processing data when all of the software is untrusted.

 $T \mid U \mid T$ U Application |T|T|U|U|T|T|U|UTrusted or Operating System Untrusted Privilege T  $T \mid U \mid U \mid U \mid U \mid U$ Τ Hypervisor Levels Profession Rings Assess And And Sp. St. V. S **SMM** Sample Management Engine Architecture 18 Example of how different architectures consider some of the privilege levels untrusted, and these are not in the TCB. Green outline shows which levels are trusted for these sample architectures. The three examples are Bastion [35], Intel's SGX, and AMD's SEV architectures.





### Examples of Secure Processor Architectures

#### Academic Architectures

- Researchers begun to be interested in <u>protecting software applications (code) from hardware attacks</u> and modification of the contents of the off-chip memories.
- Protections against operating systems were later introduced.
- Once hypervisors were introduced, they were co-opted to work with the hardware to provide the protections.
- As the hypervisor code begun to bloat, the hypervisor begun to be considered an untrusted entity and new protections were added to protect code and data against untrusted hypervisors as well.
- Some <u>architectures</u> consider <u>all software to be untrusted</u> and explore how to perform computation on <u>encrypted data</u>.
- Most of the designs focus on single-processor systems.
- Multiprocessor security has focused <u>mostly on the communication aspect</u> (securing <u>communication between multiple processors and memories</u>), while individual processors in a secure multiprocessor system are often secured using ideas from single-processor designs.



### Examples of Secure Processor Architectures (Cont.)

#### Commercial Architectures

- The security features were most common in main frame computers.
- Designers of later microcomputers did not incorporate many explicit security features, but in the late 2000s industry begun to again present designs such as Sony, Toshiba, IBM's Cell Broadband Engine (with its security processor vault), Dallas Semiconductor's Secure Microprocessor Chip (with its encrypted memory and self-destruct mode), ARM's TrustZone, Intel's SGX, and AMD's SEV.
- The commercial solutions leverage many of the academic ideas, but also their own pragmatic ideas needed to actually deploy the products.
- One pragmatic feature, and potential weakness, of the architectures comes from use of dedicated security processors (inside the main processor).
- These are used to realize some of the <u>"hardware" features</u>, such as managing the protections, or updating the page tables.
- Having all features in pure hardware is likely impractical due to <u>time-to-market or cost</u> <u>constraints</u>, so some <u>"hardware" features have to be pushed to software</u>.



### Examples of Secure Processor Architectures (Cont.)

### Custom logic or hardware state machine:

• Most academic proposals

Code running on dedicated processor:

• Intel ME = ARC processor or Intel Quark processor

• AMD PSP = ARM processor



The hardware security engine, SecE in the figure, can be realized as dedicated circuits, or it can be implemented as a processor running some management code.



### Secure Processor Architectures – Assumptions

- Secure processor architecture designs typically involve a number of assumptions.
- > Trusted Processor Chip Assumption
  - The key to most secure processor architecture designs is the trusted processor chip assumption.
  - It is assumed that the processor chip is the trust boundary for the hardware TCB.
  - Everything in the processor chip is trusted, and everything outside is not trusted.

#### > Small TCB Assumption

- To <u>prevent</u> or <u>minimize</u> problems due to the TCB, the TCB should be small.
- It is further assumed that <u>a smaller hardware and software TCB</u> imply <u>better security</u>.
- The small TCB assumption is derived from two general ideas.
- First, less software code means it can be more likely audited, verified, and it will contain fewer bugs.
- Second, less hardware code likewise means it can be audited, verified, and will contain fewer bugs.

#### > Open TCB Assumption

- Using <u>Kerckhoffs's Principle from cryptography</u>, the TCB should not contain any secrets, and it is assumed that <u>the TCB can be inspected and analyzed</u>.
- Especially, operation of the TCB should be <u>publicly known</u> and should have no hidden functionality.
- Only secrets should be the cryptographic keys, to <u>prevent security through obscurity</u>.



- Secure processor architectures are <u>not a full solution to computer security problems</u>, especially, secure processor architectures do not, usually, <u>deal with the physical realization of the processors</u> themselves.
- ➤ The general area of <a href="https://example.com/hardware security">hardware security</a> (as opposed to the architecture security) covers topics that are orthogonal to secure processor architecture design, but <a href="https://example.com/should-be-considered-by-architects">should-be-considered-by-architects</a> when they think about their architectures.

#### > Physical Realization Threats

- Secure processor architectures <u>assume</u> that the manufactured <u>chip</u>, and especially the hardware, is <u>correct</u>.
- Research on hardware trojans, however, shows that <u>malicious hardware can be inserted</u> after the design time, e.g., at the foundry where the processors are manufactured.
- On the other hand, hardware trojan defense research shows how such trojans can be detected.

#### > Supply Chain Threats

- In addition to **modification of the chip**, which may in practice be very difficult, there are issues of the supply chain.
- Modern servers, embedded system, etc., contain <u>intellectual property (IP)</u> from many designers and they are manufactured in variety of locations before being finally <u>assembled</u> into the finished product.
- At any of <u>these stages in the supply chain</u>, a malicious component can be inserted into the system.
   → For example, CPU can be correct, but the memory chip is malicious.
- <u>Fingerprinting hardware modules</u> and <u>identifying</u> correct ones, such as through use of PUFs, is one possible defense.



#### > IP Protection and Reverse Engineering

- <u>Security should not be through obscurity</u>, thus the design and hardware of the secure processor architectures <u>should be known</u>.
- Still, in <u>a number of scenarios</u> the designers may want to <u>keep the hardware implementation a secret</u>, e.g., due to fears of others stealing their intellectual property.
- <u>Camouflaged logic, split-manufacturing, and other approaches</u> can help prevent attackers from <u>reverse engineering</u> the design.
- Camouflaged logic aims to prevent one from deducing the circuit design, and behavior, by looking at the physical layout of the transistors.
- Meanwhile, <u>split-manufacturing</u> involves producing a processor chip in two or more foundries, where each one processes only few levels of the design.
- Split-manufacturing research shows how to <u>divide the design into different parts</u> (usually the design is split into back end of line, BEOL, and front end of line, FEOL) and each part is processed by a different foundry such that at <u>a foundry cannot deduce final design</u> based just on the parts it is processing.
- A related topic to **Intellectual Property (IP) Protection** is threats of over-production.
- Ideas of hardware odometers have been presented where new hardware features are used to ensure only legitimate devices can be authenticated.
- Re-use or recycling of devices is dangerous as old, worn-out parts can be sold as new.
- Odometer features can give indication about the age of the integrated circuit chip and whether it is new, or has been used for extended period of time.



#### Side- and Covert-Channel Threats

- Side- and covert-channel attacks can be used to leak the information based on the physical emanations (e.g., power, thermal, electro-magnetic).
- Such attacks can be damaging and used to leak sensitive information typically the goal is to get the encryption key.
- A distinction needs to be made between <u>information leaks due to the design of the logic</u>, most often timing channels, and <u>information leaks due to physical implementation</u>.
- At the architecture level, the logic-related channels should be eliminated, e.g., due to processor caches. → The physical implementation related channels may still remain, e.g., EM channels.

#### ➤ What Secure Processor Architectures Are Not

- Secure processor architectures are not hardware security modules (HSMs) such as IBM CryptoCards.
- <u>HSMs are dedicated</u>, hardware modules that have <u>extra physical security</u> compared to typical processors (and secure processor architectures).
- HSMs may have <u>tamper-resistant and tamper-evident coatings</u> (e.g., <u>the module may try to erase keys and shut down if it detects physical tampering</u>, typically thanks to a wire mesh or other sensors that, when tampered with, signal an intrusion).
- They further may be battery-backed, to ensure power-cycling of the whole system does not affect them (and that they have power to execute any proactive defenses in case of an attack where the rest of the system is shut down).
- Secure processor architectures mimic some HSM features (e.g., memory encryption) but usually do not deploy the more extreme measures (e.g., physical coatings).



#### **▶** What Secure Processor Architectures Are Not (Cont.)

- A distinctive feature of secure processor architectures from HSMs is that they <u>rely on platform</u> <u>features</u> and <u>modify only the architecture and digital logic</u>.
- Secure processor architectures typically are not concerned with physical design, but aim to provide as much security as possible only through the architecture and digital logic level.
- Secure processor architectures are also <u>not security accelerators</u>, such as dedicated devices for speeding up encryption or decryption.
- They almost always have <u>dedicated hardware for acceleration of encryption</u>, <u>hashing</u>, <u>or public-key cryptography</u>.
- These features are used by the secure processor architectures' hardware to speed up the new protections it offers a separate accelerator may still be present on a system if needed, e.g., for high-speed encryption or decryption of network traffic.

#### > Alternatives To Hardware-Based Protections: Homomorphic Encryption

- A <u>theoretical alternative</u> to the myriad of <u>hardware-based security modifications</u>, or need to <u>introduce new hardware architectures</u>, may be <u>Fully Homomorphic Encryption (FHE)</u>.
- In fully homomorphic encryption, operations are performed on the ciphertext and result in the creation of new ciphertext, which can later be decrypted to see the results of the computation.
- Importantly, the new ciphertext does not leak any information about the results, which can only be accessed by an entity with the proper decryption key.
- Currently, fully homomorphic encryption suffers from <u>two practical limitations</u>.



- Alternatives To Hardware-Based Protections: Homomorphic Encryption (Cont.)
  - First Limitation  $\rightarrow$  The operations are <u>very slow</u>, making them <u>impractical</u>.
  - Second Limitation → Code is not protected as the protections only extend to the data.
  - Despite the limitations, with fully homomorphic encryption, the hardware manufacturer is not a TCB anymore in some sense.
  - All the inputs, intermediate data, and outputs are encrypted, so there is no plaintext information anywhere on the system that could leak out.
  - If the hardware manufacturer is trusted, many operations can be done on a secure processor at high speed. → Hardware-Based Protection Approach
  - Any bugs or vulnerabilities could allow sensitive data to leak out, giving motivation of using cryptographic approaches such as FHE that do not depend on trusting the hardware nor the processor manufacturer. → Fully Homomorphic Encryption Approach



#### > Reading Assignment:

Zferer, J., 2018. Principles of secure processor architecture design, ser. Synthesis
Lectures on Computer Architecture. Morgan & Claypool Publishers, 9048, pp.1-175.
 ✓ "Chapter 3: Secure Processor Architectures", Pages 25-42.



## Questions?