

### Lecture Notes

# Chapter 4: Trusted Execution Environments

# CYENG 225: Microcontroller Essentials for Cyber Applications

Instructor: Dr. Shayan (Sean) Taheri Gannon University (GU)



### Chapter 4 Overview

#### > Major Items

- It introduces <u>Trusted Execution Environments (TEEs)</u>.
- It presents high-level description of the protections offered to TEEs by the <u>Trusted</u>
   <u>Computer Base (TCB)</u>, and how the protections can be realized.
- It presents a list of <u>existing academic and commercial secure processor architectures</u>, and the types of TEEs they offer as examples of possible design choices.
- It presents TEE-related <u>assumptions</u>.
- It lists <u>limitations</u> of today's TCBs and the TEEs they create.



#### Protecting Software within Trusted Execution Environments

- **TCB** is the set of hardware and software that is responsible for creating the TEE environment.
- Software executing within a TEE is protected from a range of software and hardware attacks.
- The range of attacks that the software is protected from depends on the threat model of the particular secure processor architecture.
- **The relationships between TCB and TEE are:** 
  - TEE is created by <u>a set of all the components</u> in the TCB, both hardware and software.
  - TCB is trusted to <u>correctly implement</u> the protections.
  - <u>Vulnerability or successful attack</u> on TCB nullifies the TEE protections.
- ➤ Different secure processor architectures focus on <u>protecting Trusted Software Modules (TSMs)</u>, also called <u>Enclaves</u>, while others on protecting <u>VMs</u> or <u>containers</u>.
- ➤ All of the code inside the TEE is given the same set of protections.
- There are no <u>explicit protections</u> that TEE gives to the different parts of the code in the TEE (except for the differentiation of the usual privilege levels, if the TEE contains a whole VM).
- Users need to carefully consider what <u>code runs within the TEE</u>, especially if they use any <u>external</u> <u>libraries or unverified code</u>.



#### Protecting Software within Trusted Execution Environments (Cont.)

- ➤ <u>Protections</u> Offered by the TCB to the TEEs
  - <u>Confidentiality</u> and <u>Integrity</u> are <u>the two main security properties</u> that the TCB of a secure processor architecture aims to provide for a TEE.
  - Confidentiality and integrity protection is from potential attacks by other software components or hardware components which are not in the TCB.

#### > Enforcing Confidentiality through Encryption

- Given the trusted processor chip assumption, and that everything outside of the processor chip is untrusted, symmetric key cryptography should be used to protect data going off chip to prevent hardware attacks.
- The security engine, or other part of the TCB, should encrypt data going out, and decrypt data going in to the chip.

#### > Enforcing Confidentiality through Isolation

- Protected software can be separated through isolation (controlling address translation and mapping) to prevent software attacks.
- Naturally, <u>page tables</u> are a well-known mechanism trolling <u>memory allocation</u>.



#### Protecting Software within Trusted Execution Environments (Cont.)

#### > Enforcing Confidentiality through State Flushing

- State in the processor and elsewhere in the system <u>needs to be flushed to ensure confidentiality</u> from other entities that will later run on the system.
- While not often considered, <u>any buffer or register in the processor</u> can store data related to execution of a TEE.

#### > Enforcing Integrity through Cryptographic Hashing

- In addition to <u>integrity protections</u>, cryptographic hashing should be used <u>to protect data going off</u> <u>chip to prevent hardware attacks</u> and modification to the data.
- All data going off chip (either due to explicit memory operations, or as part of saving and restoring processor state when TEE execution switches between different TEEs) needs to have its integrity protected.

A diagram of a typical processor, with added encryption engine for protecting data going off chip.





#### Examples of Architectures and TEEs

- ➤ Various academic and commercial architectures have explored <u>adding hardware support</u> for <u>securing the executing software at different granularities</u>.
- ➤ The different secure processor architectures mainly focus on protecting TSMs or Enclaves, or whole VMs.
- ➤ In general, one key characteristic of the secure architectures is that there is <u>some shared secret (key)</u> between <u>the TCB and the code</u> running in the TEE, so that the hardware or software of the TCB knows <u>how to decrypt and verify the code and data</u> in the TEE.
- Many of the architectures have concentrated on <u>protecting discrete Trusted Software Modules (TSMs)</u>.
- ➤ More recently, these are also called Enclaves thanks to the popularity of recent SGX extensions introduced by Intel.

A diagram of a typical processor, showing in yellow the different components of the system that usually contain some state which need to be flushed between executions of different software





#### Examples of Architectures and TEEs (Cont.)

#### ➤ Academic Architectures for Protecting TSMs or Enclaves

- <u>eXecute-Only Memory (XOM)</u> has <u>user code stored in memory compartments</u> such that one compartment cannot access another.
- XOM assumes that <u>external memory is not trusted</u> and, as a result, the data leaving the processor chip is <u>encrypted</u>.

#### > Commercial Architectures for Protecting TSMs or Enclaves

- <u>Cell Broadband Engine</u> with its processor vault provides <u>hardware isolated execution environments</u> where code executing on a <u>synergistic processing element (SPE)</u> inside the Cell processor can be protected from the code executing in the rest of the system.
- SPEs are dedicated hardware processing units with associated and dedicated memory.
- The SPE and the memory can be locked out from the rest of the system and the code executing on the SPE can be isolated from even the main processing unit.

#### ➤ Academic and Commercial Architectures for Protecting Whole OSes or VMs

- NoHype introduced the idea of eliminating the hypervisor, while still allowing a number of virtual machines to share the processor.
- Hardware was logically partitioned in NoHype such that each virtual machine obtained its resources on startup, and through the hardware separation mechanisms, one VM could not access resources of other machines.



#### Examples of Architectures and TEEs (Cont.)



A diagram of a typical processor, showing off-chip memory contents being hashed using a hash engine; and need to store the reference hash value and nonce on chip.



#### TCB and TEE Assumptions

- ➤ TEE designs typically involve <u>a number of assumptions</u> according to the following:
- **➤** No Side Effects Assumption
  - Secure processor architectures assume <u>no side effects are visible</u> to the untrusted components whenever protected software is executing.
  - Especially, the system is in some state before protected TEE software runs.
  - Next, the protected software runs, often <u>modifying the system and processor state</u>.
- > Bug-Free Protected Software Assumption
  - The software (code and data) executing within <u>TEE protections</u> is assumed to be <u>bug-free</u>.
  - The goal of <u>any secure processor architectures</u> is <u>to create minimal TCB</u> that realizes a **TEE** <u>within</u> <u>which</u> the protected software <u>resides and executes</u>.
- > Trustworthy TCB Execution Assumption
  - <u>Any vulnerabilities in the TCB</u> can lead to attacks that <u>nullify the security protections</u> offered by the system to the TEE.
  - Especially, <u>problems in hardware state machines</u> controlling the system <u>could be exploited</u> to nullify TEE protections.



#### Limitations of TCBs and TEEs

- → Hardware-protected execution environments are a great way to protect the critical code and computation.
   → However, they come with some limitations and potential pitfalls for the designers and users.
- $\triangleright$  **Each limitation** can be seen as **a research challenge**  $\rightarrow$  To find solutions on how to fix the limitations.
- > Vulnerabilities in the TCB
  - Current designs allow for <u>TCB-resident attacks</u>, where the attacker <u>uses the hardware protections</u> to hide from the rest of the system.
  - Because the SMM (**Ring -2**) is more privileged than operating system or hypervisor (**Ring -1**), it may be impossible for system administrator to get rid of SMM rootkit once it is installed, especially, if there is no way to update or recover the SMM code.

#### > Opaque TCB Execution

- Today, there are often <u>no means of auditing and accessing the code running</u> as part of the TCB, especially <u>code running the "hardware"</u> that is actually implemented as <u>an embedded processor</u>, notably for the security engine. → <u>Reminder</u>: We have Software TCB and Hardware TCB.
- <u>Proprietary code</u> is usually <u>a trade secret</u>, with <u>infrequent updates</u>.
- <u>Code signing</u>, if deployed, <u>further prevents</u> users from themselves <u>updating the code</u>.
- This secrecy introduces type of security through obscurity, and there are well known attacks using the management engine as an attack vector to take over the whole system, e.g., <u>ring -3 rootkits</u>.
- Code running and managing the TCB should be <u>fingerprinted</u>, and possibly <u>authenticated</u>.
- A <u>hash over the TCB</u> code can be computed at load time, by the hardware. → Such hash could be available in <u>a read-only register or memory location</u> once the TEE code is loaded, but before the TEE code is executed.
- Attestation of the TEE could then include attestation of the state of the TCB.



#### Limitations of TCBs and TEEs (Cont.)

#### TEE-based Attacks

- By design, <u>trusted execution environments</u> create <u>a hardware-protected space</u> wherein code can execute safely <u>from outside inspection</u>.
- This creates a number of challenges which, if not addressed, can allow for <u>malicious code to</u> <u>leverage the TEEs as an attack vector</u>, while the hardware features meant to protect TEEs help the attacker from being <u>discovered</u>, or <u>stopped</u>.

#### > TEE Code Bloat

- <u>Code Bloat</u>: Trusted Hardware Complexity or Trusted Software Complexity.
- It is a potential danger.
- As the TEEs are used to perform more and more functionality, there is more and more chance of a bug or vulnerability.
- Over time, researchers and programmers are finding clever ways to put more and more code into the TEEs. → To protect more software elements.



#### > Reading Assignment:

Zferer, J., 2018. Principles of secure processor architecture design, ser. Synthesis
Lectures on Computer Architecture. Morgan & Claypool Publishers, 9048, pp.1-175.
 ✓ "Chapter 4: Secure Processor Architectures", Pages 43-51.



## Questions?