# ECE 260B (WI25) Project Report

Dual Core Machine Learning Accelerator for Attention Mechanism

#### **Team Details**

Team Name: GroupNameGoesHere (team member names/emails/PIDs available in Appendix A)

#### **Code Directory**

All of our code can be found here:

/home/linux/ieng6/ee260bwi25/shchopra/ECE260B Project

All directories referenced in the rest of this document will be subdirectories of this base directory in LinuxCloud. Our project can also be found at the following GitHub repository:

https://github.com/shchopraUCSD/ECE260B Project

#### Please note:

- We first worked in the single\_core directory. Once RTL, synthesis, PNR etc. were done for single\_core, we then created a copy and shifted to dual core directory
- Most of the final code for consideration for this project are in dual\_core directory, unless mentioned otherwise (e.g. single core's fullchip.v and fullchip tb.v, had to be re-defined for dual core).

### Step 1: Single Core RTL, Synthesis, PNR

- RTL can be found in the following subdirectory: dual core/rtl/verilog/
- New instructions were implemented for SFP division and accumulation.
- Synthesis was performed in this directory: dual\_core/synth/synth\_without\_sram (to perform synthesis, the command is dc shell → source run dc.tcl). Note that this excludes SRAMs since we wish to do hierarchical PNR
- Aside: intermediate GLS
  - We also performed a synthesis run with SRAMs in the single\_core/synth/synth\_with\_sram directory (same run command as before) this was done to do GLS (gate-level sim) on a synthesized netlist as an intermediate step (while PNR efforts were ongoing) to fix X-prop bugs in our design. This GLS was done in the single\_core/gls/synth\_with\_sram directory (command: source run\_gui).
- PNR completed .enc file is here: dual core/pnr/core/route.enc
- Final GLS on the PNR netlist was performed in this directory: dual\_core/gls/pnr\_with\_sram\_pnr/ (see the files run\_gui, fullchip\_tb.vcd, xrun.log file for TB result with values matching). Launch command: source run\_gui in this directory
- With our optimizations (more details in Step 5 section) we were able to meet WNS>=0 along with functional correctness in GLS at 1GHz frequency:



GLS Waveform with PNR netlist

### Step 2: Output Normalization

- This is performed in the following file: dual core/rtl/verilog/sfp row.v
- Note that the RTL, PNR, and GLS sims reported in Step 1 already include the output normalization.
- our implementation sends the output of mac\_array to the ofifo, the ofifo then sends a vector (when ready) to the SFP. The SFP then performs the normalization, and stores the normalized vector in pmem. In the TB, we fetch the vectors from pmem, and compare them with expected value vectors (computed in the TB itself).
- The SFP also has a pass-through mode (with a port in sfp\_row.v called pass\_through) that does not perform normalization, and instead passes the vector as it is to PMEM. This is used in the norm\*V calculations.
- Note that the testbench single\_core/rtl/verilog/fullchip\_tb.v runs the design in both Q\*K and norm\*V calculation modes, performs estimated result computations, and then compares the final outputs (by reading them from PMEM) and comparing them with the estimated results. Please refer to the GLS commands with PNR netlist provided in Step-1.

### Step 3: Hierarchical Synthesis & PNR of Single Core

- We implemented two different SRAM modules: dual\_core/rtl/verilog/sram\_w8\_64b.v (for qmem and kmem) and dual\_core/rtl/verilog/sram\_w8\_160b.v (for pmem)
- We then performed synthesis of both of them in the directories dual\_core/synth/synth\_only\_sram\_w8\_64b and dual core/synth/synth only sram w8 160b
- Then, synthesis of the top module core for the single core, excluding the SRAMs' RTL, was performed, in dual core/synth/synth without sram; this netlist was copied to PNR directory
- Then we moved to the PNR steps:
  - PNR of the SRAM submodules were done in dual\_core/pnr/pnr\_sram\_w8\_64b and dual core/pnr/pnr sram w8 160b
  - PNR of the core, done hierarchically, with the SRAMs as submodules (lib files, gds, etc. copied to ./subckt subdirectory)
- The RTL, path to PNR-completed .enc file, and waveform vcd of GLS are the same as Step 1. We achieved WNS>=0 and no DRC errors for SRAMs as well as for the entire single core.
- Note that we actually have two separate PNR runs for single core, one with the core as a top-module, performed in single\_core/pnr/core directory, and another where the core is itself also a submodule, i.e. it exposes its power pins, and also has setMaxRouteLayer set to 7. This is done in the dual\_core/pnr/core directory, and is the one that is finally used for Step-4.
- Running source run\_innovus.tcl inside the innovus command prompt will perform the entire PNR, publish reports, perform DRC checks etc.



Single core PNR netlist result

• The waveform VCD and GLS snapshot of functional correctness have already been described in Step-1 of this document.

### Step 4: Hierarchical Synthesis & PNR of Dual Core

- As mentioned previously, we performed PNR for the single core as a submodule (which itself used the SRAMs as a submodule) and used this single core as a submodule in dual core.
- To simplify controls over the two different clock domains (one per each core) we actually create two clock ports clk1 and clk2 in fullchip.v; both of these are driven by the same clk in the fullchip tb.v testbench
- We implemented two bespoke async FIFOs using gray codes between the two cores to share the sum values, with clk1 and clk2 as the rd\_clk and wr\_clk for the first FIFO, and the other way around for the second FIFO. These shared sum values are used for normalization, and the TB controls the operations for both SFPs in a cycle-accurate manner.
- We chose async FIFOs over req/ack since the individual cores share the sum values frequently. Req/ack requires the
  values to be stable during the handshake, which would require the core to halt. Async FIFOs remove this requirement, and
  are also easier to use as a plug-and-play component given the design constraints.
- A new instruction was created and passed from the TB to control passing the sums between the two SFPs.
- The full RTL code can be found in the dual\_core/rtl/verilog/ directory. In particular, the fullchip.v file is where the two cores and the async FIFO are instanced.
- Synthesis for the dual-core fullchip as the top module (i.e. core not included) was performed in the dual core/synth/synth fullchip dual core subdirectory
- The PNR for dual core was performed in the dual\_core/pnr/dual\_core directory. The final PNR completed file is route.enc, and the PNR can be run by running source run\_innovus.tcl in the innovus prompt. We were able to meet WNS>=0, and 0 DRC/connectivity/geometry violations.



Final Dual Core PNR Result

• GLS for the final dual core was performed with both the synthesis netlist and the PNR netlist, in the directories dual\_core/gls/synth\_dual and dual\_core/gls/pnr\_dual, respectively (source run\_gui). TB was also modified appropriately to compute expected values for dual core. (see file xrun.log in the pnr\_dual directory for results)



GLS with PNR netlist waveform

### Step 5: Optimizations

We performed the following optimizations to our design (all results shown in previous steps already include these):

- RTL
  - We implemented a restoring division algorithm with pipelining in sfp\_custom\_div.v which is used in the sfp\_row.v module
  - Note: for single core, we initially tried multi-cycle path for the SFP division, which was able to meet timing in synthesis but not in PNR. Hence, we switched to the custom division.
  - o Pipelining
    - Custom pipelined multiplication, and pipelining of adder tree inside mac 8in module
    - Adder trees, and the division in sfp row.v were also pipelined
    - Note that without pipelining, we were not able to meet timing even with a relaxed CLK of period 4ns.
  - To simplify timing, we moved the SFP between the OFIFO and the PMEM. That is, once the OFIFO has a vector ready, it passes the vector to the SFP, which performs the normalization, and then writes the normalized vector directly to PMEM.

#### Placement

- We also iterated on the dual core PNR to move around pins so that timing would be met.
- For dual core, the single core instance on the right hand side is flipped about the Y-axis. This is done so that the
  core on the left side is driven by pins on the left side of the chip, and the core on the right side is driven by pins on
  the right side of the chip.
- Output pins are always at the bottom edge, for both single core and dual core.
- Pitch for output pins of single core and output pins of dual core have been matched.

#### Miscellaneous

- We were initially not meeting timing for the dual core, in the clk→Q path for the reg2reg path of single core module output to final dual chip module output. Earlier, there was a direct combinational path from the PMEM instances all the way to the dual core fullchip output pins. To solve this problem, we flopped the PMEM outputs at the single core boundary.
- All synthesis was performed with worst corner libs. Setup timing for dual core was met with WC, and hold timing
  was met with BC. We also achieved 0 DRC/connectivity/geometry errors.

#### Conclusion

We were able to complete the design, meeting timing (both setup and hold) at the target frequency of 1GHz, with IO delays set as 0.2ns throughout. As per the reports, our total chip area is 3101825 um^2.

We also performed power analysis of our design in innovus/voltus, with the VCD from the GLS run that used the PNR netlist of the dual core fullchip. The total power came out to be 7.84 mW. Screenshots are below:



Innovus/Voltus Power Measurement with VCD - Results

### Appendix A: Team Members

Please note: we had already checked with Prof. Kang about having 7 members in our team earlier in the quarter.

| Name             | UCSD email (@ucsd.edu) | PID       |
|------------------|------------------------|-----------|
| Shaurya Chopra   | shchopra               | A69029758 |
| Mayank Kumar     | mak025                 | A69030454 |
| Divyang Wadhwani | dnwadhwani             | A69030133 |
| Navya Jain       | n6jain                 | A69029808 |
| Sidhartha Mishra | simishra               | A69035835 |
| Ishita Chawla    | ichawla                | A69029691 |
| Soumil Paranjpay | sparanjpay             | A69036087 |

## Appendix B: Useful Screenshots



GLS logs for Step-1 with PNR netlist that shows all values matching



GLS with PNR Netlist (Step-4) Log that shows all values matching



Innovus/Voltus Power Measurement with VCD for Dual Core - Setup