# High Level Synthesis Power Issues

#### Virendra Singh

Computer Architecture and Dependable Systems Lab



http://www.ee.iitb.ac.in/~viren/

E-mail: viren@ee.iitb.ac.in



EE-677: Foundations of VLSI CAD



**CADSL** 

Databelh S DFG Sequencing Graph Opérations 2. dépendencies FU Storage FU Place w time 8-space. Scheduling Binding. Steering liveness range. (life time) analysis Register allocation Binding. Steering Logic. St0->St1--State transition -CONTROLLER. > FSM => #State=1

26 Aug 2021

CAD@IITB

**CADSL** 





OPTIMISATION

PPTAS2

1. Area (Cost)

2. Performance.

d. Areat LI-2) Perf.

#### **High Level Synthesis**





#### Objective

- > Area
- > Performance
- Power
- > Reliability



#### Power

- Dynamic Power
- Static Power







- Transitions
- Large fraction of transitions incurred during the circuit operation are unnecessary  $\Leftarrow$
- > Suppressing or eliminating unnecessary transitions









#### Power Reduction Techniques

#### **Techniques**

Clock gating

> Partitioning of circuits

Scheduling – to maximize idle time

> Maximize the sleep time of storage elements









#### Power Reduction Techniques

During the control steps in which functional unit is utilized to perform some operation is said to be active

During other control steps, the functional unit is said to be idle

Register allocation (=

The manner in which register sharing is performed can significantly affect the unnecessary power dissipation (spurious switching) in functional units during their idle cycle





#### Effect of Register Sharing

Ganesh et al [TVLSI, 1999]

**Architectural Model** 

Register Allocation and variable assignment

Effect on switching activity ) =

Spurious switching activities can sometimes be eliminated without increasing the number of registers in synthesized circuit





## Scheduled DFG Left, edge







#### Variable Assignment

| Register | Assignment1      |
|----------|------------------|
| R1       | V1, V7, V11, V13 |
| R2 🗸     | V2, V8, V10, V14 |
| R3       | V3, V5, V9       |
| R4       | V4, V6           |
| R5       | V12              |
| R6       | V15              |

left edge







# Switching Activity Par



| <b>S1</b>  | V1  | *1_  | V2 V15 | *3_//    | V2  |     | X    | V12 | V4 | +1       | V5  |
|------------|-----|------|--------|----------|-----|-----|------|-----|----|----------|-----|
| S2         | V7  | X    | V8     | X        | V8  | V6  | -1   | V3  | V7 | +2       | V8  |
| <b>S</b> 3 | V11 | Х    | V10    | X        | V10 | V11 | -2   | V12 | V9 | +3       | V10 |
| S4         | V13 | *2   | V14    | X        | V14 | V13 | X    |     |    | X        | V14 |
| S5         |     |      |        |          |     |     |      |     |    |          |     |
|            |     | MUL1 |        | mul<br>2 |     |     | Sub1 |     |    | Add<br>1 |     |





#### Alternate Variable Assignment

| Register | Assignment2 |
|----------|-------------|
| R1       | V1, V13     |
| R2       | V2          |
| R3       | V4, V8, V10 |
| R4       | V5, V7, V9  |
| R5       | V12         |
| R6       | V3          |
| R7       | V6, V11     |
| R8       | V14         |
| R9       | V15         |

3 additional Registers.

Overhead.





### **Switching Activity**

| S1 | V1  | *1       | V2  | V15 | *3       | V2 |     | X    | V12 | V4 | +1       | V5  |
|----|-----|----------|-----|-----|----------|----|-----|------|-----|----|----------|-----|
| S2 |     |          |     |     |          |    | V6  | -1   | V3  | V7 | +2       | V8  |
| S3 |     |          |     |     |          |    | V11 | -2   | V12 | V9 | +3       | V10 |
| S4 | V13 | *2       | V14 |     |          |    |     |      |     |    |          |     |
| S5 |     |          |     |     |          |    |     |      |     |    |          |     |
|    |     | MUL<br>1 |     |     | mu<br>I2 |    |     | Add1 |     |    | Add<br>2 |     |





#### Scheduled DFG







#### Variable Assignments ~

left edge

No. extra repulér is needed.

| Register | Assignment1      | Assignment |
|----------|------------------|------------|
| R1       | γ1, ν5, ν7, ν9 . | V1, V9     |
| R2       | V2, V6, V8, V10. | V2, V10    |
| R3       | V3               | V3, V5, V7 |
| R4       | V4               | V4, V6, V8 |

KV5E5NKI

Jouly necessary )





QUIZI. Papsword.





#### Power Management Technique

#### Perfect Power Management{

- For each functional unit fu{
  - for each operation mapped to fu (op){
    - if op is the last operation born in fu return TRUE;
    - for each input variable v<sub>ini</sub> of operation op{
      - tbirthLnext <- birth time of left input of the operation succeeding op on fu
      - tbirthRnext <- birth time of right input of the operation succeeding op on fu
      - SET\_DEATH\_TIME (vin<sub>i</sub>, max (tbirthLnext, tbirthRnext);





#### Power Reduction Techniques

```
• if (LIFETIME (vin<sub>i</sub>) conflicts with lifetime of other variable mapped to the same register) return FALSE;
```

```
    Set multiplexers at fu's input to select vining until max (tbirthL<sub>next</sub>, tbirthR<sub>next</sub>);
    }
```





# Thank You



