# High Level Synthesis Testability

#### Virendra Singh

Computer Architecture and Dependable Systems Lab

Department of Electrical Engineering Indian Institute of Technology Bombay

http://www.ee.iitb.ac.in/~viren/

E-mail: viren@ee.iitb.ac.in



EE-677: Foundations of VLSI CAD







Whenever possible allocate a register to at least one PI or PO. Register allocations
Graph: Resource Binding Herristies.

[Left Edge algorithm] [ Exercise] - Find a solution to allocati Refisters to Variable to improve Observability & controllability

THE THE WAY OF THE PARTY OF THE

02 Sep 2021

CAD@IITB

### **Testability**

#### Objective

- To improve
  - Controllability
  - Observability
- Reduction in sequential depth





### Controllability and Observability







### Sequential Depth







d — e —— left eder)

operation to module.



Var. to leg . 02 Sep 2021

CAD@IITB

Reduce sequential depth from an input register to an output regrister





### Sequential Depth







### Sequential Depth, deg-2.







## Controllability Change the life time



Primary input

non-overlapping. Liveness ronge.



Directly controllable

Not directly controllable

### Observability







Not directly observable



### Sequential Depth Reduction









### Mobility Path





### **Mobility Path**







### Mobility Path Scheduling

```
Mobility_path_scheduling(G){
```

```
    ASAP_scheduling(G);

ALAP_scheduling(G);
    Update_op_slack_and_mobility(G);
    While (unscheduled_op(G) \neq 0){
          P_k = next_min_mobility_path(G);
5.
          partial scheduling(P<sub>k</sub>, G);
6.
          testMP(P<sub>k</sub>, G); /analyze testability on P<sub>k</sub>
7.
8.
```



### Mobility Path Scheduling

```
partial scheduling(P<sub>k</sub>,G){
1. For each (operation o on Pk)
        if (o.earliest = o.latest) // mobility becomes 0
        o.active = o.earliest // assign schedule
3.
4. Update op slack and)mobility(G);
5. While (unscheduled_op (P_k) \neq 0){
        (o, o.ll cycles) = next op with
6.
    _least_no_light_load_cycles(Pk, G);
        o.active = most_preferred_cycle(o.ll_cycles, G);
```





### Thank You



