# Succesive\_Approximation\_Controller\_Report

112061533 潘金生

### A. Objective:

Controller that locks to a specific value by successive approximation.

# B. Experience to be Learnt from this Homework:

To get familiar with the front-end synthesis-based digital design flow(including RTL coding, Testbench development, Simulation, and Synthesis) commonly used in an all-digital timing circuit design

# C. Functionality:

Generate a linear function y=2.4\*x+300, where x is the value of an 8-bit digital code x[7:0]. As a result, y is a value in the range of [300, 912.2]. Try to find a proper value of x so that the value of y is closest to a given target value, target.

# D. Step-by-Step Procedure

#### a. Goal:

Develop a software program in any software language (e.g., C/C++ or Python) that can solve the above problem, using the successive approximation scheme. Verify your program by trying target values of 550 and 800  $\,^{\circ}$ 

#### Execute:

我是使用 python 軟體去完成 successive approximation scheme(sa),我實作了兩個版本,兩個皆由 binary search 去達到目的,第一版本(v1)使用較傳統的 binary seach 方法實作,第二版本(v2)使用課堂上所教的 binary seach 方法帶入硬體的概念去實作。

#### sa vl 程式介紹:

主要分成兩個函數實作:

linear function: 產生 y=2.4\*x+300 目標函數。

#### Find closet x:

- 1. 首先進行初始化參數,將上界定為 255(8bit),下界定為 0, 並把 y 和 target y 其距離先設成無限大(min distance)。
- 2. 進行迴圈判斷如果下界小於上界,則假設 x 為平均數帶入。
- 3. 將假設 x 算出 y 並計算與 target y 差距
- 4. 如果距離小於先前的 min distance, 判斷目前為最好的 x
- 5. 更新上下界。

```
def linear_function(x):
    y = 2.4 * x + 300
    return y
def find_closest_x(target):
    lower_bound = 0
    upper_bound = 255 # 8-bit code
    best_x = None
    min_distance = float('inf') # Initialize to positive infinity
    while lower bound <= upper_bound:</pre>
        x = (lower_bound + upper_bound) // 2
        y = linear_function(x)
        # Calculate the distance between the current y and the target
        distance = abs(y - target)
        if distance < min_distance:</pre>
            min_distance = distance
            best x = x
        if y < target:</pre>
            lower bound = x + 1
            upper\_bound = x - 1
    return best_x
```

圖一 sa\_v1 python code

### sa\_v1 實驗結果:

由下圖可知,在 target value 550 時 x 為 104, target value 800 時 x 為 208。

/python.exe d:/NTHU\_EE\_Master/Master\_class/Master\_degree\_one/timing\_circuit\_design/Lab/Lab\_software/Lab1\_sa\_v1.py
Target Value 550: x = 104
Target Value 800: x = 208

圖二 sa\_v1 實驗結果

### sa v2 程式介紹:

主要分成兩個函數實作:

linear function: 產生 y=2.4\*x+300 目標函數。

Find closet x:

- 1. 首先進行初始化參數, x = 128 相當於 8bits:10000000, 在 創造專門存 shift 的 x temp 為 64 相當於 8bits:01000000
- 2. 進行迴圈判斷當前 x 算出的 y 與 target\_y 大小,決定是否要加或減 x temp

3. 算到最後 1 個 bit 時,需考慮目前是否為最接近 target\_y 的 x,如果與 target 差了大於 1.2 則須考慮目前+1,-1 的問題。

```
def linear_function(x):
    y = 2.4 * x + 300
    return y
def find_closest_x(target):
   x_{temp} = 64
    for i in range(9):
        y = linear_function(x)
            if y==target:
            elif y < target:
               x = x + x_temp
                x = x - x_{temp}
            if (x_temp != 1):
                x_{temp} = x_{temp/2}
                x temp = 1
            min_distance = abs(y-target)
            if (min_distance > 1.2):
                if (y>target):
                    x = x-1
                elif (y<target):
                    x = x+1
    return x
```

圖三 sa\_v2 python code

### sa v2 實驗結果:

由下圖可知,在 target value 550 時 x 為 104,target value 800 時 x 為 208。

```
/python.exe d:/NTHU_EE_Master/Master_class/Master_degree_one/timing_circuit_design/Lab/Lab_software/Lab2_sa_v2.py
Target Value 550: x = 104.0
Target Value 800: x = 208.0
```

圖四 sa\_v2 實驗結果

#### b. Goal:

Convert your software subroutine into a synthesizable RTL code (in Verilog or VHDL). Verify your RTL code with a testbench. Make sure that the results are consistent with those produced by your software program.

#### Execute:

1. Synthesizable RTL code (Verilog):

Verilog 主要實現 successive approximation 的方式是使用 FSM 完成, 我採用 5 個 state 來進行, 分別為 IDLE, CALC, UPDATE, COMP, FINISH。

※ 與軟體不同,2.4以2進制表示為無限循環,因此在硬體運算時, 我們會把他先乘上10,達到準確運算。

IDLE: 初始化參數和等待 enable 訊號,如果 enable=1,則開始進行 successive approximation。

CALC: 更新 count, 判斷 x 產生的 y 和 target 大小,對 x 值更新。
UPDATE: 更新 target\_y 和 x 產生的 y,設置 x\_temp 存 shift 數值,
如 v2 軟體程式碼,在 count<7 時,跳回 CALC,結束後
再跳到 COMP。

COMP: 比較最後 1 個 bits, 判斷 x 產生的 y 最接近 target 的大小。 FINISH: 完成 successive approximation, 設置 done=1。

```
26 always @(*)begin
27
                        case(curr state)
28
                                          IDLE:
                                                            next_state=(enable)?CALC:IDLE;
29
                                          CALC:
                                                            next_state=UPDATE;
30
                                          UPDATE: next_state=(count>7)?COMP:CALC;
                                                            next_state=FINISH;
31
                                          COMP:
32
                                          FINISH: next state=IDLE;
33
                                          default:next state=IDLE;
34
                        endcase
35 end
37 always@(posedge clk)
38 begin
            if (!rst_n) curr_state <= IDLE;
else begin</pre>
curr_state <= next_state;
case(curr_state)
IDLE:
begin
                                       x <= 8'd128;
x_temp <= 8'd64;
count <= 0;
target_y_range <= target_y * 10'd10;
target_y_comp <= 14'd6072;
done <= 1'd0;</pre>
                              end
                              CALC:
begin
                                        end
                              UPDATE:
                                        target y range <= target y * 10'd10;
target y comp <= 5'd24 * x + 12'd3000;
if (count >= 4'd7) x_temp <= 1;
else x_temp <= x_temp>>1;
                              end
                              COMP:
                              begin
                                         if((target\_y\_range > target\_y\_comp) \&\&(target\_y\_range - target\_y\_comp>14'd12)) \  \  x \Leftarrow x-1; \\ else \  if((target\_y\_range<target\_y\_comp) \&\&(target\_y\_comp-target\_y\_range>14'd12)) \  \  x \Leftarrow x+1; \\ 
                               end
                               FINISH:
                              begin
                                                    <= 1'b1:
                              end
                     endcase
            end
```

圖五 sa verilog code

### 2. Testbench:

在 testbench 中,產生週期為 2ns 的 clock 訊號和初始化 rst n 和

enable,在2個clk後,將rst\_n設為1,在兩個clk後,enable設為1和給定target\_y,代表開始進行操作,等到接收到done 時候,在delay 10個clk在開始下一筆操作,在delay一些時間後,完成這次的testbench,另外和產生波型檔。

```
20 initial begin
       clk = 0;
22
       forever begin
23
           #1 clk = (~clk);
24
25 end
26
27 // rst_n
28 initial begin
      rst_n = 0;
       ena\overline{b}le = 0;
      @(posedge clk); @(posedge clk);
31
32
      rst_n = 1;
      @(posedge clk); @(posedge clk);
33
       enable = 1;
34
35
      target_y = 550;
36
      wait(done);
37
      enable = 0;
       repeat(10)
      begin
40
      @(posedge clk);
41
      end
      enable = 1;
target_y = 800;
42
43
44
       wait(done);
45
       enable = 0;
       $display("finish");
46
47
       #150 $finish;
48 end
49
50 // wave
51 initial begin
       // Set the name of the VCD (Value Change Dump) file
53
       $fsdbDumpfile("/home/m112/m112061533/timing/simulation result/sa.fsdb");
       // Set the recorded signal
       $fsdbDumpvars;
```

圖六 sa\_tb code

#### 3. Waveform

波型顯示上述結果和在 target value 550 時 x 為 104, target value 800 時 x 為 208,符合軟體結果。



圖七 sa\_waveform

# c. Goal:

Use a synthesis script to convert your RTL code into a gate-level netlist. Perform gate-level simulation to verify the gate-level netlist again, to ensure that its behavior is identical to your previous RTL code.

#### Execute:

# 1. Description:

在執行 Synthesis 時,發現 clock 不能調太快,否則會遇到 slack 為負的問題,因為有些運算時間太長,因此調整 clock,並驗證是否符合 slack 標準,和觀察 Power 和 Area。

#### 2. Waveform



圖八 sa syn waveform

#### d. Goal:

Report the final gate count, the maximum operating speed (in MHz), and the estimated power consumption in (mW) of your design using Design Compiler Execute:

#### 1. Gate count:

下圖顯示了本次所使用的 cell 和其面積,可以看到 total cell area 為  $3104.640055 um^2$ ,根據講義給的 nand2 area: $2.8224 um^2$ ,因此算出的 final gate count=3104.640055/2.8224=1100.000019。



圖九 area report

### 2. Maximum operating speed:

下圖可以看到本次使用的 clk 週期為 2ns,操作頻率約為

500MHz,在此操作頻率下 slack 還有調整範圍。

因此調整 clk 週期為 1ns,使他 slack 產生負數,因此來算他的最大頻率,最大操作頻率約為 855Mhz。

| data required time | 0.93  |
|--------------------|-------|
| data arrival time  | -1.09 |
|                    |       |
| slack (VIOLATED)   | -0.17 |

圖十 clk 為 1ns timing report

```
************
Report : timing
       -path full
       -delay max
       -max_paths 1
Design : sa
Version: R-2020.09-SP5
Date : Sat Nov 11 22:47:30 2023
Operating Conditions: slow Library: slow
Wire Load Model Mode: top
 Startpoint: target_y_range_reg_3_
            (rising edge-triggered flip-flop clocked by clk)
 Endpoint: x_reg_6_ (rising edge-triggered flip-flop clocked by clk)
 Path Group: clk
 Path Type: max
  data required time
                                                        1.91
  data arrival time
                                                       -1.91
 slack (MET)
                                                        0.00
```

圖十一 clk 為 2ns timing report

#### 3. Power consumption:

預估的 power consumption 約為 0.3984mW。

| Power Group   | Internal<br>Power | Switching<br>Power | Leakage<br>Power | Total<br>Power ( % ) Att |
|---------------|-------------------|--------------------|------------------|--------------------------|
| io pad        | 0.0000            | 0.0000             | 0.0000           | 0.0000 ( 0.00%)          |
| memory        | 0.0000            | 0.0000             | 0.0000           | 0.0000 ( 0.00%)          |
| black box     | 0.0000            | 0.0000             | 0.0000           | 0.0000 ( 0.00%)          |
| clock network | 0.0000            | 0.0000             | 0.0000           | 0.0000 ( 0.00%)          |
| register      | 0.2995            | 7.2518e-03         | 2.3571e+06       | 0.3091 ( 77.57%)         |
| sequential    | 0.0000            | 0.0000             | 0.0000           | 0.0000 ( 0.00%)          |
| combinational | 4.6300e-02        | 3.2876e-02         | 1.0183e+07       | 8.9360e-02 ( 22.43%)     |
| Total         | 0.3458 mW         | 4.0128e-02 mW      | 1.2541e+07 pW    | 0.3984 mW                |

圖十二 power report

# e. Goal:

Generate the layout by running some Automatic Placement and Routing Tool (e.g., SoC Encounter or the like). Report the size of the layout. Perform post-layout simulation or analysis and report again the maximum operating speed

and power consumption. Compare how these results are different from those in pre-layout analysis  $\,^\circ$ 

#### Execute:

# 1. Size of Layout:

從下圖可以看到, Layout 面積約為 74.550\*70.655 um<sup>2</sup>



圖十三 Layout

# 2. Power Consumption:

Power consumption 約為 0.946mW。

```
Total Power

Total Internal Power: 0.70111587 74.1357%

Total Switching Power: 0.23526760 24.8771%

Total Leakage Power: 0.00933656 0.9872%

Total Power: 0.94572003

Ended Static Power Report Generation: (cpu=0:00:00, real=0:00:00, mem(process/total/peak)=1205.22MB/2749.91MB/1205.26MB)

Begin Creating Binary Database
Ended Creating Binary Database: (cpu=0:00:00, real=0:00:00, mem(process/total/peak)=1719.20MB/3528.33MB/1719.21MB)

Output file is .//sa.rpt.
```

圖十四 Power Consumption

### 3. maximum operating speed

本次 APR 操作頻率與 syn 相同, clk 週期為 2ns, 操作頻率約為 500MHz, 經過 testbench 測試,可以發現 clk 週期為 1.8ns, 操作頻率約為 556Mhz。



圖十五 timing report

#### 4. Waveform:

波型顯示上述結果和在 target value 550 時 x 為 104, target value 800 時 x 為 208,符合軟體結果。



圖十六 sa\_apr waveform

### 5. Comments:

可以看到在 APR 之後,產生的功耗明顯增加,且在速度上也有所改變, 因此 synthesis 完如何 APR 是非常需要謹慎且思考的問題,因為需要經 過很多步驟像是 FloorPlan, Placement, CTS, Routing 等等。