# Complementary Synthesis for Pipelined Encoder

Abstract— Complementary synthesis automatically generates an encoder's decoder that recovers the encoder's inputs from its output. However, the generated decoders include duplicated and non-pipelined logic that make it unnecessarily large and slow. On the other hand, many encoders from industrial projects have pipelined structure that can be exploited to overcome these problems.

Thus, we propose a novel algorithm to first find out the encoder's pipeline registers in each pipeline stage, and then characterize all Boolean functions that recover each of these pipeline registers from the registers in the next pipeline stage, and finally characterize the Boolean functions that recover the encoder's input variables from the first pipeline stage.

Experimental results on several complex encoders indicate that this algorithm can always correctly generate the decoders with significantly improved circuit area and speed.

#### I. Introduction

One of the most difficult jobs in designing communication and multimedia chips is to design and verify complex encoder and decoder pairs. The encoder maps its input variables  $\vec{i}$  to its output variables  $\vec{o}$ , while the decoder recovers  $\vec{i}$  from  $\vec{o}$ . Complementary synthesis [12, 10, 11, 9, 5, 6, 13] eases this job by automatically generating a decoder from an encoder, with the assumption that  $\vec{i}$  can always be uniquely determined by a bounded sequence of  $\vec{o}$ . Thus, the decoder's Boolean function can be characterized with the algorithm proposed by Jiang et al. [4] based on Craig interpolant [1].

By studying the structure of many encoders from industrial projects, we find that most of them have a pipeline structure that can be exploited to significantly improve the quality of the generated decoders.

For example, one simple encoder is shown in Figure 1a). It has a pipeline stage with two registers  $r^0$  and  $r^1$ . The two inputs variables  $i^0$  and  $i^1$  are used to compute  $r^0$  and  $r^1$ , while  $r^0$  and  $r^1$  are used to compute the output variables  $\vec{o}$ . According to this structure,  $r^0$  and  $r^1$  can be uniquely determined by  $\vec{o}$ , while  $i^0$  and  $i^1$  can be uniquely determined by  $r^0$  and  $r^1$ . So, a properly designed decoder, often written by human engineers, should be like the one shown in Figure 1b), which recovers  $r^0$  and  $r^1$  from  $\vec{o}$  with combinational logic  $C^2$  and further recovers  $i^0$  and  $i^1$  from  $r^0$  and  $r^1$  with combinational logic  $C^0$  and  $C^1$ .

Such a decoder has the following advantages: **First**,  $C^2$  is shared in recovering  $i^0$  and  $i^1$ , which improves the circuit area. **Second**, the critical path is cut by registers  $r^0$  and  $r^1$ , which improves the circuit speed. **Finally**, the



Fig. 1. The pipelined encoder and its decoders

pipeline structure is preserved, which makes it much more easier to be understood by human.

However, all complementary synthesis algorithms [10, 11, 9, 5, 6, 13] generate the decoder's Boolean function with Jiang's algorithm [4] based on Craig interpolant [1]. As shown in Figure 1c), these Boolean function recover  $i^0$  and  $i^1$  directly from  $\vec{o}$  with two large combinational logic  $C^0 * C^2$  and  $C^1 * C^2$  without any pipeline registers.

Thus, such decoder have the following major shortcomings: **First**, their circuit area are unnecessarily large because the common logic  $C^2$  are hidden deeply in the two large combinational logic  $C^0*C^2$  and  $C^1*C^2$ . It is difficult to factor out  $C^2$ , especially for XOR-rich circuits. **Second**, the decoder is unnecessarily slow because there are no registers to cut its critical path. **Finally**,the decoder's pipeline structure are lost, which make it very difficult to be understood by human engineers.

To overcome these shortcomings, we propose a novel algorithm to first find out the encoder's pipeline registers in each pipeline stage, and then characterize all Boolean functions that recover each of these pipeline registers from the registers in the next pipeline stage, and finally characterize the Boolean functions that recover the encoder's input variables from the first pipeline stage.

Experimental results on several complex encoders, such as PCI Express [8] and Ethernet [3], indicate that this algorithm can always correctly generate the decoder with significantly improved circuit area and speed, and the generated decoder are much more easier to be understood.

The remainder of this paper is organized as follows. Section II introduces the background material; Section III



Fig. 2. The under and over-approximative approaches

infer the pipeline structure, while Section IV characterizes the Boolean function that recovers the input variables and pipeline registers; Sections V and VI present the experimental results and related works; Finally, Section VII sums up the conclusion.

### II. Preliminaries

### A. Propositional satisfiability

The Boolean set is  $\mathbb{B}=\{0,1\}$ . A variables vector is  $\vec{v}=(v,\ldots)$ . The number of variables in  $\vec{v}$  is  $|\vec{v}|$ . If a variable v is a member of  $\vec{v}$ , then we say  $v\in\vec{v}$ ; otherwise  $v\notin\vec{v}$ .  $v\cup\vec{v}$  is the vector containing both v and all members of  $\vec{v}$ .  $\vec{v}/\vec{w}$  is the vector containing all members of  $\vec{v}$  but no member of  $\vec{w}$ .  $\vec{a}\cup\vec{b}$  is the vector with all members of  $\vec{a}$  and  $\vec{b}$ . The set of truth valuations of  $\vec{v}$  is  $[\![\vec{v}]\!]$ , for instance,  $[\![(v_1,v_2)]\!]=\{(0,0),(0,1),(1,0),(1,1)\}$ .

The propositional satisfiability problem(SAT) for a formula F over a variable set V is to find a satisfying assignment  $A:V\to\mathbb{B}$ , so that F can be evaluated to 1. If A exists, then F is satisfiable; otherwise, it is unsatisfiable.

For formulas  $\phi_A$  and  $\phi_B$ , with  $\phi_A \wedge \phi_B$  unsatisfiable, there exists a formula  $\phi_I$  referring only to the common variables of  $\phi_A$  and  $\phi_B$  such that  $\phi_A \Rightarrow \phi_I$  and  $\phi_I \wedge \phi_B$  is unsatisfiable.  $\phi_I$  is the **Craig interpolant** [1] of  $\phi_A$  with respect to  $\phi_B$ , and can be computed with McMillan's algorithm [7].

#### B. Finite state machine

The encoder is modeled by a finite state machine (FSM)  $M = (\vec{s}, \vec{i}, \vec{o}, T)$ , consisting of a state variable vector  $\vec{s}$ , an input variable vector  $\vec{i}$ , an output variable vector  $\vec{o}$ , and a transition function  $T : [\![\vec{s}]\!] \times [\![\vec{i}]\!] \to [\![\vec{s}]\!] \times [\![\vec{o}]\!]$  that computes the next state and output variable vector from the current state and input variable vector.

The behavior of FSM M can be reasoned by unrolling transition function for multiple steps. The state variable  $s \in \vec{s}$ , input variable  $i \in \vec{i}$  and output variable  $o \in \vec{o}$  at the n-th step are respectively denoted as  $s_n$ ,  $i_n$  and  $o_n$ . Furthermore, the state, the input and the output variable vectors at the n-th step are respectively denoted as  $\vec{s}_n$ ,  $\vec{i}_n$  and  $\vec{o}_n$ . A **path** is a state sequence  $(\vec{s}_n, \ldots, \vec{s}_m)$  with  $\exists \vec{i}_j \vec{o}_j (\vec{s}_{j+1}, \vec{o}_j) \equiv T(\vec{s}_j, \vec{i}_j)$  for all  $n \leq j < m$ . A **loop** is a path  $(\vec{s}_n, \ldots, \vec{s}_m)$  with  $\vec{s}_n \equiv \vec{s}_m$ .

C. The halting algorithm to determine if an input variable can be uniquely determined by a bounded sequence of output variable vector

The first halting algorithm [11] iteratively unrolls the transition function. For each iteration, it uses an underapproximative and an over-approximative approaches presented respectively in C.1 and C.2 to determine the answer. We will show in C.3 that these two approaches will eventually converge to a conclusive answer.

# C.1 The under-approximative approach

As shown in Figure 2a), on the unrolled transition functions, an input variable  $i \in \vec{i}$  can be uniquely determined, if there exist three integers p, l and r, such that for any particular valuation of the output sequence  $\langle \vec{o}_p, \ldots, \vec{o}_{p+l+r} \rangle$ ,  $i_{p+l}$  cannot be 0 and 1 at the same time. This is equal to the unsatisfiability of  $F_{PC}(p, l, r)$  in Equation (1).

Here, p is the length of the prefix state transition sequence. l and r are the lengths of the two output sequences  $\langle \vec{o}_{p+1}, \ldots, \vec{o}_{p+l} \rangle$  and  $\langle \vec{o}_{p+l+1}, \ldots, \vec{o}_{p+l+r} \rangle$  used to determine  $i_{p+l}$ . Line 1 of Equation (1) corresponds to the left path in Figure 2, while Line 2 corresponds to the right path in Figure 2. These two paths are of the same length. Line 3 forces these two paths' output sequences to be the same, while Line 4 forces their  $i_{p+l}$  to be different.

According to Equation (1), for  $p' \ge p$ ,  $l' \ge l$  and  $r' \ge r$ , the clause set of  $F_{PC}(p', l', r')$  is a super set of  $F_{PC}(p, l, r)$ .

**Algorithm 1:** CheckUniqueness(i): The halting algorithm to determine whether  $i \in \vec{i}$  can be uniquely determined by a bounded sequence of output variable vector  $\vec{o}$ 

**Input**: The input variable  $i \in \vec{i}$ .

**Output**: whether  $i \in \vec{i}$  can be uniquely determined by  $\vec{o}$ , and the value of p, l and r.

```
1 p:=0; \ l:=0; \ r:=0;
2 while 1 do
3 | p++; \ l++; \ r++;
4 | if F_{PC}(p,l,r) is unsatisfiable then
5 | return (1, p, l, r);
6 | else if F_{LN}(p,l,r) is satisfiable then
7 | return (0, p, l, r);
```

So, the bounded proof of  $F_{PC}(p, l, r)$ 's unsatisfiability can be generalized to unbounded cases.

**Proposition 1** If  $F_{PC}(p,l,r)$  is unsatisfiable, then  $i_{p+l}$  can be uniquely determined by  $\langle \vec{o}_p, \dots, \vec{o}_{p+l+r} \rangle$  for all larger p, l and r.

### C.2 The over-approximative approach

For  $F_{PC}(p,l,r)$  presented in last subsection, there are two possibilities:

- 1.  $i_{p+l}$  can be uniquely determined by  $\vec{o}_p, \dots, \vec{o}_{p+l+r} >$  for some p, l and r;
- 2.  $i_{p+l}$  can't be uniquely determined by  $\langle \vec{o}_p, \dots, \vec{o}_{p+l+r} \rangle$  for any p, l and r at all.

If it is the 1st case, then by iteratively increasing p, l and r,  $F_{PC}(p, l, r)$  will eventually become unsatisfiable. But if it is the 2nd case, this method will never terminate.

So, to obtain a halting algorithm, we need to distinguish these two cases. One such solution is shown in Figure 2b), which is similar to Figure 2 but with three additional constraints used to detect loops on the three state sequences  $\langle \vec{s}_0, \ldots, \vec{s}_p \rangle, \langle \vec{s}_{p+1}, \ldots, \vec{s}_{p+l} \rangle$  and  $\langle \vec{s}_{p+l+1}, \ldots, \vec{s}_{p+l+r} \rangle$ . It is formally defined in Equation (2) with the last three lines corresponding to the three new constraints used to detect loops.

$$F_{LN}(p, l, r) := \begin{cases} F_{PC}(p, l, r) \\ \wedge \bigvee_{x=0}^{p-1} \bigvee_{y=x+1}^{p} \{\vec{s}_{x} \equiv \vec{s}_{y} \wedge \vec{s'}_{x} \equiv \vec{s'}_{y}\} \\ \wedge \bigvee_{x=p+1}^{p+l-1} \bigvee_{y=x+1}^{p+l} \{\vec{s}_{x} \equiv \vec{s}_{y} \wedge \vec{s'}_{x} \equiv \vec{s'}_{y}\} \\ \wedge \bigvee_{x=p+l+1}^{p+l+r-1} \bigvee_{y=x+1}^{p+l+r} \{\vec{s}_{x} \equiv \vec{s}_{y} \wedge \vec{s'}_{x} \equiv \vec{s'}_{y}\} \end{cases}$$

$$(2)$$

When  $F_{LN}(p,l,r)$  is satisfiable, then  $i_{p+l}$  can't be uniquely determined by  $\langle \vec{o}_p, \dots, \vec{o}_{p+l+r} \rangle$ . More importantly, by unrolling these three loops, we can generalize

the satisfiability of  $F_{LN}(p,l,r)$  to all larger  $p,\ l$  and r. This means:

**Proposition 2** If  $F_{LN}(p,l,r)$  is satisfiable, then  $i_{p+l}$  cannot be uniquely determined by  $\langle \vec{o}_p, \dots, \vec{o}_{p+l+r} \rangle$  for all larger p, l and r.

Please refer to [11] for more detail of this.

### C.3 The full algorithm

With Propositions 1 and 2, we can generalize their bounded proof to unbounded cases. This leads to the halting Algorithm 1 that search for p, l and r that enable an input variable  $i_{p+l}$  to be uniquely determined by the output sequence  $\langle \vec{o}_p, \ldots, \vec{o}_{p+l+r} \rangle$ :

- 1. On the one hand, if there exists such p, l and r, then let p' := max(p, l, r), l' := max(p, l, r) and r' := max(p, l, r). From Propositions 1, we know that  $F_{PC}(p', l', r')$  is unsatisfiable. So eventually  $F_{PC}(p, l, r)$  will become unsatisfiable in Line 4;
- 2. On the other hand, if there doesn't exist such p, l and r, then eventually p, l and r will be larger than the encoder's longest path without loop, which means that there will be three loops in  $\langle \vec{s}_0, \ldots, \vec{s}_p \rangle, \langle \vec{s}_{p+1}, \ldots, \vec{s}_{p+l} \rangle$  and  $\langle \vec{s}_{p+l+1}, \ldots, \vec{s}_{p+l+r} \rangle$ . This will make  $F_{LN}(p, l, r)$  satisfiable in Line 6.

Both cases will lead to this Algorithm's termination. Please refer to [11] for more detail of this algorithm's correctness and termination proof.

#### III. Inferring the encoder's pipeline structure

# A. A general model for the encoder

As shown in Figure 3, we assume that the encoder have n pipeline stages. If we take the combinational logic block  $C^j$  as a function, then this encoder can be represented by the following equations.

$$\begin{array}{rcl}
s\vec{t}g^{0} & := & C^{0}(\vec{i}) \\
s\vec{t}g^{j} & := & C^{j}(s\vec{t}g^{j-1}) & 1 \le j \le n-1 \\
\vec{o} & := & C^{n}(s\vec{t}g^{n-1})
\end{array} \tag{3}$$

Thus, each  $C^j$  can be seen as a small encoder that computes  $s\vec{t}g^j$  or  $\vec{o}$  from  $s\vec{t}g^{j-1}$  or  $\vec{i}$ .



Fig. 3. A general structure of the encoder

# **Algorithm 2:** RemoveRedundancy(p, l, r)

1 for 
$$r':=r \to 0$$
 do  
2 if  $r'\equiv 0$  or  $F_{PC}(p,l,r'-1)$  is satisfiable for some  $i\in \vec{i}$  then  
3 break

### 4 return r'

### B. Inferring p, l and r

Before inferring the pipeline stages, we first apply Algorithm 1 to infer the value of p, l and r that can make the output sequence  $\langle o_p, \ldots, o_{p+l+r} \rangle$  uniquely determine all  $i \in \vec{i}_{p+l}$ .

As there are more than one  $i \in \vec{i}$ , we need to apply Algorithm 1 for each  $i \in \vec{i}$  to get the p, l and r for each of them.

And then we set the final p,l and r to be the maximal p,l and r of all  $i \in \vec{i}$  respectively. According to Equation 1, these values of p,l and r can indeed make the output sequence  $< o_p, \ldots, o_{p+l+r} >$  uniquely determine all  $i_{p+l} \in \vec{i}_{p+l}$ .

### C. Minimizing r and l

As Algorithm 1 increases p, l and r simultaneously, there may be some redundancy in the value of l and r. So we need to first minimize r in Algorithm 2

In Line 2, when  $F_{PC}(p, l, r'-1)$  is satisfiable, then r' is the last one that makes it unsatisfiable, we return it directly. On the other hand, when  $r' \equiv 0$ ,  $F_{PC}(p, l, 0)$  must have been tested in the last iteration, and the result must be unsatisfiable. In this case we return 0.

Now, we have a minimized r from Algorithm 2, which can make  $\vec{i}_{p+l}$  to be uniquely determined by  $\langle \vec{o}_p, \dots, \vec{o}_{p+l+r} \rangle$ .

We further require that

- 1. As shown in Figure 4, l can be reduced to 0, which means  $\vec{i}_p$  can be uniquely determined by  $\langle \vec{o}_p, \dots, \vec{o}_{p+r} \rangle$ , that is, the set of future outputs.
- 2. The above mentioned output sequence  $\langle \vec{o}_p, \dots, \vec{o}_{p+r} \rangle$  can be further reduced to  $\vec{o}_{p+r}$ . This means  $\vec{o}_{p+r}$  is the only output vector needed to recover the input vector  $\vec{i}_p$ .

Checking these two requirements equals to checking the unsatisfiability of the following equation.

$$F'_{PC}(p,r) := \begin{cases} & \bigwedge_{m=0}^{p+r} \{ (\vec{s}_{m+1}, \vec{o}_m) \equiv T(\vec{s}_m, \vec{i}_m) \} \\ & \bigwedge_{m=0}^{p+r} \{ (\vec{s'}_{m+1}, \vec{o'}_m) \equiv T(\vec{s'}_m, \vec{i'}_m) \} \\ & \bigwedge_{m=0}^{p+r} \{ (\vec{s'}_{m+1}, \vec{o'}_m) \equiv T(\vec{s'}_m, \vec{i'}_m) \} \\ & \bigwedge_{m=0}^{p+r} \vec{o}_{p+r} \equiv \vec{o'}_{p+r} \\ & \bigwedge_{m=0}^{p+r} \vec{o}_{m+1} = \vec{o}_{m+1} \end{cases}$$

$$(4)$$



Fig. 4. Recovering input with reduced output sequence

This equation seems much stronger than the general requirement in Equation (1). But we will show in experimental results that they are always fulfilled.

### D. Inferring pipeline stages

Now, with the inferred p and r, we need to generalize  $F'_{PC}$  in Equation (4) to the following new formula that can determine whether a particular variable v at step j can be uniquely determined by a vector  $\vec{w}$  at step k. Now v and  $\vec{w}$  can be either input, registers or output variables.

Obviously, when  $F_{PC}''(p,r,v,j,\vec{w},k)$  is unsatisfiable,  $\vec{w}_k$  can uniquely determine  $v_j$ .

The last pipeline stage  $s\vec{t}g^{n-1}$  is exactly the set of registers  $s \in \vec{s}$  that can be uniquely determined at the p+r-th step by  $\vec{o}$ . With Equation (5), it can be formally defined as:

$$s\vec{t}g^{n-1} := \left\{ s \in \vec{s} \mid \begin{array}{l} F_{PC}''(p,r,s,p+r,\vec{o},p+r) \\ is \ unsatisfiable \end{array} \right\} \quad (6)$$

And the second to last pipeline stage  $s\vec{t}g^{n-2}$  is exactly the set of registers  $s \in \vec{s}/s\vec{t}g^{n-1}$  that can be uniquely determined at the p+r-1-th step by  $s\vec{t}g^{n-1}$  at p+r-th step.

$$s\vec{t}g^{n-2} := \left\{ s \in \vec{s}/s\vec{t}g^{n-1} \mid F_{PC}^{"}(p,r,s,p+r-1,s\vec{t}g^{n-1},p+r) \right\}$$

$$is unsatisfiable$$

$$(7)$$

Similarly, we can recursively defined  $s\vec{t}g^j$  below, where  $0 \le j \le n-2$ :

$$S := \vec{s} / \bigcup_{j < k \le n-2} s \vec{t} g^k$$

$$D := (n-2) - (p+r-1)$$
(8)

$$\begin{aligned}
s \vec{t} g^j &:= \\ \left\{ s \in S \mid F_{PC}^{"}(p, r, s, j - D, s \vec{t} g^{j+1}, j - D + 1) \\ & is \ unsatisfiable \end{aligned} \right\} \quad (9)$$

With Equation (6) and (9), all the pipeline stages can now be inferred.

# IV. CHARACTERIZING THE BOOLEAN FUNCTION OF INPUT VARIABLES AND PIPELINE REGISTERS

A. Characterizing the Boolean function of the last pipeline stage

According to Equation (6), every registers  $s \in s\vec{t}g^{n-1}$  can be uniquely determined by  $\vec{o}$  at the p+r-th step, that is,  $F_{PC}''(p,r,s,p+r,\vec{o},p+r)$  is unsatisfiable.

 $F_{PC}''(p,r,s,p+r,\vec{o},p+r)$  can be partitioned into the following two formulas:

$$\phi_A := \begin{cases} & \bigwedge_{m=0}^{p+r} \{ (\vec{s}_{m+1}, \vec{o}_m) \equiv T(\vec{s}_m, \vec{i}_m) \} \\ & \land & s_{p+r} \equiv 1 \end{cases}$$
 (10)

$$\phi_{B} := \begin{cases} & \bigwedge_{m=0}^{p+r} \{ (\vec{s'}_{m+1}, \vec{o'}_{m}) \equiv T(\vec{s'}_{m}, \vec{i'}_{m}) \} \\ & \bigwedge & \vec{o}_{p+r} \equiv \vec{o'}_{p+r} \\ & \bigwedge & s'_{p+r} \equiv 0 \end{cases}$$

$$(11)$$

As  $F_{PC}''(p,r,s,p+r,\vec{o},p+r)$  equals to  $\phi_A \wedge \phi_B$ , so  $\phi_A \wedge \phi_B$  is unsatisfiable. And the common variables of  $\phi_A$  and  $\phi_B$  is  $\vec{o}_{p+r}$ .

According to [4], a Craig interpolant  $\phi_I$  of  $\phi_A$  with respect to  $\phi_B$  can be constructed, which refer only to  $\vec{o}_{p+r}$ , and covers all the valuation of  $\vec{o}_{p+r}$  that can make  $s_{p+r} \equiv 1$ . At the same time,  $\phi_I \wedge \phi_B$  is unsatisfiable, which means  $\phi_I$  covers nothing that can make  $s_{p+r} \equiv 0$ .

Thus,  $\phi_I$  can be used as the decoder's Boolean function that recovers  $s \in \vec{stg}^{n-1}$  from  $\vec{o}$ .

B. Characterizing the Boolean function of the other pipeline stages

Similar to last subsection, we can partition the unsatisfiable formula  $F_{PC}''(p,r,s,j-D,s\vec{tg}^{j+1},j-D+1)$  in Equation (9) into the following two equations:

$$\phi_A := \begin{cases} & \bigwedge_{m=0}^{p+r} \{ (\vec{s}_{m+1}, \vec{o}_m) \equiv T(\vec{s}_m, \vec{i}_m) \} \\ & \wedge & s_{j-D} \equiv 1 \end{cases}$$
 (12)

$$\phi_{B} := \begin{cases} & \bigwedge_{m=0}^{p+r} \{ (\vec{s'}_{m+1}, \vec{o'}_{m}) \equiv T(\vec{s'}_{m}, \vec{i'}_{m}) \} \\ & \bigwedge & \vec{s}_{j-D+1} \equiv \vec{s'}_{j-D+1} \\ & \wedge & s'_{j-D} \equiv 0 \end{cases}$$
(13)

Again, a Craig interpolant  $\phi_I$  of  $\phi_A$  with respect to  $\phi_B$  can be constructed, and used as the decoder's Boolean function that recovers  $s \in s\vec{t}g^j$  from  $s\vec{t}g^{j+1}$ .

C. Characterizing the Boolean function of the encoder's input variables

#### V. Experimental Results

### VI. RELATED PUBLICATIONS

The first complementary synthesis algorithm was proposed by [12]. It checks the decoder's existence by iteratively increasing the bound of unrolled transition function sequence, and generates the decoder's Boolean function by enumerating all satisfying assignments of the decoder's output. Its major shortcomings are that it may not halt and that it has large runtime overhead in building the decoder.

The halting problem was independently tackled in [11] and [5] by searching for loops in the state sequence, while the runtime overhead problem was addressed in [9, 5] by interpolant [7].

[9] automatically inferred an assertion for configuration pins, which can lead to the decoder's existence.

[13] takes the encoder's initial states into consideration with property directed reachability analysis [2], so that the encoder's infinite history can be used to generate the decoder's output. This algorithm can handle some encoders that cannot be handled by the state-of-the-art algorithms.

### VII. CONCLUSIONS

In this paper, we propose, the first algorithm that can handle pipelined encoders. Experimental results on several complex encoders, such as PCI Express [8] and Ethernet [3], indicate that this algorithm can always correctly infer the encoder's pipeline structure, and generate the Boolean functions for the pipeline registers and input variables. Furthermore, the circuit area and speed are significantly improved, and the generated decoder's structure are much more easier to be understood.

### References

- [1] W. Craig. Linear reasoning: A new form of the herbrand-gentzen theorem. *The Journal of Symbolic Logic*, 22(3):250–268, Sept. 1957.
- [2] N. Eén, A. Mishchenko, and R. K. Brayton. Efficient implementation of property-directed reachability. In Proceedings of the International Conference on Formal Methods in Computer-Aided Design, FMCAD 2011, FMCAD '11, pages 125–134, Austin, TX, USA, 2011. FMCAD Inc.
- [3] IEEE. Ieee standard for ethernet section fourth, 2012.
- [4] W.-L. H. Jie-Hong Roland Jiang, Hsuan-Po Lin. Interpolating functions from large boolean relations. In Proceedings of 2009 International Conference on Computer-Aided Design, ICCAD '09, pages 779–784. IEEE, 2009.
- [5] H.-Y. Liu, Y.-C. Chou, C.-H. Lin, and J.-H. R. Jiang. Towards completely automatic decoder synthesis. In Proceedings of the 2011 International Conference on Computer-Aided Design, ICCAD 2011, ICCAD '11, pages 389–395, San Jose, CA, USA, 2011. IEEE Press.
- [6] H.-Y. Liu, Y.-C. Chou, C.-H. Lin, and J.-H. R. Jiang. Automatic decoder synthesis: Methods and case studies. *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems*, 31(9):31:1319–31:1331, September 2012.
- [7] K. L. McMillan. Interpolation and sat-based model checking. In F. S. Warren A. Hunt Jr., editor, Computer Aided Verification, 15th International Conference, CAV 2003, volume 2725 of Lecture Notes in Computer Science, pages 1–13. Springer-Verlag, Berlin Heidelberg, 2003.
- [8] PCI-SIG. Pci express base 2.1 specification, 2009.
- [9] S. Shen, Y. Qin, K. Wang, Z. Pang, J. Zhang, and S. Li. Inferring assertion for complementary synthesis. *IEEE Transactions on Computer-Aided Design* of Integrated Circuits and Systems, 31(8):31:1288– 31:1292, August 2012.
- [10] S. Shen, Y. Qin, K. Wang, L. Xiao, J. Zhang, and S. Li. Synthesizing complementary circuits automatically. *IEEE Transactions on Computer-Aided Design* of *Integrated Circuits and Systems*, 29(8):29:1191– 29:1202, August 2010.
- [11] S. Shen, Y. Qin, L. Xiao, K. Wang, J. Zhang, and S. Li. A halting algorithm to determine the existence of the decoder. *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems*, 30(10):30:1556–30:1563, October 2011.

- [12] S. Shen, J. Zhang, Y. Qin, and S. Li. Synthesizing complementary circuits automatically. In Proceedings of the 2009 International Conference on Computer-Aided Design, ICCAD '09, pages 381–388, San Jose, CA, USA, 2009. IEEE Press.
- [13] K.-H. Tu and J.-H. R. Jiang. Synthesis of feed-back decoders for initialized encoders. In Proceedings of the 50th Annual Design Automation Conference, DAC 2013, DAC '13, pages 1–6, Austin, TX, USA, 2013. ACM Press.