# **Inferring Assertion for Complementary Synthesis**

# **ABSTRACT**

Complementary synthesis can automatically synthesize the decoder circuit of an encoder. However, its user needs to manually specify an assertion on some configuration pins to prevent the encoder from reaching the non-working states. To avoid this tedious job, we propose an automatic approach to infer this assertion.

First, we propose a halting algorithm that can decide the existence of the decoder for every particular assertion. Second, for every invalid value of configuration pins that leads to the non-existence of the decoder, we use cofactoring and Craig interpolation to infer a new formula, which covers a larger set of such invalid values. This second step is repeated until all invalid values are covered by these inferred formulas. Finally, we obtain the final assertion by anding the inverses of all these inferred formulas. The decoder exists if and only if this final assertion is still satisfiable.

To illustrate its usefulness, we have run our algorithm on several complex encoder circuits, including PCI-E and Ethernet. Experimental results show that our algorithm can always infer assertions for them.

#### **Categories and Subject Descriptors**

B.5.2 [REGISTER-TRANSFER-LEVEL IMPLEMEN-TATION]: Design Aids—Automatic synthesis; B.4.4 [ IN-PUT/OUTPUT AND DATA COMMUNICATIONS]: Performance Analysis and Design Aids—Formal models

#### **General Terms**

Algorithms, Design, Theory, Verification

## **Keywords**

Complementary Synthesis, Inferring Assertion, Cofactoring, Craig Interpolation

#### 1. INTRODUCTION

Permission to make digital or hard copies of all or part of this work for personal or classroom use is granted without fee provided that copies are not made or distributed for profit or commercial advantage and that copies bear this notice and the full citation on the first page. To copy otherwise, to republish, to post on servers or to redistribute to lists, requires prior specific permission and/or a fee.

ICCAD '11 San Jose, CA USA Copyright 2011 ACM 978-1-60558-800-1/09/11 ...\$10.00. One of the most difficult jobs in designing communication and multimedia chips is to design and verify the complex complementary circuit pair  $(E,E^{-1})$ , in which the encoder E transforms information into a format suitable for transmission and storage, while its complementary circuit(or decoder)  $E^{-1}$  recovers this information.

In order to facilitate this job, the complementary synthesis algorithm[1, 2] is proposed to automatically synthesize the decoder circuit of an encoder, by checking whether the encoder's input letter can be uniquely determined by its output sequence. Such encoder circuits normally have several modes, each of which corresponds to a non-overlapped state set:

- 1. One of the most important modes is the working mode, in which the encoder encodes its input letters. So the encoder's input letter can be determined by its output sequence, which leads to the existence of its decoder.
- 2. On the other hand, the encoder still has many other non-working modes, such as the testing and sleep mode, in which the encoder, respectively, processes test commands, or just does nothing. In these modes, the encoder's input letter can't be determined by its output sequence, which leads to the non-existence of its decoder.

Thus, the user of complementary synthesis needs to manually specify an assertion that asserts constant values on some configuration pins, to prevent the encoder from reaching those non-working states.

To avoid this tedious job of manually specifying assertion, we propose an automatic approach to infer this assertion:

- 1. **First**, we propose a halting algorithm that decides the existence of the decoder for every particular assertion.
- 2. **Second**, for every invalid value of configuration pins that leads to the non-existence of the decoder, we use cofactoring[3] and Craig interpolation[4] to infer a new formula, which covers a larger set of such invalid values. This second step is repeated until all invalid values are covered by these inferred formulas.
- 3. **Finally**, we obtain the final assertion by anding the inverses of all these inferred formulas. The decoder exists if and only if this final assertion is still satisfiable.

We have implemented our algorithm in the OCaml language, and solved the generated SAT instances with the

Minisat solver[8]. The benchmark set includes several complex encoders from industrial projects (e.g., PCI-E[9] and Ethernet[10]). Experimental results show that our algorithm can always infer assertions for them.

This paper's contribution is: We propose the first fully automatic algorithm to infer assertion for complementary synthesis.

The remainder of this paper is organized as follows. Section 2 introduces background materials. Section 3 presents the overall framework of our algorithm and the proof of its correctness, while Section 4 and 5 discuss how to infer a new formula covering the invalid value of configuration pins, and how to minimize the parameter value discovered. Section 6 and 7 present experimental results and related work. Finally, Section 8 concludes with a note on future work.

#### 2. PRELIMINARIES

# 2.1 Propositional satisfiability

The Boolean value set is denoted as  $B = \{0, 1\}$ . For a Boolean formula F over a variable set V, the propositional satisfiability problem(abbreviated as SAT) is to find a satisfying assignment  $A: V \to B$ , so that F can be evaluated to 1. If such a satisfying assignment exists, then F is satisfiable; otherwise, it is unsatisfiable. A computer program that decides the existence of such a satisfying assignment is called a SAT solver, such as Zchaff[5], Grasp[6], Berkmin[7], and MiniSAT[8].

Normally, a SAT solver requires the formula to be represented in the conjunctive normal form(CNF), in which a formula is a conjunction of its clause set, and a clause is a disjunction of its literal set, and a literal is a variable or its negation. A formula in the CNF format is also called a SAT instance,

#### 2.2 Cofactoring

For a Boolean function  $f: B^n \to B$ , we use supp(f) to denote its support set  $\{v_1 \dots v_n\}$ . According to [3], the positive and negative cofactors of  $f(v_1 \dots v_n)$  with respect to variable v are  $f_v = f(v_1 \dots v_n)$  and  $f_{\overline{v}} = f(v_1 \dots v_n)$ , respectively. Cofactoring is the action that applies 0 or 1 to v to get  $f_v$  or  $f_{\overline{v}}$ .

#### 2.3 Craig interpolation

Craig[4] had proved the following theorem:

**Theorem** 1 (CRAIG INTERPOLATION THEOREM). Given two first order logic formulas  $\phi_A$  and  $\phi_B$ , with  $\phi_A \wedge \phi_B$  unsatisfiable, there exists a formula  $\phi_I$  referring only to the common variables of  $\phi_A$  and  $\phi_B$  such that  $\phi_A \to \phi_I$  and  $\phi_I \wedge \phi_B$  is unsatisfiable. The formula  $\phi_I$  is referred to as the interpolant of  $\phi_A$  with respect to  $\phi_B$ .

In the remainder of this paper, we will focus on the Boolean propositional logic only, and use the algorithm proposed by McMillan[11] to generate interpolants from the proof of unsatisfiability, which is generated by MiniSAT[8].

# 2.4 Recurrence diameter

A circuit can be modeled by a Mealy finite state machine [12].

Definition 1. Mealy finite state machine is a 5-tuple  $M=(S,s_0,I,O,T)$ , consisting of a finite state set S, an initial state  $s_0 \in S$ , a finite set of input letters I, a finite set of output letters O, a transition function  $T:S \times I \to S \times O$  that computes the next state and output letter from the current state and input letter.

We denote the state, the input letter and the output letter at the n-th cycle respectively as  $s_n$ ,  $i_n$  and  $o_n$ . We further denote the sequence of state, input letter and output letter from the n-th to the m-th cycle respectively as  $s_n^m$ ,  $i_n^m$  and  $o_n^m$ . A **path** is a state sequence  $s_n^m$  with  $\exists i_j o_j (s_{j+1}, o_j) \equiv T(s_j, i_j)$  for all  $n \leq j < m$ . A **loop** is a path  $s_n^m$  with  $s_n \equiv s_m$ .

Kroening et al. [13] defined the **state variables recurrence diameter** with respect to M, denoted by rrd(M), as the longest path without loop in M starting from an initial state.

In this paper, we define a similar concept: the **uninitialized state variables recurrence diameter** with respect to M, denoted by uirrd(M), as the longest path without loop in M.

$$uirrd(M) \stackrel{def}{=} \max\{i | \exists s_0 \dots s_i i_0 \dots i_i o_0 \dots o_i :$$

$$\bigwedge_{j=0}^{i-1} (s_{j+1}, o_j) \equiv T(s_j, i_j) \wedge \bigwedge_{j=0}^{i-1} \bigwedge_{k=j+1}^{i} s_j \neq s_k \}$$

$$(1)$$

The only difference between these two definitions is that our *uirrd* does not consider the initial state. These definitions are only used in proving our theorems below. Our algorithm does not need to compute these diameters.

# 2.5 The original algorithm to determine the existence of the decoder

The complementary synthesis algorithm[1] includes two steps: determining the existence of the decoder and characterizing its Boolean function. We will only introduce the first step here.

To model the encoder with configuration pins, we extend the traditional definition of Mealy finite state machine [12]:

Definition 2. Mealy finite state machine with configuration is a 6-tuple  $M=(S,s_0,I,C,O,T)$ , consisting of a finite state set S, an initial state  $s_0\in S$ , a finite set of input letters I, a finite set of configuration letters C, a finite set of output letters O, and a transition function  $T:S\times I\times C\to S\times O$  that computes the next state and the output letter from the current state, the input letter and the configuration letter.

As shown in Figure 1, as well as in the remainder of this paper, the state is represented as a gray round corner box, and the transition function T is represented as a white rectangle.

We denote the configuration letter at the *n*-th cycle as  $c_n$ . We further denote the sequence of configuration letter from the *n*-th to the *m*-th cycle as  $c_n^m$ .

Definition 3. An assertion(or a formula) on configuration pins is a configuration letter set R. For a configuration letter c, R(c) means  $c \in R$ . If R(c) holds, we also say that R covers c.



Figure 1: Mealy finite state machine with configuration

As shown in Figure 2, a sufficient condition for the existence of  $E^{-1}$  is, there exist three parameters p, d and l, so that  $i_n$  of E can be uniquely determined by the output sequence  $o_{n+d-l}^{n+d-1}$ . d is the relative delay between  $o_{n+d-l}^{n+d-1}$  and  $i_n$ , while l is the length of  $o_{n+d-l}^{n+d-1}$ , and p is the length of the prefix path used to rule out some unreachable states. This condition is formally defined below:

Definition 4. Parameterized Complementary Condition (PC): For encoder E, assertion R, and three integers p,d and l,  $E \vDash PC(p,d,l,R)$  holds if

- 1.  $i_n$  can be uniquely determined by  $o_{n+d-1}^{n+d-1}$  on  $s_{n-p}^{n+d-1}$ .
- 2. The assertion R covers all  $c_x$ , where  $n-p \le x \le n+d-1$ .

This equals the unsatisfiability of  $F_{PC}(p,d,l,R)$  in Equation (2). We further define  $E \models PC(R)$  as  $\exists p,d,l : E \models PC(p,d,l,R)$ .



Figure 2: The parameterized complementary condition

The 2nd to 5th lines of Equation (2) correspond to Condition 1 of Definition 4. The 2nd and the 3rd lines of Equation (2) correspond respectively to two paths of E. The only difference between them is that a prime is appended to every variable in the 3rd line. The 4th line forces the output sequences of these two paths to be the same, while the 5th line forces their input letters to be different.

At the same time, the last three lines of Equation (2) correspond to Condition 2 of Definition 4. The 6th and the 7th lines constrain that all configuration letters are equal to c, while the last line constrains c to be covered by R.

The algorithm based on checking  $E \models PC(R)[1, 2]$  just enumerates all combinations of p,d and l, from small to large, until  $F_{PC}(p,d,l,R)$  becomes unsatisfiable, which means that the decoder  $E^{-1}$  exists.

# 3. A HALTING ALGORITHM TO INFER AS-SERTION

PC in Definition 4 only defines how to determine the existence of decoder  $E^{-1}$ . So when the decoder does not exist, the algorithm based on checking  $E \models PC(R)[1, 2]$  will never halt.

To find a halting algorithm, we must define how to determine the non-existence of  $E^{-1}$ . This will be discussed in subsection 3.1, while the proof of its correctness is presented in subsection 3.2. Based on this result, the overall framework of our algorithm will be presented in subsection 3.3.

# 3.1 Determining the non-existence of the decoder

According to Definition 4 and Figure 2,  $E^{-1}$  exists if there is a parameter value tuple  $\langle p, d, l \rangle$  that makes  $E \models PC(p, d, l, R)$  holds.

So, intuitively,  $E^{-1}$  does not exist if for every parameter value tuple  $\langle p, d, l \rangle$ , we can always find another tuple  $\langle p', d', l' \rangle$  with p' > p, l' > l and d' > d, such that  $E \models PC(p', d', l', R)$  does not hold.

This case can be detected by the SAT instance in Figure 3, which is similar to Figure 2, except that three new constraints are inserted to detect loops on paths  $s_{n-p}^{n+d-l}, s_{n+d-l+1}^n$  and  $s_{n+1}^{n+d}$ .

If this SAT instance is satisfiable, for any parameter value  $\langle p, d, l \rangle$ , we can unfold these three loops until we find  $\langle p', d', l' \rangle$  that is larger than  $\langle p, d, l \rangle$ . We will prove in



Figure 3: The loop-like non-complementary condition



Figure 4: The loop-like non-complementary condition unfolded for q times

next subsection that this unfolded instance is still satisfiable, which means  $E \models PC(p',d',l',R)$  does not hold. So the decoder does not exist.

According to Line 2 and 3 of Equation (2), there are actually two paths, so we need to detect these loops on both of them, i.e., on the product machine  $M^2$  defined below:

Definition 5. **Product machine:** For Mealy machine  $M = (S, s_0, I, C, O, T)$ , its product machine is  $M^2 = (S^2, s_0^2, I^2, C^2, O^2, T^2)$ , where  $T^2$  is defined as  $(< s_{m+1}, s'_{m+1} >, < o_m, o'_m >) = T^2(< s_m, s'_m >, < i_m, i'_m >, < c_m, c'_m >)$  with  $(s_{m+1}, o_m) = T(s_m, i_m, c_m)$  and  $(s'_{m+1}, o'_m) = T(s'_m, i'_m, c'_m)$ .

Thus, we define the loop-like non-complementary condition below to determine the non-existence of  $E^{-1}$ :

Definition 6. Loop-like Non-complementary Condition (LN): For encoder E and its Mealy machine  $M = (S, s_0, I, C, O, T)$ , assume its product machine is  $M^2 = (S^2, s_0^2, I^2, C^2, O^2, T^2)$ , then  $E \models LN(p, d, l, R)$  holds if  $i_n$  can not be uniquely determined by  $o_{n+d-1}^{n+d-1}$  on the path  $s_{n-p}^{n+d-1}$ , and there are loops on  $(s^2)_{n-p}^{n+d-l}$ ,  $(s^2)_{n+d-l+1}^n$  and  $(s^2)_{n+1}^{n+d}$ . This equals the satisfiability of  $F_{LN}(p, d, l, R)$  in Equation (3). We further define  $E \models LN(R)$  as  $\exists p, d, l : E \models LN(p, d, l, R)$ .

 $F_{LN}(p,d,l,R) \stackrel{def}{=}$ 

By comparing Equation (2) and (3), it is obvious that their only difference lies in the last three newly inserted lines in (3), which will be used to detect loops on the following three paths shown in Figure 3:

$$Prefix_{p,d,l} = (s^2)_{n-p}^{n+d-l} 
Left_{p,d,l} = (s^2)_{n+d-l+1}^{n} 
Right_{p,d,l} = (s^2)_{n+1}^{n+d}$$
(4)

In the next subsection, we will prove that  $E \vDash LN(R) \leftrightarrow \neg \{E \vDash PC(R)\}$ , that is, LN and PC are exclusive to each other.

Before proceeding to next subsection, we need to define how to unfold these loops in above three paths. Assume that the length of loops in  $Prefix_{p,d,l}$ ,  $Left_{p,d,l}$  and  $Right_{p,d,l}$  are  $l_1$ ,  $l_2$  and  $l_3$  respectively. We further assume that we unfold these loops for q times. Then, the SAT instance generated from this unfolding is shown in Figure 4, It is obvious that, the unfolded SAT instance corresponds to  $F_{LN}(p^n, d^n, l^n, R)$ , where

$$p'' = l_1 * q + (d - l + p - l_1) + l_2 * q + (l - d - l_2)$$

$$d'' = l_3 * q + (d - l_3)$$

$$l'' = l_2 * q + (l - d - l_2) + l_3 * q + (d - l_3)$$
(5)

It is obvious that for every particular < p, d, l > and < p', d', l' >, there always exists a q, such that  $Prefix_{p^n, d^n, l^n}$ ,  $Left_{p^n, d^n, l^n}$  and  $Right_{p^n, d^n, l^n}$  resulted from this unfolding are **not shorter** than  $Prefix_{p', d', l'}, Left_{p', d', l'}$  and  $Right_{p', d', l'}$  respectively.

# 3.2 Proving correctness

Before proving  $E \vDash LN(R) \leftrightarrow \neg \{E \vDash PC(R)\}$ , we need some lemmas.

**Lemma** 1 (). For  $F_{LN}(p^n, d^n, l^n, R)$  in Figure 4, we have  $F_{LN}(p, d, l, R) \rightarrow F_{LN}(p^n, d^n, l^n, R)$ 

PROOF. The formula  $F_{LN}(p^n, d^n, l^n, R)$  is:

Assume that  $F_{LN}(p,d,l,R)$  is satisfied, and its satisfying assignment is A. We need to prove that  $F_{LN}(p^n,d^n,l^n,R)$  is also satisfied with A.

The directed arcs numbered from 1 to 12 in Figure 5, show the correspondence between  $F_{LN}(p,d,l,R)$  and the  $F_{LN}(p,d,l',l'',R)$ .



Figure 5: Correspondence between  $F_{LN}(p,d,l,R)$  and  $F_{LN}(p^n,d^n,l^n,R)$ 

The arcs 2 and 3 mean that we can apply the satisfying assignment of the loop in  $Right_{p,d,l}$  to the unfolded loops in  $Right_{p'',d'',l''}$ . The arcs 1 and 4 mean that we can apply the the satisfying assignments of the two paths not in the loop, to  $Right_{p^{"},d^{"},l^{"}}$ . With the arcs from 1 to 4, we can make the path  $Right_{p",d",l"}$  satisfiable.

Similarly, we can also make the paths  $Prefix_{p^{"},d^{"},l^{"}}$  and  $Left_{p",d",l"}$  satisfiable.

Thus the 2nd line of Equation (6) is satisfied with the assignment A.

Similarly, the 3rd to 8th lines of Equation (6) are also satisfied with the assignment A.

At the same time, there are q loops in  $Prefix_{p^{n},d^{n},l^{n}}$ ,  $Left_{p",d",l"}$  and  $Right_{p",d",l"}$ , which will make the last three lines in Equation (6) satisfied.

Thus, the satisfying assignment A of  $F_{LN}(p,d,l,R)$  can also make  $F_{LN}(p^n, d^n, l^n, R)$  satisfied.

This concludes the proof.  $\Box$ 

**Lemma** 2 (). For two tuples < p, d, l > and < p', d', l' >, if  $Prefix_{p',d',l'}$ ,  $Left_{p',d',l'}$  and  $Right_{p',d',l'}$  are **not shorter** than  $Prefix_{p,d,l}$ ,  $Left_{p,d,l}$  and  $Right_{p,d,l}$  respectively, then  $E \vDash PC(p, d, l, R) \rightarrow E \vDash PC(p', d', l', R).$ 

PROOF. It is obvious that  $F_{PC}(p, d, l, R)$  is a sub-formula of  $F_{PC}(p', d', l', R)$ , so the unsatisfiability of the former implies the unsatisfiability of the latter. Thus,  $E \models PC(p,d,l,R) \rightarrow$  $E \models PC(p', d', l', R)$  holds.  $\square$ 

The following two theorems will prove that  $E \models LN(R) \leftrightarrow$  $\neg \{E \models PC(R)\}.$ 

**Theorem** 2 (). 
$$E \models LN(R) \rightarrow \neg \{E \models PC(R)\}\$$

Proof. We can prove it by contradiction. Assume that  $E \models LN(R)$  and  $E \models PC(R)$  both hold. This means there exist < p, d, l > and < p', d', l' >, such that  $E \models PC(p, d, l, R)$ and  $E \models LN(p', d', l', R)$ .

On one hand,  $E \models LN(p', d', l', R)$  implies that there are loops in the paths  $Prefix_{p',d',l'}$ ,  $Left_{p',d',l'}$  and  $Right_{p',d',l'}$ . By unfolding these loops, we can get another tuple < p", d", l">, so that:

- 1.  $Prefix_{p^{"},d^{"},l^{"}}, Left_{p^{"},d^{"},l^{"}}$  and  $Right_{p^{"},d^{"},l^{"}}$  are longer than  $Prefix_{p,d,l}, Left_{p,d,l}$  and  $Right_{p,d,l}$  respectively
- 2. According to Lemma 1,  $F_{LN}(p^n, d^n, l^n, R)$  is satisfi-

 $F_{PC}(p^{"},d^{"},l^{"},R)$  is a sub-formula of  $F_{LN}(p^{"},d^{"},l^{"},R)$ , so  $F_{PC}(p^n, d^n, l^n, R)$  is also satisfiable, which means that  $E \models PC(p^{"}, d^{"}, l^{"}, R)$  does not hold.

This contradiction concludes the proof.  $\square$ 

**Theorem** 3 (). 
$$E \models LN(R) \leftarrow \neg \{E \models PC(R)\}\$$

PROOF. We can also prove it by contradiction. Assume that neither  $E \models LN(R)$  nor  $E \models PC(R)$  holds. Then for every  $\langle p, d, l \rangle$  and  $\langle p', d', l' \rangle$ ,  $F_{PC}(p, d, l, R)$  is satisfiable, while  $F_{LN}(p', d', l', R)$  is unsatisfiable.

Thus, assume  $uirrd(M^2)$  is the uninitialized state variables recurrence diameter of E's product machine. Let's define  $\langle p, d, l \rangle$  as:

$$p = uirrd(M^2) * 2 + 2$$

$$d = uirrd(M^2) + 1$$

$$l = uirrd(M^2) * 2 + 2$$
(7)

With this definition, it is obvious that  $Prefix_{p,d,l}, Left_{p,d,l}$ and  $Right_{p,d,l}$  are all longer than  $uirrd(M^2)$ . This means there are loops in all these three paths, which will make  $F_{LN}(p,d,l,R)$  satisfiable. This contradicts with the fact that  $F_{LN}(p', d', l', R)$  is unsatisfiable for every  $\langle p', d', l' \rangle$ . This contradiction concludes the proof.  $\Box$ 

#### 3.3 Algorithm implementation

Theorems 2 and 3 show that, we can enumerate all combinations of  $\langle p, d, l \rangle$  from small to large, and check  $E \models$ PC(p,d,l,R) and  $E \models LN(p,d,l,R)$  in every iteration. This process will eventually terminate with one and only one answer between  $E \vDash PC(R)$  and  $E \vDash LN(R)$ . The implementation of this algorithm will be presented below.

```
Algorithm 1 InferAssertion
 1: NA = \{\}
 2: for x = 0 \rightarrow \infty do
         < p, d, l > = < 2x, x, 2x >
 3:
        if F_{PC}(p,d,l,\bigwedge_{na\in NA} \neg na) is unsatisfiable then if \bigwedge_{na\in NA} \neg na is satisfiable then
 4:
 5:
               decoder exists with final assertion \bigwedge_{na \in NA} \neg na
 6:
 7:
 8:
               decoder does not exist
 9:
            end if
10:
            halt
        else if F_{LN}(p,d,l,\bigwedge_{na\in NA}\neg na) is satisfiable then let c be the configuration letter leading to the non-
11:
12:
            existence of decoder
13:
            na \leftarrow InferCoveringFormula(c)
14:
            NA \leftarrow NA \cup \{na\}
15:
         end if
16: end for
```

In Line 1 of Algorithm 1, NA will be used to record all inferred formulas that can lead to the non-existence of the decoder. They are all inferred by the procedure InferCovering Formula in Line 13, whose functionality is to infer a formula that can cover not only c, but also many other configuration letters leading to the non-existence of the decoder. More details of this procedure will be presented in Section 4.

Line 3 ensures that the length of  $Prefix_{p,d,l}$ ,  $Left_{p,d,l}$  and  $Right_{p,d,l}$  are all set to x, whose value is enumerated in Line 2. In this way, many redundant combinations of p,d and lare no longer need to be tested. Thus, the performance of this algorithm can be significantly boosted.

Line 4 means the input letter can be uniquely determined by the output sequence with the assertion  $\bigwedge_{na\in NA} \neg na$ . On the other hand, according to Lemma 2,  $E \models PC(p^*, d^*, l^*, R)$  Line 5 means that there is at least one configuration letter that can lead to the existence of the decoder, and the final assertion is created by anding all inverses of NA assertions in the 6th line.

> Line 7 means that the inferred assertion  $\bigwedge_{na \in NA} \neg na$  has ruled out all configuration letters, that is, no configuration letter can lead to the existence of the decoder. There must be some bugs in the encoder.

> Line 11 means that the decoder does not exist with the configuration letter c in Line 12. We need to rule out c such that Algorithm 1 can continue searching for other configuration letters that may lead to the existence of the decoder. The procedure InferCoveringFormula in Line 13 will be used to infer a formula na that covers not only c, but also a large set of invalid configuration letters. They will be ruled

out in Line 14.

We can prove that Algorithm 1 is a halting one.

**Theorem** 4 (). Algorithm 1 is a halting algorithm.

PROOF. According to Theorems 2 and 3, Algorithm 1 will eventually reach Line 4 or 11.

In the former case, this algorithm will halt at Line 10.

In the latter case, a new formula na will be inferred, which will cover the configuration letter c. Because the number of such c is finite, all of them will eventually be ruled out by  $\bigwedge_{na \in NA} \neg na$ . Then Algorithm 1 will eventually reach Line 4, and halt at Line 10.

#### 

# 4. INFERRING NEW FORMULA COVERING INVALID CONFIGURATION LETTER $\mathcal{C}$

This section will introduce the implementation of InferC overingFormula in Line 13 of Algorithm 1. It will be used to infer a Boolean formula na that covers not only c, but also many other configuration letters leading to the non-existence of the decoder. This job will be accomplished in the following three steps:

- 1. Transforming  $F_{LN}$  into an equivalent form with an object variable, such that it can be used to defined a Boolean function f.
- 2. Eliminating some variables from the support set of f with cofactoring[3], until only c remains.
- 3. Characterizing f with Craig Interpolation. This f is also the formula na in Line 13 of Algorithm 1.

These three steps will be presented in the following three subsections.

# 4.1 An equivalent form of $F_{LN}$

As mentioned above, we need to transform  $F_{LN}$  into another equivalent form with an object variable.

First, we need to move the 4th line and the last three lines of Equation (3) into a new subformula:

$$G(p,d,l) \stackrel{def}{=} \left\{ \begin{array}{c} \bigwedge_{m=n+d-l}^{n+d-1} o_m \equiv o'_m \\ \bigwedge_{x\equiv n-p}^{n+d-l-1} \bigvee_{y=x+1}^{n+d-l} \{s_x \equiv s_y \wedge s'_x \equiv s'_y \} \\ \bigwedge_{x=n+d-l+1}^{n-1} \bigvee_{y=x+1}^{n+d-1} \{s_x \equiv s_y \wedge s'_x \equiv s'_y \} \\ \bigwedge_{x=n+1}^{n+d-1} \bigvee_{y=x+1}^{n+d} \{s_x \equiv s_y \wedge s'_x \equiv s'_y \} \end{array} \right\}$$
(8)

And then,  $F_{LN}$  can be transformed into :

It is obvious that  $F_{LN}$  and  $F'_{LN} \wedge t \equiv 1$  is equisatisfiable.

At the same time, according to Figure 3,  $F'_{LN}$  actually defines a function  $f': S^2 \times I^{(d+p)*2} \times C \to B$ , whose support set supp(f') is  $\{s_{n-p}, s'_{n-p}, i^{n+d-1}_{n-p}, (i')^{n+d-1}_{n-p}, c\}$ , and its output is the object variable t in the last line of Equation (9).

## 4.2 Cofactoring

According to Line 11 of Algorithm 1,  $F_{LN}$  is satisfiable. We further assume that A is the satisfying assignment of  $F_{LN}$ . We can just assert the value of  $i_{n-p}^{n+d-1}$ ,  $(i')_{n-p}^{n+d-1}$ ,  $s_{n-p}$  and  $(s')_{n-p}$  into formula  $F'_{LN}$ , and get:

$$F"_{LN}(c,t) \stackrel{def}{=} \begin{cases} F'_{LN} \\ \wedge i_{n-p}^{n+d-1} \equiv A(i_{n-p}^{n+d-1}) \\ \wedge (i')_{n-p}^{n+d-1} \equiv A((i')_{n-p}^{n+d-1}) \\ \wedge s_{n-p} \equiv A(s_{n-p}) \\ \wedge (s')_{n-p} \equiv A((s')_{n-p}) \end{cases}$$
(10)

Now,  $F"_{LN}$  defines another function f", whose support set is reduced to c. It is obvious that  $F"_{LN}(c,t) \wedge t \equiv 1$  is already the formula that covers a set of invalid configuration letters. But it is still a large complicated CNF clause set. To reduce its size, we need the characterizing algorithm in the next subsection.

# 4.3 Characterizing f" with Craig interpolation

We then encode  $F"_{LN}(c,t)$  into the CNF format, and denote it as  $CNF(F"_{LN}(c,t))$ . Assume  $CNF'(F"_{LN}(c,t'))$  is a copy of  $CNF(F"_{LN}(c,t))$ . They share the same variable index for c only, while all other variables are encoded independently. In this way, we can construct formula  $\phi_A$  and  $\phi_B$  as:

$$\phi_A \stackrel{def}{=} CNF(F_{LN}(c,t)) \wedge t \equiv 1 \tag{11}$$

$$\phi_B \stackrel{def}{=} CNF'(F"_{LN}(c, t')) \wedge t' \equiv 0 \tag{12}$$

It is obvious that  $\phi_A \wedge \phi_B$  is unsatisfiable. With the interpolant generating algorithm proposed by McMillan[11], we can generate an interpolant, which is a circuit with Boolean function  $ITP: C \to B$ .

According to Theorem 1, ITP is inconsistent with  $\phi_B$  in Equation (12). So it characterizes a set  $C' \subseteq C$  that can make  $\phi_A$  in Equation (11) satisfiable. According to Equations (9) and (10), it is obvious that:

- 1. The c in Line 12 of Algorithm 1 is in C'. According to Theorem 4, this will ensure that Algorithm 1 is halting.
- 2. All  $c' \in C'$  can also lead to the non-existence of the decoder. This will speedup Algorithm 1 significantly.

# 5. REMOVING REDUNDANCY

The < p,d,l> found by Algorithm 1 contains some redundancy, which will cause unnecessarily large overheads on the circuit area and the run time of the characterizing Boolean function of the decoder. So, Algorithm 2 is used to minimize < p,d,l> before passing it to the characterization algorithm.

This algorithm just iteratively reduces the value of p, d and l, and tests whether the reduced values can still make  $E \models PC(R)$  holds. We will not dive into its detail here.

#### **Algorithm 2** RemoveRedundancy(p, d, l, R)

```
1: for p' = p \rightarrow 0 do
 2:
      if F_{PC}(p'-1,d,l,R) is satisfiable then
 3:
 4:
      end if
 5: end for
 6: for d' = d \rightarrow 0 do
 7:
      if F_{PC}(p', d'-1, l, R) is satisfiable then
 8:
 9:
      end if
10: end for
11:
    for l' = 1 \to l - (d - d') do
      if F_{PC}(p', d', l', R) is unsatisfiable then
12:
13:
         break
       end if
14:
15: end for
16: print "final result is < p', d', l' >"
```

#### 6. EXPERIMENTAL RESULTS

We have implemented this algorithm in the OCaml language, and solved the generated SAT instances with Minisat solver[8]. All experiments are run on a PC with a 2.4GHz Intel Core 2 Q6600 processor, 8GB memory and Ubuntu 10.04 linux.

#### 6.1 Benchmarks

Table 1 shows information of the following benchmarks.

- 1. A XGXS encoder compliant to clause 48 of IEEE-802.3ae 2002 standard [10].
- 2. A XFI encoder compliant to clause 49 of the same IEEE standard.
- 3. A 66-bit scrambler used to ensure that a data sequence has sufficiently many 0-1 transitions, so that it can run through a high-speed noisy serial transmission channel.
- 4. A PCI-E physical coding module [9].
- 5. The Ethernet module of Sun's OpenSparc T2 processor

#### 6.2 Results

The 2nd row of Table 2 shows the run time of checking the decoder's existence with the other halting algorithm proposed previously by Shen et.al[14]. And the 3rd row shows the value of d, p and l discovered by that algorithm.

At the same time, the 4th row shows the configuration pin's bit number, the 5th row shows the run time of inferring assertion with our new algorithm, while the last line shows the value of d, p and l discovered.

Table 1: Information of Benchmarks

| Table 1: Information of Benchmarks       |      |     |           |      |        |  |  |  |  |  |
|------------------------------------------|------|-----|-----------|------|--------|--|--|--|--|--|
|                                          | XGXS | XFI | scrambler | PCIE | T2 et- |  |  |  |  |  |
|                                          |      |     |           |      | hernet |  |  |  |  |  |
| Line number<br>of Verilog<br>source code | 214  | 466 | 24        | 1139 | 1073   |  |  |  |  |  |
| #regs                                    | 15   | 135 | 58        | 22   | 48     |  |  |  |  |  |
| Data path                                | 8    | 64  | 66        | 10   | 10     |  |  |  |  |  |
| width                                    |      |     |           |      |        |  |  |  |  |  |

Table 2: Experimental Results

| Table 2. Emperimental restarts |                              |       |        |       |       |              |  |  |  |
|--------------------------------|------------------------------|-------|--------|-------|-------|--------------|--|--|--|
|                                |                              | XG-   | XFI    | scra- | PCI-  | T2 e-        |  |  |  |
|                                |                              | XS    |        | mbler | E     | $_{ m ther}$ |  |  |  |
| [14]                           | Run time checking $PC(sec)$  | 0.07  | 17.84  | 2.70  | 0.47  | 30.59        |  |  |  |
|                                | d, p, l                      | 1,2,1 | 0,3,2  | 0,2,2 | 2,2,1 | 4,2,1        |  |  |  |
|                                | Config                       |       |        |       |       |              |  |  |  |
|                                |                              |       |        |       |       |              |  |  |  |
|                                | pin number                   | 3     | 120    | 1     | 16    | 26           |  |  |  |
| ours                           | Run time inferring assertion | 3.69  | 372.15 | 3.14  | 30.53 | 26<br>188.56 |  |  |  |

By comparing the 2nd and the 5th rows, it is obvious that our approach is much slower than that of [14], which is caused by the much more complicated procedure  $InferCove\ ringFormula$  used to infer new formulas.

By comparing the 3rd and the 6th rows, it is obvious that there are some minor differences on those parameter values. This is caused by the different orders in checking various parameter combinations.

#### **6.3** Inferred assertions

We will show here the inferred assertions.

#### For XGXS:

!( ( bad\_disp & !rst & bad\_code ) ) & !( ( rst & bad\_code ) ) & !( ( !rst & !bad\_disp & bad\_code ) )

#### For XFI:

!((!RESET & !TEST\_MODE & !DATA\_VALID & DATA \_PAT\_SEL)) &!((!RESET & !TEST\_MODE & !DATA\_VALID & !DATA\_PAT\_SEL))

#### For scrambler:

True

#### For PCI-E:

!((CNTL\_RESETN\_P0 & !TXELECIDLE & CNTL\_TXE nable\_P0 & CNTL\_Loopback\_P0)|(CNTL\_RESETN\_P0 & !TXELECIDLE & !CNTL\_TXEnable\_P0)) & !((CNTL\_RE SETN\_P0 & TXELECIDLE)|(CNTL\_RESETN\_P0 & !TXELECIDLE & !CNTL\_TXEnable\_P0)|(!CNTL\_RESET N\_P0))

# For T2 ethernet:

 $!( ( reset_tx \& !txd_sel[0] \& !txd_sel[1] \& link_up_loc \& jitter_study_pci[0] \& !jitter_study_pci[1] ) ) \& !( ( reset_tx \& !txd_sel[0] \& !txd_sel[1] \& link_up_loc \& jitter_study_pci[0] & jitter_study_pci[1] ) ) & !( ( reset_tx \& !txd_sel[0] \& !txd_sel[1] \& link_up_loc & !jitter_study_pci[0] & jitter_study_pci[1] ) ) & !( ( jitter_study_pci[1] & jitter_study_pci[0] & !txd_sel[0] & !txd_sel[0] & !txd_sel[0] & !txd_sel[0] & !txd_sel[0] & !txd_sel[1] & link_up_loc ) ) & !( ( jitter_study_pci[0] & !txd_sel[1] & link_up_loc ) ) & !( ( jitter_study_pci[0] & !jitter_study_pci[1] & !txd_sel[0] & !txd_sel[1] & !txd_sel[0] & !txd_sel[1] & link_up_loc ) ) & !( ( reset_tx & !jitter_study_pci[0] & !txd_sel[0] & !txd_sel[1] & link_up_loc & !jitter_study_pci[1] ) ) \\ \end{aligned}$ 

## 7. RELATED WORK

# 7.1 Complementary synthesis and program inversion

The concept of complementary synthesis was first proposed by Shen et.al[1, 2]. Its major shortcomings is that it is

not halting. Shen et.al[14] addressed this problem by building a set of over-approximations that is similar to onion-rings.

According to Gulwani[15], program inversion is the problem that derive a program  $P^{-1}$  that negate the computation of a given program P. So the definition of program inversion is very similar to complementary synthesis.

Initial work on deriving program inversion used proofbased approaches[16], but it can only handle very small programs and very simple syntax structures.

Glück et.al [17] inverts the first-order functional programs by eliminating nondeterminism with LR-based parsing methods. The requirement that the program to be inverted should be expressed in functional language makes it impossible to apply it to our application.

Srivastava et.al [18] assumes that an inverted program is typically related to the original program, so the space of possible inversion can be inferred by automatically mining the original program for expressions, predicates, and control flow. This algorithm inductively rules out invalid paths that can't fulfill the requirement of inversion, to narrow down the space of candidate programs until only the valid ones remain. So it can only guarantee the existence of a solution, but not the correctness of this solution if its assumptions do not hold.

## 7.2 Protocol converter synthesis

The protocol converter synthesis is the problem that automatically generates a translator between two different communication protocols.

Avnit et.al [19] first defines a general model for describing the different protocols. Then it provides an algorithm to decide whether there are some functionality of a protocol that can't be translated into another. Finally, it synthesizes the translator by computing a greatest fixed point for the update function of buffer's control states. Avnit et.al[20] improved the algorithm mentioned above with a more efficient design space exploration algorithm.

# 8. CONCLUSIONS

This paper proposes a fully automatic approach to infer assertion for complementary synthesis. Experimental results show that our approach can infer assertions for many complex encoders, such as PCI-E[9] and Ethernet[10],.

#### 9. REFERENCES

- S. Shen, J. Zhang, Y. Qin, and S. Li. Synthesizing complementary circuits automatically. In *ICCAD09 Conference Proceedings*, pages 381–388. IEEE, November 2009.
- [2] S. Shen, Y. Qin, K. Wang, L. Xiao, J. Zhang, and S. Li. Synthesizing complementary circuits automatically. *IEEE transaction on CAD of Integrated Circuits and Systems*, 29(8):1191–1202, August 2010.
- [3] M. K. Ganai, A. Gupta, and P. Ashar. Efficient sat-based unbounded symbolic model checking using circuit cofactoring. In *ICCAD04 Conference Proceedings*, pages 510–517. IEEE, November 2004.
- [4] W. Craig. Linear reasoning: A new form of the herbrand-gentzen theorem. J. Symbolic Logic, 22(3):250–268, 1957.

- [5] M. W. Moskewicz, C. F. Madigan, Y. Zhao, L. Zhang, and S. Malik. Chaff: Engineering an Efficient SAT Solver. In *DAC01 Conference Proceedings*, pages 530–535. IEEE, June 2001.
- [6] J. P. M. Silva and K. A. Sakallah. GRASP a new search algorithm for satisfiability. In *ICCAD96* Conference Proceedings, pages 220–227. IEEE, November 1996.
- [7] E. Goldberg and Y. Novikov. BerkMin: a fast and robust SAT-solver. In *DATE02 Conference Proceedings*, pages 142–149. IEEE, March 2002.
- [8] N. Eén and N. Sörensson. An extensible sat-solver. In SAT03 Conference Proceedings, pages 502–518. Springer, May 2003.
- [9] PCI Express Base Specification Revision 1.0. Download from http://www.pcisig.com.
- [10] IEEE Standard for Information technology
  Telecommunications and information exchange
  between systems Local and metropolitan area networks
  Specific requirements Part 3: Carrier Sense Multiple
  Access with Collision Detection (CSMA/CD) Access
  Method and Physical Layer Specifications Amendment:
  Media Access Control (MAC) Parameters, Physical
  Layers, and Management Parameters for 10 Gb/s
  Operation, IEEE Std. 802.3, 2002.
- [11] K. L. McMillan. Interpolation and sat-based model checking. In CAV03 Conference Proceedings, pages 1–13. Springer, July 2003.
- [12] G. H. Mealy. A method for synthesizing sequential circuits. Bell Systems Technical Journal, 34(5):1045–1079, 1955.
- [13] D. Kroening and O. Strichman. Efficient computation of recurrence diameters. In VMCAI03 Conference Proceedings, pages 298–309. Springer, January 2003.
- [14] S. Shen, Y. Qin, J. Zhang, and S. Li. A halting algorithm to determine the existence of decoder. In FMCAD10 Conference Proceedings, pages 91–100. IEEE, October 2010.
- [15] S. Gulwani. Dimensions in program synthesis. In PPDP10 Conference Proceedings, pages 13–24. ACM, July 2010.
- [16] E. W. Dijkstra. Program inversion. In Program Construction 1978 Conference Proceedings, pages 54–57, 1978.
- [17] R. Glück and M. Kawabe. A method for automatic program inversion based on lr(0) parsing. Fundam. Inf., 66(4):367–395, November 2005.
- [18] S. Srivastava, S. Gulwani, S. Chaudhuri, and J. Foster. Program inversion revisited. *Technical Report MSR-TR-2010-34*, *Microsoft Research*, 2010.
- [19] K. Avnit, V. D'Silva, A. Sowmya, S. Ramesh, and S. Parameswaran. A formal approach to the protocol converter problem. In *DATE08 Conference Proceedings*, pages 294–299. IEEE, March 2008.
- [20] K. Avnit and A. Sowmya. A formal approach to design space exploration of protocol converters. In DATE09 Conference Proceedings, pages 129–134. IEEE, March 2009.