### **Computer-Aided VLSI System Design**

## **Homework 1: Arithmetic Logic Unit**

Graduate Institute of Electronics Engineering, National Taiwan University



### Goal



- In this homework, you will learn
  - How to design ALU with simple operations
  - Differences between combinational circuit and sequential circuit
  - How to define registers and wires
  - How to read spec

### Introduction



- The Arithmetic logic unit (ALU) is one of the components of a computer processor
- In this homework, you are going to design an ALU with some special instructions, and use the ALU to compute input data to get the correct results

## **Block Diagram**





# Input/Output



| Signal Name | I/O | Width | Simple Description                                                                                                                                                                                                                                                     |  |
|-------------|-----|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| i_clk       | I   | 1     | Clock signal in the system                                                                                                                                                                                                                                             |  |
| i_rst_n     | I   | 1     | Active low asynchronous reset                                                                                                                                                                                                                                          |  |
| i_data_a    | I   | 16    | 1. For instructions 0000~0100, <b>signed</b> input data with 2's complement representation                                                                                                                                                                             |  |
| i_data_b    | I   | 16    | <ul> <li>(6-bit signed integer + 10-bit fraction)</li> <li>2. For instructions 0101~0111, 16-bit number</li> <li>3. For instructions 1000, 1001, Floating point (FP16)</li> </ul>                                                                                      |  |
| i_inst      | I   | 4     | Instruction for ALU to operate                                                                                                                                                                                                                                         |  |
| o_valid     | 0   | 1     | Set <b>high</b> if ready to output result                                                                                                                                                                                                                              |  |
| o_data      | 0   | 16    | <ol> <li>For instructions 0000~0100, result after ALU processing with 2's complement representation (6-bit signed integer + 10-bit fraction)</li> <li>For instructions 0101~0111, 16-bit number</li> <li>For instructions 1000, 1001, Floating point (FP16)</li> </ol> |  |
| o_busy      | 0   | 1     | Set <b>low</b> for one cycle, if ready for new input data. Set <b>high</b> , the input data remain unchanged.                                                                                                                                                          |  |

## **Specification (1)**



- All inputs are synchronized with the negative clock edge.
- Active low asynchronous reset is used only once.
- All outputs should be synchronized at clock rising edge.
  - Flip-flops are added before outputs.
- i\_data\_a, i\_data\_b and i\_inst will be sent while o\_busy is low.
- o\_valid should be pulled high for only one cycle for each o\_data.
- The testbed will get your output at negative clock edge and check the answer when your o\_valid is high.
- You can raise the o\_valid at any moment.

## **Specification (2)**



- T0~T1, ALU circuit reset.
- T2, o\_busy is low, testbed send the 0<sup>th</sup> input data at T3.
- T4, ALU computation is done. Set o\_valid high.
- T5, testbed check the computation result.



## Instruction



| Operation                  | i_inst [3:0] | Description                                                                            | Note                                                  |  |
|----------------------------|--------------|----------------------------------------------------------------------------------------|-------------------------------------------------------|--|
| Signed Addition (FX)       | 4'b0000      |                                                                                        |                                                       |  |
| Signed Addition (FP)       | 4'b1000      | o_data = i_data_a + i_data_b                                                           | Output saturation (FX) and rounding is needed (FX/FP) |  |
| Signed Subtraction (FX)    | 4'b0001      | - data : data - : data h                                                               |                                                       |  |
| Signed Subtraction (FP)    | 4'b1001      | o_data = i_data_a - i_data_b                                                           |                                                       |  |
| Signed Multiplication (FX) | 4'b0010      | o_data = i_data_a * i_data_b                                                           |                                                       |  |
| MAC                        | 4'b0011      | o_mult = i_data_a * i_data_b<br>o_data <sub>new</sub> = o_mult + o_data <sub>old</sub> |                                                       |  |
| GELU                       | 4'b0100      | o_data = GELU(i_data_a)                                                                | Piecewise linear approximation                        |  |
| CLZ                        | 4'b0101      | Count leading zero bits                                                                | Only i_data_a is used                                 |  |
| LRCW 4'b0110               |              | Encode the CPOP result                                                                 |                                                       |  |
| LFSR                       | 4'b0111      | Generate pseudo-random number                                                          |                                                       |  |

## **Data Format (I)**



- In this homework, for instruction 0000~0100, the input data is in fixed-point format.
- Fixed point (6-bit signed integer + 10-bit fraction)
  - Check reference [1]
  - Output Saturation & Rounding



## **Output Saturation & Rounding**



- For instructions I0~I4, If the output value exceeds the maximum value of 16-bit representation, use the maximum value as output, and vice versa.
- For instructions 12~14, the result needs to be rounded to the nearest number.
  - Check reference [2] (Mode=Nearest)

| Fixed-Point Designer Rounding Mode | Description                                                                                                                  | Tie Handling                                                                                                                                  |  |
|------------------------------------|------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|--|
| Ceiling                            | Rounds to the nearest representable number in the direction of positive infinity.                                            | N/A                                                                                                                                           |  |
| Convergent                         | Rounds to the nearest representable number.                                                                                  | Ties are rounded to nearest even number.                                                                                                      |  |
| Floor                              | Rounds to the nearest representable number in the direction of negative infinity. Equivalent to two's complement truncation. | N/A                                                                                                                                           |  |
| Nearest                            | Rounds to the nearest representable number.                                                                                  | Ties are rounded to the closest representable number in the direction of positive infinity.                                                   |  |
| Round                              | Rounds to the nearest representable number.                                                                                  | <ul> <li>For positive numbers, ties are rounded to the<br/>nearest representable number in the direction of<br/>positive infinity.</li> </ul> |  |
|                                    |                                                                                                                              | <ul> <li>For negative numbers, ties are rounded to the<br/>nearest representable number in the direction of<br/>negative infinity.</li> </ul> |  |

## **Data Format (II)**



- In this homework, for instruction 1000~1001, the input data is in floating point format.
- The input and output will be valid number.
  - You do not need to consider the exception.
  - The difference between the two exponents is less than 11.
- Floating point (FP16) [3]
  - Round to nearest, ties to even [4]



## Round to Nearest, Ties to Even [4]



### Rounding

1.BBGRXXX

**Guard bit: LSB of result** 

Sticky bit: OR of remaining bits

Round bit: 1st bit removed

#### Round up conditions

Round = 1, Sticky = 1 → > 0.5
 Guard = 1, Round = 1, Sticky = 0 → Round to even

| Value | Fraction  | GRS | Incr? | Rounded |
|-------|-----------|-----|-------|---------|
| 128   | 1.0000000 | 000 | N     | 1.000   |
| 15    | 1.1010000 | 100 | N     | 1.101   |
| 17    | 1.0001000 | 010 | N     | 1.000   |
| 19    | 1.0011000 | 110 | Y     | 1.010   |
| 138   | 1.0001010 | 011 | Y     | 1.001   |
| 63    | 1.1111100 | 111 | Y     | 10.000  |

### **MAC**



- For instruction 0011, you have to implement the multiply accumulate operation (MAC) function.
- The output of the Flip-flop must be rounded to the nearest number.
- Multiply-accumulate first, then rounding and saturation.
- In hidden pattern, MAC operation will test with other instructions (I0~I3).



### **GELU Function**



- For instruction 0100, you need to implement an activation function, Gaussian Error Linear Units function [5], which is used in the transformer model recently.
- We approximate the GELU by tanh:

GELU(
$$x$$
) =  $0.5x \cdot (1 + \tanh(0.7978515625x \times (1 + 0.044921875x^2)))$ 





## **Tanh Function Approximation**



- However, it's not intuitive to implement an exponential operation on hardware for tanh function.
- In order to simplify the implementation, we use **piecewise linear approximation** to compute tanh function.
- We divide the curve into 5 segments to compute the output.

$$\tanh(x) = \frac{2}{1 + e^{-2x}} - 1$$



## **Tanh Function Approximation**



- Choose the slope of the 2<sup>nd</sup>, 3<sup>rd</sup>, 4<sup>th</sup> segment appropriately.
- The 5 segments have 4 intersections:
  - -(-1.5, -1), (-0.5, -0.5), (0.5, 0.5), (1.5, 1)
- Output of tanh function must be rounded to the nearest number.



## **GELU Function Approximation**



#### Round to the nearest number:

- Round the input value before tanh function (1)
- Round the output value after tanh function (2)
- Round the final GELU value (3)

(3) (2) (1)
$$GELU(x) = 0.5x \cdot (1 + \tanh(0.7978515625x \times (1 + 0.044921875x^2)))$$

### **CLZ**



- For instruction 0101, count leading zero.
  - Count the number of zero bits from MSB end
  - If the input is zero (no bits set), return the number of bits of the data
- For example, if a = 8'b0010\_0000, then CLZ(a)=2.

### **CPOP**



- Count the number of set bits.
- For example, if a = 8'b0010\_0001, then CPOP(a)=2.
- Note you have to avoid the combinational loop, where static timing analysis (STA) cannot be applied.



An error example

### **LRCW**



- For instruction 0110, you need to implement an unary encoding of the pop count by Left rotation and complement-on-warp [6].
- View i\_data\_a as the bit mask.
- View i\_data\_b as the initial value.
- Calculate the CPOP of the bit\_mask (i\_data\_a) first, and encode it by LRCW, which is initialized by i\_data\_b.
  - The number of the set bits determines the iteration times.
- 4-bit example:



### **LFSR**



- Linear feedback shift register is often used to generate pseudorandom numbers.
- View i\_data\_a as the initial value (seed).
- View i\_data\_b as the number of the iterations (max = 8).



After one iteration:

 $1000_0111_0011_0101 \longrightarrow 0000_1110_0110_1010$ 

### testbench.v



```
`ifdef I0
   `define Inst_I "../00_TESTBED/pattern/INST0_I.dat"
   `define Inst_0 "../00_TESTBED/pattern/INST0_0.dat"
   `define PAT_NUM 40
   `define FLAG 0
elsif I1
   `define Inst_I "../00_TESTBED/pattern/INST1_I.dat"
   `define Inst_0 "../00_TESTBED/pattern/INST1_0.dat"
   `define PAT NUM 40
   `define FLAG 0
`elsif I2
   `define Inst_I "../00_TESTBED/pattern/INST2_I.dat"
   `define Inst 0 "../00 TESTBED/pattern/INST2 0.dat"
   `define PAT NUM 40
   `define FLAG 0
`elsif I3
   `define Inst_I "../00_TESTBED/pattern/INST3_I.dat"
   `define Inst 0 "../00 TESTBED/pattern/INST3 0.dat"
   `define PAT NUM 40
   `define FLAG 0
elsif I4
   `define Inst I "../00 TESTBED/pattern/INST4 I.dat"
   `define Inst 0 "../00 TESTBED/pattern/INST4 0.dat"
   `define PAT NUM 40
   `define FLAG 0
```

```
elsif I5
   `define Inst_I "../00_TESTBED/pattern/INST5_I.dat"
   `define Inst 0 "../00 TESTBED/pattern/INST5 0.dat"
   `define PAT NUM 40
   `define FLAG 0
elsif I6
   `define Inst_I "../00_TESTBED/pattern/INST6_I.dat"
   `define Inst_0 "../00_TESTBED/pattern/INST6_0.dat"
   `define PAT NUM 40
   `define FLAG 0
elsif I7
   `define Inst I "../00 TESTBED/pattern/INST7 I.dat"
   `define Inst 0 "../00 TESTBED/pattern/INST7 O.dat"
   `define PAT NUM 40
   `define FLAG 0
elsif I8
   `define Inst_I "../00_TESTBED/pattern/INST8_I.dat"
   `define Inst 0 "../00 TESTBED/pattern/INST8 0.dat"
   `define PAT NUM 40
   `define FLAG 1
elsif I9
   `define Inst_I "../00_TESTBED/pattern/INST9 I.dat"
   `define Inst 0 "../00 TESTBED/pattern/INST9 0.dat"
   `define PAT NUM 40
   `define FLAG 1
endif
```

### **Commands**



- ./01\_run arg1
  - vcs -f rtl.f -full64 -R -debug\_access+all +v2k +define+\$1 | tee sim.log
    - Modify the rtl.f if you have multiple .v file
    - For example: ./01\_run I0 (The argument will be I0~I9)
- ./02\_lint
  - SpyGlass lint check
  - Modify the flist.v if you have multiple .v file
- ./99\_clean
  - Command for cleaning temporal files
- Note before you execute the shell script, change the permission of the file by chmod +x 01\_run

## **Pattern (Input Data)**



i inst i data b i data a 000001010110011000010011101000100011 0000000011010100000110001001110101011 000001101010010000111011111000101101 00000010111110001111100100111111110000 000000010010110111011001010100001010 0000010011010111101100011101101111110 0000<mark>01011101100000011</mark>0010011010001111 00000111100100110101001101111111100110 0000100000000010001001100000001111000 0000010110100001011101110111110001010 0000<mark>0001101001011110</mark>0100000111001100

## **Pattern (Golden Output)**



### o\_data

## **Grading Policy (1)**



- Released pattern 70%
  - 14, 18, 19: 8% for each instruction
  - I0~I3: 7 % for each instruction
  - I5~I7: 6% for each instruction
- Hidden pattern: 30%
  - Hidden pattern contains all instructions
    - 10~13: 8000 (mix)
    - 14~19: 2000 for each instruction
  - Only if you pass all patterns will you get the full 30% score.
- Spyglass check with error (-20).
- Do not use DesignWare for floating point operations.

## **Grading Policy (2)**



- No late submission
  - 0 point for this homework
- Lose 5 points for any wrong naming rule or format for submission
- Make sure the code you upload can be unzipped and executed
- No plagiarize

## Non-synthesizable Code



- Refer to the lecture note
- Use SpyGlass to check your code
  - Goal setup: lint\_rtl and lint\_rtl\_enhanced
- Combinational loop
- Non-synthesizable code
  - Delay
  - initial block
  - Concurrent block (fork-join)
  - forever/while/repeat loop
  - etc.
- Without default value in case/if statement will infer latches

### Lint.tcl



- 02\_lint will run the lint.tcl to check your code
- Check the linting reports in the following path
  - spyglass-1/alu/lint/lint\_rtl/spyglass\_reports/spyglass\_violations.rpt
  - spyglass-1/alu/lint/lint\_rtl\_enhanced/spyglass\_reports/spyglass\_violations.rpt
- Add all the .v files in the flist.v

```
read_file -type verilog {flist.v}
set_option top alu
current_goal Design_Read -top alu
current_goal lint/lint_rtl -top alu
run_goal
capture ./spyglass-1/alu/lint/lint_rtl/spyglass_reports/spyglass_violations.rpt {write_report spyglass_violations}
current_goal lint/lint_rtl_enhanced -top alu
run_goal
capture ./spyglass-1/alu/lint/lint_rtl_enhanced/spyglass_reports/spyglass_violations.rpt {write_report spyglass_violations}
exit -force
```

### **Submission**



 Create a folder named studentID\_hw1 and follow the hierarchy below

```
r11943123_hw1/
--- 01_RTL
---- alu.v (and other verilog files)
----- flist.v
----- rtl.f
```

- Compress the folder studentID\_hw1 in a tar file named studentID\_hw1\_vk.tar (k is the number of version, k =1,2,...)
  - Use lowercase for student ID. (Ex. r11943123\_hw1\_v1.tar)
  - Remember to put all the files in the studentID\_hw1
- Submit to NTU Cool

### **Discussion**



#### = 電腦輔助積體電路系統設計 (EEE5022) → 討論 → [HW1]Discussion

111-2 首頁 課程資訊 [HW1]Discussion 課程內容 所有班別 公告 HW1相關問題在此討論,並請以下列格式發問,方便助教按照每個問題回答 作業 1. 問題一 成績 2. 問題二 討論 文件 另外,若需要截圖,請勿把自己的code截圖或code文字上傳,變成大家的參考答案,若違反將扣本次作業總分10分。 Ø 頁面 成員 Ø [提醒] 線上測驗 Ø 設定 2. ... 3. ... 祝同學們學習順心 TA

### References



- [1] Reference for fixed-point representation
  - Fixed-Point Representation
- [2] Reference for rounding to the nearest
  - Rounding MATLAB & Simulink
- [3] Reference for FP16 representation
  - Wikipedia/Half-precision floating-point format
- [4] CMU Lecture Floating point
  - CMU Lecture
- [5] Reference for GELU
  - https://arxiv.org/pdf/1606.08415v3.pdf
- [6] Reference for LRCW
  - Comparing fast implementations of bit permutation instructions