# **DNAM** (Definitely Not ARM or MIPS) Reference Sheet / README

Inspired by: <a href="https://github.com/yehzhang/x9">https://github.com/yehzhang/x9</a>

| Instr | Туре | What it does                                       | Usage           | Opcode | Funct | Notes                           |
|-------|------|----------------------------------------------------|-----------------|--------|-------|---------------------------------|
| add   | R    | {sc_o, R[rd]} = R[0] + R[1]<br>+ sc_i              | add rd          | 000    | 00    | Clears parity bit (as does sub) |
| sub   | R    | {sc_o, R[rd]} = R[0] - R[1]<br>+ sc_i              | sub rd          | 000    | 01    |                                 |
| lbr   | R    | R[rd] = Mem[R[0]]                                  | lbr rd          | 000    | 10    |                                 |
| sbr   | R    | Mem[R[0]] = R[rd]                                  | sbr rd          | 000    | 11    |                                 |
| lb    | I    | R[rt] =<br>Mem[mem_lut[imm]]                       | lb rt, imm      | 001    | -     | rt can be either<br>r0 or r1    |
| subi  | I    | {sc_o, R[rt]} = R[0] -<br>Mem[alu_lut[imm]] + sc_i | subi rt,<br>imm | 010    | -     |                                 |
| addi  | I    | {sc_o, R[rt]} = R[0] +<br>Mem[alu_lut[imm]] + sc_i | addi rt,<br>imm | 011    | -     |                                 |
| beq   | В    | if (R[0] == R[1]) pc =<br>PC_lut[imm]              | beq imm         | 100    | 00    |                                 |
| bne   | В    | if (R[0] != R[1]) pc =<br>PC_lut[imm]              | bne imm         | 100    | 01    |                                 |

| blt  | В | if (R[0] < R[1]) pc =<br>PC_lut[imm]  | blt imm    | 100 | 10 |                                                                  |
|------|---|---------------------------------------|------------|-----|----|------------------------------------------------------------------|
| ble  | В | if (R[0] < R[1]) pc =<br>PC_lut[imm]  | ble imm    | 100 | 11 |                                                                  |
| mov  | M | R[rt] = R[rs]                         | mov rt, rs | 101 | 0  | rt can be either<br>r0 or r1, while rs<br>can be any<br>register |
| mov  | М | R[rs] = R[rt]                         | mov rs, rt | 101 | 1  |                                                                  |
| Isl  | R | {sc_o, R[rd]} = {R[0], sc_i}          | Isl rd     | 110 | 00 | Clears parity bit<br>(as do other<br>shifts)                     |
| asr  | R | $\{R[rd], sc_o\} = \{R[0][7], R[0]\}$ | asr rd     | 110 | 01 |                                                                  |
| Isr  | R | {R[rd], sc_o} = {sc_i, R[0]}          | lsr rd     | 110 | 10 |                                                                  |
| not  | R | R[rd] = !R[0]                         | not rd     | 110 | 11 | Clears carry bit<br>(as do other<br>bitwise ops)                 |
| and  | R | R[rd] = R[0] & R[1]                   | and rd     | 111 | 00 |                                                                  |
| xor  | R | R[rd] = R[0] ^ r[1]                   | xor rd     | 111 | 01 |                                                                  |
| rxor | R | R[rd] = ^R[0] ^ pari                  | rxor rd    | 111 | 10 | Modifies parity bit                                              |
| or   | R | R[rd] = R[0]   R[1]                   | or rd      | 111 | 11 |                                                                  |

# R Type Instruction Format\*

| Opcode (8:6) | Funct (5:4) | Destination (3:0) |
|--------------|-------------|-------------------|
|--------------|-------------|-------------------|

#### I Type Instruction Format

| Opcode (8:6) | Immediate (5:1)  | Destination<br>(0:0) |
|--------------|------------------|----------------------|
| Opcode (6.6) | miniculate (5·1) | (0:0)                |

# B Type Instruction Format

| Opcode (8:6) | Funct (5:4) | Immediate (3:0) |
|--------------|-------------|-----------------|
|              | , , ,       |                 |

# M Type Instruction Format

| Opcode (8:6) | Funct (5:5) | Register 1<br>(4:4) | Register 2 (3:0) |
|--------------|-------------|---------------------|------------------|
|--------------|-------------|---------------------|------------------|

<sup>\*</sup> Diagrams are not to scale

#### Assembler Usage

./assembler <assembly code> <machine code>

#### Video Link / Passcode

 $\frac{https://ucsd.zoom.us/rec/share/9nBqjCIR4Hbk6pVVuWx6KwgxSIbsPg8MVRLLUtCXNGvwCP-1yYwOfYF-qYoT568M.ww\_dgaB0gQUGMRUT}{}$ 

Passcode: 21zYug\$8

(view recording number 4! It is the only good one)