| Instruction | Opcode | Format | Description                                                                   |
|-------------|--------|--------|-------------------------------------------------------------------------------|
| add         | 0000   | R-Type | Adds \$rs and \$rt together using arithmetic addition, places the sum in \$rt |
| sub         | 0001   | R-Type | Subtract \$rt from \$rs, places the difference in \$rt                        |
| and         | 0010   | R-Type | Perform bitwise ANDing on \$rs and \$rt, place the result in \$rd             |
| or          | 0011   | R-Type | Perform bitwise ORing on \$rs and \$rt, place the result in \$rd              |
| addi        | 0100   | I-Type | Add \$rs to immediate value, place the result in \$rt                         |
| slt         | 0111   | R-Trpe | Put $0x01$ in \$rd if \$rs < \$rt, $0x00$ otherwise                           |

## Instruction Set Architecture

We implement a 3-satge MIPS data-path which implements all R-Type instructions and ADDI.

Register 0.1: R-TYPE

15 12 11 10 9 8 7 6 5 0

op rs rt rd unused



In the above diagrams, op is the opcode, rs is the source register, rt is the target/destination register, and rd is the destination register. Value is the immediate value in I-Type instructions.

#### Control Table

#### Source Code

```
// @author Matthew Warren & Christopher Schmitt
// @version 4.11.2020
// @licence MIT (c) @author

/**

* The half adder performs addition of numbers. It uses a
* single XOR gate to compute the sum and a single and gate
* to compute the carry.
```

\* @param {wire} lhs - The left hand side

| Operation            | $\operatorname{RegDst}$ | $\operatorname{ALUSrc}$ | ${\bf MemToReg}$ | RegWrite | ${\bf MemWrite}$ | Branch | ALUOp |
|----------------------|-------------------------|-------------------------|------------------|----------|------------------|--------|-------|
| add                  | 1                       | 0                       | 0                | 1        | 0                | 0      | 00    |
| $\operatorname{sub}$ | 1                       | 0                       | 0                | 1        | 0                | 0      | 01    |
| and                  | 1                       | 0                       | 0                | 1        | 0                | 0      | 10    |
| or                   | 1                       | 0                       | 0                | 1        | 0                | 0      | 10    |
| addi                 | 0                       | 1                       | 0                | 1        | 0                | 0      | 00    |
| lw                   | 0                       | 1                       | 1                | 1        | 0                | 0      | 00    |
| sw                   | 0                       | 0                       | 0                | 0        | 1                | 0      | 00    |
| slt                  | 1                       | 0                       | 0                | 1        | 0                | 0      | 10    |
| beq                  | 0                       | 0                       | 0                | 0        | 0                | 1      | 01    |
| bne                  | 0                       | 0                       | 0                | 0        | 0                | 1      | 01    |

```
* Operam (wire) Ins - The Tell Hand Side

* Operam (wire) rhs - The right hand Side

* Operation (wire) sum - The sum of lhs + rhs

* Operation (wire) cout - The carry of lhs + rhs
 */
module HalfAdder(
  input wire lhs,
  input wire rhs,
  output wire sum,
  output wire cout
  // Compute sum
  xor(sum, lhs, rhs);
  // Comput cout
  and(cout, lhs, rhs);
endmodule // HalfAdder
 * The adder combines two half adders to produce a single
 * circuit which accepts three inputs: carry in, lhs, and
 * @param {wire} cin - The carry in
* @param {wire} lhs - The left hand side
* @param {wire} rhs - The right hand side
 * @return {wire} sum - The sum of lhs + rhs
 * @return {wire} cout - The sum of lhs + rhs
module Adder(
  input wire cin,
  input wire lhs,
  input wire rhs,
  output wire sum,
 output wire cout
  // Instantiate two half-adders
  HalfAdder halfAdderA(cin, lhs, buffer, carry_left);
HalfAdder halfAdderB(buffer, rhs, sum, carry_right);
  // Compute cout
  or(cout, carry_left, carry_right);
endmodule // Adder
```

```
* The TwoOneMux selects one out of two input lines to
 * forward to the output line.
* @param {wire} select - Selects the input to forward
* @param {wire [1:0]} data - The inputs to select from

* @return {wire} result - The selected input
*/
module TwoOneMux(
 input wire select,
  input wire [1:0] data,
 output wire result
);
  // Invert select line
 not(select_, select);
  // Compute products
  and(lhs, data[0], select_);
  and(rhs, data[1], select);
  // Compute sum
 or(result, lhs, rhs);
endmodule // TwoOneMux
\boldsymbol{*} The FourOneMux cascades several TwoOneMuxs together to
 * create a mux which selects between four inputs.
 * Cparam {wire [1:0]} select - Selects the input to be forwarded
 * Oparam {wire [3:0]} data - The inputs to select from
 * @return {wire} result - The selected input
module FourOneMux(
  input wire [1:0] select,
  input wire [3:0] data,
  output wire result
);
  // Instantiate layer one
 TwoOneMux muxA(select[0], {data[0], data[1]}, AB);
 TwoOneMux muxB(select[0], {data[2], data[3]}, BC);
  // Instantiate layer two
  TwoOneMux muxC(select[1], {AB, BC}, result);
endmodule // FourOneMux
* The OneBitALU performs basic arithmetic and logical
 * operations on all except for the most significant bit.
* @param {wire} lhs - The left hand side of the computation
* @param {wire} rhs - The right hand side of the computation
 * @param {wire} cin - The carry in from the computation of previous bits
 * Cparam {wire} less - The less input for the slt operation
 * @param {wire} rhs_invert - Inverts the rhs (used for inverse operations)
* Operam [wire] rns_invert - inverts one rns (asea for inverse operations, operations) and wire [1:0]} op - The opcode representing the operation to perform * Oreturn {wire} result - The result of the computation * Oreturn {wire} cout - The carry out of the computation (if applicable)
module OneBitALU(
 input wire lhs,
```

```
input wire rhs,
  input wire cin,
  input wire less,
  input wire rhs_invert,
  input wire [1:0] op,
 output wire result,
 output wire cout
);
  // Handle rhs inversion
  not(rhs_, rhs);
 TwoOneMux inverter(rhs_invert, {rhs_, rhs}, rhs_inverted);
  // Compute lhs & rhs
  and(lhs_and_rhs, lhs, rhs);
  // Compute lhs | rhs
 or(lhs_or_rhs, lhs, rhs);
  // Compute lhs + rhs
  Adder adder(cin, lhs, rhs_inverted, sum, cout);
  // Select operation based on opcode
 FourOneMux selector(op, {lhs_and_rhs, lhs_or_rhs, sum, less}, result);
endmodule // OneBitALU
/**
* The OneBitALU_MSB performs basic arithmetic and logical
 \boldsymbol{\ast} operations on the most significant bit.
 * \mbox{\tt @param {\tt {\tt wire}}} lhs - The left hand side of the computation
 * Oparam {wire} rhs - The right hand side of the computation
 * @param {wire} cin - The carry in from the computation of previous bits
 * Oparam {wire} less - The less input for the slt operation
 * Cparam {wire} rhs_invert - Inverts the rhs (used for inverse operations)
* Oparam {wire [1:0]} op - The opcode representing the operation to perform * Oreturn {wire} result - The result of the computation
* @return {wire} sum - The sum of the most significant bits of lhs and rhs
* @return {wire} cout - The carry out of the computation (if applicable)
module OneBitALU_MSB(
  input wire lhs,
  input wire rhs,
  input wire cin,
 input wire less,
  input wire rhs_invert,
  input wire [1:0] op,
  output wire result,
 output wire cout,
 output wire sum
  // Handle rhs inversion
 TwoOneMux inverter(rhs_invert, {rhs_, rhs}, rhs_inverted);
  // Compute lhs & rhs
  and(lhs_and_rhs, lhs, rhs);
 // Compute lhs | rhs
or(lhs_or_rhs, lhs, rhs);
  // Compute lhs + rhs
  Adder adder(cin, lhs, rhs_inverted, sum, cout);
  // Select operation based on opcode
```

```
FourOneMux selector(op, {lhs_and_rhs, lhs_or_rhs, sum, less}, result);
endmodule // OneBitALU_MSB
 st The ALU is the heart of the CPU, it performs arithmetic,
 * logical, and comparison operations. This ALU supports
 * add, sub, and, or, addi, and slt instructions. This ALU
 * is built by chaining together 15 OneBitALUs and 1
 * OneBitALU MSB.
 * @param {wire [15:0]} lhs - The left hand side value
* @param {wire [15:0]} rhs - The right hand side value
 * @param {wire [2:0]} op - The operation to perform
 * Oreturn {wire [15:0]} result - The result of the computation * Oreturn {wire} zero - Weather the result is zero or not
 */
module ALU(
  input wire [15:0] lhs,
  input wire [15:0] rhs,
  input wire [2:0] op,
  output wire [15:0] result,
 output wire zero
):
  // Chain together 15 OneBitALUs
  \label{local_equation} One Bit ALU\_a(lhs[0], \ rhs[0], \ op[2], \ set, \ op[2], \ op[1:0], \ result[0], \ cout\_a);
  OneBitALU oneBitALU_b(lhs[1], rhs[1], cout_a, 1'b0, op[2], op[1:0], result[1], cout_b);
  OneBitALU oneBitALU_c(lhs[2], rhs[2], cout_b, 1'b0, op[2], op[1:0], result[2], cout_c);
  OneBitALU oneBitALU_d(lhs[3], rhs[3], cout_c, 1'b0, op[2], op[1:0], result[3], cout_d);
  OneBitALU oneBitALU_e(lhs[4], rhs[4], cout_d, 1'b0, op[2], op[1:0], result[4], cout_e);
  OneBitALU oneBitALU_f(lhs[5], rhs[5], cout_e, 1'b0, op[2], op[1:0], result[5], cout_f);
  OneBitALU oneBitALU_g(lhs[6], rhs[6], cout_f, 1'b0, op[2], op[1:0], result[6], cout_g);
  OneBitALU oneBitALU_h(lhs[7], rhs[7], cout_g, 1'b0, op[2], op[1:0], result[7], cout_h);
  OneBitALU oneBitALU_i(lhs[8], rhs[8], cout_h, 1'b0, op[2], op[1:0], result[8], cout_i);
  OneBitALU oneBitALU_j(lhs[9], rhs[9], cout_i, 1'b0, op[2], op[1:0], result[9], cout_j);
  OneBitALU oneBitALU_k(lhs[10], rhs[10], cout_j, 1'b0, op[2], op[1:0], result[10], cout_k);
  OneBitALU oneBitALU_1(lhs[11], rhs[11], cout_k, 1'b0, op[2], op[1:0], result[11], cout_1);
  OneBitALU oneBitALU_m(lhs[12], rhs[12], cout_1, 1'b0, op[2], op[1:0], result[12], cout_m);
  OneBitALU_n(lhs[13], rhs[13], cout_m, 1'b0, op[2], op[1:0], result[13], cout_n);
  OneBitALU oneBitALU_o(lhs[14], rhs[14], cout_n, 1'b0, op[2], op[1:0], result[14], cout_o);
  // Chain 1 OneBitALU MSB
  OneBitALU_MSB oneBitALU_MSB(lhs[15], rhs[15], cout_o, 1'b0, op[2], op[1:0], result[15],
       cout_null, set);
  // Compute zero
  or(a_or_b, result[0], result[1]);
  or(c_or_d, result[2], result[3]);
  or(e_or_f, result[4], result[5]);
  or(g_or_h, result[6], result[7]);
  or(i_or_j, result[8], result[9]);
  or(k_or_l, result[10], result[11]);
  or(m_or_n, result[12], result[13]);
  or(o_or_p, result[14], result[15]);
  or(ab_or_cd, a_or_b, c_or_d);
  or(ef_or_gh, e_or_f, g_or_h);
  or(ij_or_kl, i_or_j, k_or_l);
  or(mn_or_op, m_or_n, o_or_p);
  or(abcd_or_efgh, ab_or_cd, ef_or_gh);
  or(ijkl_or_mnop, ij_or_kl, mn_or_op);
  nor(zero, abcd_or_efgh, ijkl_or_mnop);
```

endmodule // ALU

```
* The TwoFourDecoder takes in a binary-encoded number and
* ouputs the one-hot decoded value.
* @param {wire [1:0]} encoded - The encoded value
* @param {wire [3:0]} decoded - The decoded value
module TwoFourDecoder(
 input wire [1:0] encoded, output wire [3:0] decoded
);
  // Invert encoded
 not(encoded_a_, encoded[0]);
 not(encoded_b_, encoded[1]);
  // Compute products
 and(decoded[0], encoded_b_, encoded_a_);
  and(decoded[1], encoded_b_, encoded[0]);
  and(decoded[2], encoded[1], encoded_a_);
 and(decoded[3], encoded[1], encoded[0]);
endmodule // TwoFourDecoder
* "capturing" (latching) the input on the data wire.
* @param {wire} enable - Enable the latch
* Oparam {wire} data - The bit to store in the latch
* Creturn {wire} Q - The internal state of the latch
module DLatch(
 input wire enable,
 input wire data,
 output wire Q
);
 not(data_, data);
 nand(x, data, enable);
 nand(y, data_, enable);
nand(Q, x, Q1);
 nand(Q1, y, Q);
endmodule // DLatch
* The DFlipFlop is a clocked circit that uses a pair of
 * DLatchs to create a flip-flop that always copies the
* data in the input line.
* @param {wire} clk - The input clock to sync with
* Cparam {wire} data - The bit to copy into internal state
* Oreturn {wire} Q - The internal state of the flip-flop
*/
module DFlipFlop(
 input wire clk,
  input wire data,
 output wire {\bf Q}
);
 not(clk_, clk);
 DLatch dO(clk, data, y);
```

```
DLatch d1(clk_, y, Q);
endmodule // DFlipFlop
 * Register is a general purpose CPU register with a width
 * of 16 bits. Each register is built out of 16 DFipFlops.
 * @param {wire} clk - The clock signal to sync to
 * Operam (wire [15:0]) read - The state of the register
 */
module Register(
  input wire clk,
  input wire [15:0] write,
 output wire [15:0] read
):
  // Instantiate 16 DFlipFlops
  DFlipFlop flipFlop_0(clk, write[0], read[0]);
 DFlipFlop flipFlop_1(clk, write[1], read[1]);
  DFlipFlop flipFlop_2(clk, write[2], read[2]);
 DFlipFlop flipFlop_3(clk, write[3], read[3]);
 DFlipFlop flipFlop_4(clk, write[4], read[4]);
 DFlipFlop flipFlop_5(clk, write[5], read[5]);
  DFlipFlop flipFlop_6(clk, write[6], read[6]);
 DFlipFlop flipFlop_7(clk, write[7], read[7]);
  DFlipFlop flipFlop_8(clk, write[8], read[8]);
 DFlipFlop flipFlop_9(clk, write[9], read[9]);
  DFlipFlop flipFlop_a(clk, write[10], read[10]);
 DFlipFlop flipFlop_b(clk, write[11], read[11]);
  DFlipFlop flipFlop_c(clk, write[12], read[12]);
 DFlipFlop flipFlop_d(clk, write[13], read[13]);
  DFlipFlop flipFlop_e(clk, write[14], read[14]);
 DFlipFlop flipFlop_f(clk, write[15], read[15]);
endmodule // Register
 * RegisterFile manages the four registers in 16 bit MIPS.
 * The register file also manages reads and writes to each
 * of the registers.
 * @param {wire} clk - The clock signal to sync to
 * Cparam {wire} write - Enables write mode
 * Oparam {wire [1:0]} readDestA - The register to read from
 * Cparam {wire [1:0]} readDestB - The register to read from
 * Cparam {wire [1:0]} writeDest - The register to write to
 * @param {wire [15:0]} data - The data to write
 * Greturn {wire [15:0]} readA - The data in the first selected register
* Greturn {wire [15:0]} readB - The data in the second selected register
 */
module RegisterFile(
  input wire clk,
  input wire write,
 input wire [1:0] readDestA, input wire [1:0] readDestB,
  input wire [1:0] writeDest,
  input wire [15:0] data,
  output wire [15:0] readA,
 output wire [15:0] readB
  wire [15:0] Q_a;
 wire [15:0] Q b:
```

```
wire [15:0] Q_c;
  // Instantiate registers
  Register register_a(wa_clk, data, Q_a);
  Register register_b(wb_clk, data, Q_b);
  Register register_c(wc_clk, data, Q_c);
  // Handle write inputs
  TwoFourDecoder writeDecoder(writeDest, {wc, wb, wa, w0});
  and(register_clock, write, clk);
  and(w0_clk, w0, register_clock);
  and(wa_clk, wa, register_clock);
  and(wb_clk, wb, register_clock);
  and(wc_clk, wc, register_clock);
  // Output port a
  Four One Mux \ read Mux A\_O (read Dest A, \ \{1'b0, \ Q\_a[0], \ Q\_b[0], \ Q\_c[0]\}, \ read A[0]);
  FourOneMux readMuxA_1(readDestA, {1'b0, Q_a[1], Q_b[1], Q_c[1]}, readA[1]);
  Four One Mux \ read Mux A\_2 (read Dest A, \ \{1'b0, \ Q\_a[2], \ Q\_b[2], \ Q\_c[2]\}, \ read A [2]);
  FourOneMux readMuxA_3(readDestA, \{1'b0, Q_a[3], Q_b[3], Q_c[3]\}, readA[3]);
  Four One Mux \ read Mux A\_4 (read Dest A, \{1'b0, Q\_a[4], Q\_b[4], Q\_c[4]\}, \ read A[4]);
  Four One Mux \ read Mux A\_5 (read Dest A, \ \{1'b0, \ Q\_a[5], \ Q\_b[5], \ Q\_c[5]\}, \ read A[5]);
  FourOneMux readMuxA_6(readDestA, \{1'b0, Q_a[6], Q_b[6], Q_c[6]\}, readA[6]);
  Four One Mux \ read Mux A\_7 (read Dest A, \ \{1'b0, \ Q\_a[7], \ Q\_b[7], \ Q\_c[7]\}, \ read A[7]);
  FourOneMux readMuxA_8(readDestA, \{1'b0, Q_a[8], Q_b[8], Q_c[8]\}, readA[8]);
  Four One Mux \ read Mux A\_9 (read Dest A, \ \{1'b0, \ Q\_a[9], \ Q\_b[9], \ Q\_c[9]\}, \ read A[9]);
  FourOneMux readMuxA_a(readDestA, {1'b0, Q_a[10], Q_b[10], Q_c[10]}, readA[10]);
  FourOneMux readMuxA_b(readDestA, {1'b0, Q_a[11], Q_b[11], Q_c[11]}, readA[11]);
  Four One Mux \ read Mux A\_c(read Dest A, \ \{1'b0, \ Q\_a[12], \ Q\_b[12], \ Q\_c[12]\}, \ read A[12]);
  FourOneMux readMuxA_d(readDestA, {1'b0, Q_a[13], Q_b[13], Q_c[13]}, readA[13]);
  FourOneMux readMuxA_e(readDestA, {1'b0, Q_a[14], Q_b[14], Q_c[14]}, readA[14]);
 FourOneMux readMuxA_f(readDestA, {1'b0, Q_a[15], Q_b[15], Q_c[15]}, readA[15]);
  // Output port b
  FourOneMux readMuxB_0(readDestB, {1'b0, Q_a[0], Q_b[0], Q_c[0]}, readB[0]);
  FourOneMux readMuxB_1(readDestB, {1'b0, Q_a[1], Q_b[1], Q_c[1]}, readB[1]);
  FourOneMux readMuxB_2(readDestB, {1'b0, Q_a[2], Q_b[2], Q_c[2]}, readB[2]);
  FourOneMux readMuxB_3(readDestB, {1'b0, Q_a[3], Q_b[3], Q_c[3]}, readB[3]);
  FourOneMux readMuxB_4(readDestB, \{1'b0, Q_a[4], Q_b[4], Q_c[4]\}, readB[4]);
  FourOneMux readMuxB_5(readDestB, {1'b0, Q_a[5], Q_b[5], Q_c[5]}, readB[5]);
  FourOneMux readMuxB_6(readDestB, \{1'b0, Q_a[6], Q_b[6], Q_c[6]\}, readB[6]);
  FourOneMux readMuxB_7(readDestB, {1'b0, Q_a[7], Q_b[7], Q_c[7]}, readB[7]);
  FourOneMux readMuxB_8(readDestB, {1'b0, Q_a[8], Q_b[8], Q_c[8]}, readB[8]);
  FourOneMux readMuxB_9(readDestB, {1'b0, Q_a[9], Q_b[9], Q_c[9]}, readB[9]);
FourOneMux readMuxB_a(readDestB, {1'b0, Q_a[10], Q_b[10], Q_c[10]}, readB[10]);
  FourOneMux readMuxB_b(readDestB, {1'b0, Q_a[11], Q_b[11], Q_c[11]}, readB[11]);
  FourOneMux readMuxB_c(readDestB, {1'b0, Q_a[12], Q_b[12], Q_c[12]}, readB[12]);
  FourOneMux readMuxB_d(readDestB, {1'b0, Q_a[13], Q_b[13], Q_c[13]}, readB[13]);
  FourOneMux readMuxB_e(readDestB, {1'b0, Q_a[14], Q_b[14], Q_c[14]}, readB[14]);
FourOneMux readMuxB_f(readDestB, {1'b0, Q_a[15], Q_b[15], Q_c[15]}, readB[15]);
endmodule // RegisterFile
 */
module MuxBus(
  input wire select.
  input wire [15:0] lhs,
  input wire [15:0] rhs,
 output wire [15:0] selected
);
  TwoOneMux mux_a(select, { lhs[0], rhs[0] }, selected[0]);
 TwoOneMux mux_b(select, { lhs[1], rhs[1] }, selected[1]);
  TwoOneMux mux_c(select, { lhs[2], rhs[2] }, selected[2]);
```

```
TwoOneMux mux_d(select, { lhs[3], rhs[3] }, selected[3]);
  TwoOneMux mux_e(select, { lhs[4], rhs[4] }, selected[4]);
 TwoOneMux mux_f(select, { lhs[5], rhs[5] }, selected[5]);
TwoOneMux mux_g(select, { lhs[6], rhs[6] }, selected[6]);
 TwoOneMux mux_h(select, { lhs[7], rhs[7] }, selected[7]);
TwoOneMux mux_i(select, { lhs[8], rhs[8] }, selected[8]);
 TwoOneMux mux_j(select, { lhs[9], rhs[9] }, selected[9]);
TwoOneMux mux_k(select, { lhs[10], rhs[10] }, selected[10]);
  TwoOneMux mux_l(select, { lhs[11], rhs[11] }, selected[11]);
 TwoOneMux mux_m(select, { lhs[12], rhs[12] }, selected[12]);
 TwoOneMux mux_n(select, { lhs[13], rhs[13] }, selected[13]);
TwoOneMux mux_o(select, { lhs[14], rhs[14] }, selected[14]);
 \label{twoOneMux mux_p(select, { lhs[15], rhs[15] }, selected[15]);} \\
endmodule // MuxBus
st IMemory stores the CPU instructions. Each memory
 * address is 16 bits wide.
* @param {wire} clk - The clock signal to sync with
* @param {wire [15:0]} pc - The program counter

* @param {wire [15:0]} data - the data to write at an address
 * Cparam {wire [15:0]} addr - the address to write to
 * @return {wire [15:0]} value - The value at an address
module IMemory(
  input wire clk,
  input wire write,
  input wire [15:0] data,
  input wire [15:0] addr,
  output wire [15:0] value
):
  reg [15:0] ram [0:65535];
  assign value = ram[addr];
  initial begin
   ram[0] = 16'b000000000000000; // nop
    ram[1] = 16'b0100000100001111; // addi $1, $0, 0x0F
    ram[2] = 16'b0100001000000111; // addi $2, $0, 0x07
    ram[3] = 16'b00000000000000; // nop
    ram[4] = 16'b0010011011000000; // and $3, $1, $2
    ram[5] = 16'b00000000000000; // nop
    ram[6] = 16'b0001011110000000; // sub $2, $1, $3
    ram[7] = 16'b000000000000000; // nop
    ram[8] = 16'b0011101110000000; // or $2, $2, $3
    ram[9] = 16'b00000000000000; // nop
    ram[10] = 16'b0000101111000000; // add $3, $2, $3
    ram[11] = 16'b000000000000000; // nop
    ram[12] = 16'b0111111001000000; // slt $1, $3, $2
    ram[13] = 16'b0111101101000000; // slt $1, $2, $3
    // ram[1] = 16'b0100000100001111; // addi $1, $0, 0x0F
    // ram[2] = 16'b0100001000000111; // addi $2, $0, 0x07
    // ram[3] = 16'b0010011011000000; // and $3, $1, $2
    // ram[4] = 16'b0001011110000000; // sub $2, $1, $3
    // ram[5] = 16'b0011101110000000; // or $2, $2, $3
    // ram[6] = 16'b0000101111000000; // add $3, $2, $3
    // ram[7] = 16'b01111111001000000; // slt $1, $3, $2
    // ram[8] = 16'b0111101101000000; // slt $1, $2, $3
endmodule // IMemory
```

```
* DMemory stores the working memory. Each memory
 * address is 16 bits wide.
* @param {wire} clk - The clock signal to sync with * @param {wire [15:0]} pc - The program counter
* @param {wire [15:0]} data - the data to write at an address

* @param {wire [15:0]} addr - the address to write to
 * Oreturn {wire [15:0]} value - The value at an address
*/
module DMemory(
 input wire clk,
 input wire write,
input wire [15:0] data,
  input wire [15:0] addr,
 output wire [15:0] value
 reg [15:0] ram [0:65535];
 assign value = ram[addr];
  initial begin
   ram[0] = 16'h5; // store 0x05 @ 0x00
ram[1] = 16'h7; // store 0x07 @ 0x01
endmodule // DMemory
* The MainControl unpacks the opcode and function code
 * into instructions for the CPU's internal components.
module MainControl(
  input wire [3:0] opcode,
  output reg [7:0] control
  // Control bits: RegDst, ALUSrc, MemtoReg, RegWrite, MemWrite, Branch, ALUOp
  always @(opcode) case (opcode)
    4'b0000: control <= 8'b10010000; // add
    4'b0001: control <= 8'b10010001; // sub
    4'b0010: control <= 8'b10010010; // and
    4'b0011: control <= 8'b10010010; // or
    4'b0100: control <= 8'b01010000; // addi
    4'b0101: control <= 8'b01110000; // lw
    4'b0110: control <= 8'b01001000; // sw
    4'b0111: control <= 8'b10010010; // slt
    4'b1000: control <= 8'b00000101; // beq
   4'b1001: control <= 8'b00000101; // bne
  endcase
endmodule // MainControl
* The ALUControl unpacks the opcode and function code into
 * instructions for the CPU's ALU.
*/
module ALUControl(
 input wire [1:0] aluCode,
  input wire [3:0] funCode,
 output reg [2:0] aluCtl
);
  always @(aluCode, funCode) case (aluCode)
   2'b00: aluCtl <= 3'b010; // add
2'b01: aluCtl <= 3'b110; // subtract
```

```
2'b10: case (funCode)
      4'b0000: aluCtl <= 3'b010; // add
      4'b0001: aluCtl <= 3'b110; // sub
      4'b0010: aluCtl <= 3'b000; // and
      4'b0011: aluCtl <= 3'b001; // or
      4'b0111: aluCtl <= 3'b111; // slt
     default: aluCtl <= 3'b101; // zero</pre>
   endcase
 endcase
endmodule // ALUControl
* CPU brings all of the modules together to create a
* processor
* Operam {wire} clk - The clock signal to sync with

* Oreturn {wire [15:0]} readA - The output of the register file
 * @return {wire [15:0]} readB - The output of the register file
*/
module CPU(
 input wire clk,
 output reg [15:0] pc,
output reg [15:0] IFID_IR,
 output reg [15:0] IDEX_IR,
 output wire [15:0] writeData
);
  // Memories
 wire [15:0] instruction;
 wire [15:0] memRead;
 IMemory iMemory(clk, 1'b0, 16'h0000, pc, instruction);
 DMemory dMemory(clk, 1'b0, 16'h0000, 16'h0000, memRead);
  // Instruction Fetch
 wire [15:0] nextPc;
 ALU fetchAlu(pc, 16'h0001, 3'b010, nextPc, fetchZero);
 // Instruction Decode
 wire [1:0] alu0p;
 wire [1:0] writeDest;
 wire [4:0] control;
 wire [15:0] extended;
 wire [15:0] readA;
 wire [15:0] readB;
 wire [15:0] forwardReadA;
 wire [15:0] forwardReadB;
 reg IDEX_regWrite;
 reg IDEX_aluSrc;
 reg IDEX_regDest;
 reg [1:0] IDEX_aluOp;
 reg [15:0] IDEX_readA;
 reg [15:0] IDEX_readB;
 reg [15:0] IDEX_extended;
 reg [1:0] IDEX_$rt;
 reg [1:0] IDEX_$rd;
 RegisterFile regFile(clk, IDEX_regWrite, IFID_IR[11:10], IFID_IR[9:8], writeDest,
       writeData, readA, readB);
 MainControl mainControl(IFID_IR[15:12], {regDest, aluSrc, memToReg, regWrite, memWrite,
       branch, alu0p}):
  assign extended = {{8{IFID_IR[7]}}, IFID_IR[7:0]};
  // Execute
 wire [15:0] rhs;
 wire [15:0] aluResult;
```

```
wire [2:0] aluCtrl;
  MuxBus rhsMux(IDEX_aluSrc, IDEX_extended, IDEX_readB, rhs);
  TwoOneMux writeDestA(IDEX_regDest, { IDEX_$rd[0] , IDEX_$rt[0] }, writeDest[0]);
TwoOneMux writeDestB(IDEX_regDest, { IDEX_$rd[1] , IDEX_$rt[1] }, writeDest[1]);
  ALUControl aluControl(IDEX_aluOp, IDEX_IR[15:12], aluCtrl); ALU mainALU(IDEX_readA, rhs, aluCtrl, writeData, zero);
  initial begin
  pc = 0;
end
  always @(negedge clk) begin
    // Stage One
    pc <= nextPc;</pre>
    IFID_IR <= instruction;</pre>
    // Stage Two
IDEX_IR <= IFID_IR;</pre>
    IDEX_regDest <= regDest;</pre>
    IDEX_aluSrc <= aluSrc;</pre>
    IDEX_regWrite <= regWrite;</pre>
    IDEX_aluOp <= aluOp;</pre>
    IDEX_readA <= readA;</pre>
    IDEX_readB <= readB;</pre>
    IDEX_extended <= extended;</pre>
    IDEX_$rt <= IFID_IR[9:8];</pre>
    IDEX_$rd <= IFID_IR[7:6];</pre>
  end
endmodule // CPU
 * This testbench instatiates a CPU and provides it with a
 * clock. The testbench executes the example assembly.
module TestBench();
  reg clk;
 wire [15:0] pc;
wire [15:0] IFID_IR;
  wire [15:0] IDEX_IR;
  wire [15:0] data;
  wire [2:0] aluCtrl;
  CPU cpu(clk, pc, IFID_IR, IDEX_IR, data);
  always #1 clk = ~clk;
  initial begin
    $display(" PC\tIFID_IR\t\t\tIDEX_IR\t\t\tdata");
    $monitor("%3d\t%b\t%b\t%3d", pc, IFID_IR, IDEX_IR, data);
    clk = 1;
    #29 $finish;
  end
endmodule
```

## **Machine Translation**

# Output (With Nop)

| PC | IFID_IR          | IDEX_IR          | data |  |
|----|------------------|------------------|------|--|
| 0  | xxxxxxxxxxxx     | xxxxxxxxxxxxx    | x    |  |
| 1  | 000000000000000  | xxxxxxxxxxxxx    | x    |  |
| 2  | 0100000100001111 | 000000000000000  | 0    |  |
| 3  | 0100001000000111 | 0100000100001111 | 15   |  |
| 4  | 000000000000000  | 0100001000000111 | 7    |  |
| 5  | 0010011011000000 | 000000000000000  | 0    |  |
| 6  | 000000000000000  | 0010011011000000 | 7    |  |
| 7  | 0001011110000000 | 000000000000000  | 0    |  |
| 8  | 000000000000000  | 0001011110000000 | 8    |  |
| 9  | 0011101110000000 | 000000000000000  | 0    |  |
| 10 | 000000000000000  | 0011101110000000 | 15   |  |
| 11 | 0000101111000000 | 000000000000000  | 0    |  |
| 12 | 000000000000000  | 0000101111000000 | 22   |  |
| 13 | 0111111001000000 | 000000000000000  | 0    |  |
| 14 | 0111101101000000 | 0111111001000000 | 0    |  |
| 15 | xxxxxxxxxxxxxx   | 0111101101000000 | 1    |  |

## Output (Without Nop)

| PC | IFID_IR          | IDEX_IR          | data |
|----|------------------|------------------|------|
| 0  | xxxxxxxxxxxxx    | xxxxxxxxxxxxx    | x    |
| 1  | xxxxxxxxxxxxx    | xxxxxxxxxxxxx    | x    |
| 2  | 0100000100001111 | xxxxxxxxxxxxx    | x    |
| 3  | 0100001000000111 | 0100000100001111 | 15   |

| Christophe | er K. Schmitt and M | latthew Warren   |   | CS 358 Section 01 Spring 2020 Progress Report 2 |
|------------|---------------------|------------------|---|-------------------------------------------------|
|            |                     |                  |   |                                                 |
| 4          | 0010011011000000    | 0100001000000111 | 7 |                                                 |
| 5          | 0001011110000000    | 0010011011000000 | Х |                                                 |
| 6          | 0011101110000000    | 0001011110000000 | x |                                                 |
| 7          | 0000101111000000    | 0011101110000000 | X |                                                 |
| 8          | 0111111001000000    | 0000101111000000 | x |                                                 |
| 9          | 0111101101000000    | 0111111001000000 | X |                                                 |
| 10         | xxxxxxxxxxxxx       | 0111101101000000 | X |                                                 |
| 11         | xxxxxxxxxxxx        | xxxxxxxxxxxxx    | х |                                                 |
| 12         | xxxxxxxxxxxx        | xxxxxxxxxxxxx    | х |                                                 |
| 13         | xxxxxxxxxxxx        | xxxxxxxxxxxxx    | х |                                                 |
| 14         | xxxxxxxxxxxxx       | xxxxxxxxxxxxx    | х |                                                 |
| 15         | xxxxxxxxxxxx        | xxxxxxxxxxxx     | x |                                                 |

# CPU Complete Diagram

