

# 1-Bit Bi-directional Level Shifter with Automatic Sensing

#### **Features**

- $V_{CCA}$  can be Less than, Greater than or Equal to  $V_{CCB}$
- 1.2V to 5.5V on A Port and 1.2V to 5.5V on B Port
- High-Speed with 20 Mb/s Guaranteed Data Rate for Push-pull application
- High-Speed with 2 Mb/s Guaranteed Data Rate for Open-drain application
- No Direction-Control Signal Needed
- Low Bit-to-Bit Skew
- Non-preferential Power-up Sequencing
- ESD protection exceeds 8KV HBM per JESD22-A114
- Integrated 10 kΩ Pull-up Resistors
- Package: UDFN1.2x1.6-8L and SOT23-6L

# Description

The PI4ULS5V201 is a 1-bit configurable dual supply bidirectional auto sensing translator that does not require a directional control pin. The A and B ports are designed to track two different power supply rails,  $V_{\rm CCA}$  and  $V_{\rm CCB}$  respectively. Both the  $V_{\rm CCA}$  and  $V_{\rm CCB}$  supply rails are configurable from 1.2 V to 5.5 V. This allows voltage logic signals on the  $V_{\rm CCA}$  side to be translated into lower, higher or equal value voltage logic signals on the  $V_{\rm CCB}$  side, and vice-versa.

The translator has integrated 10 k $\Omega$  pull-up resistors on the I/O lines. The integrated pull-up resistors are used to pull-up the I/O lines to either  $V_{CCA}$  or  $V_{CCB}$ . The PI4ULS5V201 is an excellent match for open-drain applications such as the I<sup>2</sup>C communication bus.

## **Applications**

- I<sup>2</sup>C, SMBus, MDIO
- Low Voltage ASIC Level Translation
- Mobile Phones, PDAs, Camera

## **Pin Configuration**



## **Pin Description**

| Pin       | Type  | Description                                                                    |
|-----------|-------|--------------------------------------------------------------------------------|
| Name      |       |                                                                                |
| $V_{CCA}$ | Power | A-port supply voltage.1.2V $\leq$ V <sub>CCA</sub> $\leq$ 5.5 V                |
| A         | I/O   | Input/output A. Referenced to V <sub>CCA</sub> .                               |
| GND       | GND   | Ground.                                                                        |
| EN        | Input | Output enable (active High). Pull EN low to place all outputs in 3-state mode. |
| В         | I/O   | Input/output B. Referenced to V <sub>CCB</sub>                                 |
| $V_{CCB}$ | Power | B-port supply voltage. 1.2 V $\leq$ V <sub>CCB</sub> $\leq$ 5.5V               |
| NC        | -     | Not connect                                                                    |



## **Block Diagram**



Figure 1: Block Diagram

# **Maximum Ratings**

| Storage Temperature                        | 65°C to +150°C |
|--------------------------------------------|----------------|
| DC Supply Voltage port B                   | 0.3V to +5.5V  |
| DC Supply Voltage port A                   | 0.3V to+5.5V   |
| Vi(A) referenced DC Input / Output Voltage | 0.3V to +5.5V  |
| Vi(B) referenced DC Input / Output Voltage | 0.3V to+5.5V   |
| Enable Control Pin DC Input Voltage        | 0.3V to+5.5V   |
| Short circuit duration (I/O to GND)        | 40mA           |

#### Note:

Stresses greater than those listed under MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

**Recommended operation conditions** 

| Symbol    | Parameter                                   | Min | Тур | Max | Unit          |
|-----------|---------------------------------------------|-----|-----|-----|---------------|
| $V_{CCA}$ | V <sub>CCA</sub> Positive DC Supply Voltage | 1.2 | -   | 5.5 | V             |
| $V_{CCB}$ | V <sub>CCB</sub> Positive DC Supply Voltage | 1.2 | -   | 5.5 | V             |
| $V_{EN}$  | Enable Control Pin Voltage                  | GND | -   | 5.5 | V             |
| $V_{IO}$  | I/O Pin Voltage                             | GND | -   | 5.5 | V             |
| $T_A$     | Operating Temperature Range                 | -40 | -   | +85 | $\mathcal{C}$ |



### **DC Electrical Characteristics**

Unless otherwise specified,  $-40^{\circ}\text{C} \le T_A \le 85^{\circ}\text{C}$ ,  $1.2\text{V} \le \text{V} \le 5.5\text{V}$ 

| Symbol                            | Parameter                                       | Test Conditions                                | Min                       | Тур | Max                       | Unit |
|-----------------------------------|-------------------------------------------------|------------------------------------------------|---------------------------|-----|---------------------------|------|
| $V_{IHB}$                         | B port Input HIGH Voltage                       | -                                              | V <sub>CCB</sub> – 0.2    | -   | -                         | V    |
| $V_{\rm ILB}$                     | B port Input LOW Voltage                        | -                                              | -                         | -   | 0.15                      | V    |
| $V_{IHA}$                         | A port Input HIGH Voltage                       | -                                              | V <sub>CCA</sub> – 0.2    | -   | -                         | V    |
| V <sub>ILA</sub>                  | A port Input LOW Voltage                        | -                                              | -                         | -   | 0.15                      | V    |
| $V_{IH}$                          | Control Pin Input HIGH Voltage                  | -                                              | V <sub>CCA</sub> – 0.2    | -   | -                         | V    |
| V <sub>IL</sub>                   | Control Pin Input LOW Voltage                   | -                                              | -                         | -   | 0.15                      | V    |
| $V_{OHB}$                         | B port Output HIGH Voltage                      | B port source current = $-20 \mu A$            | 2/3 * V <sub>CCB</sub>    | -   | 1                         | V    |
| $V_{OLB}$                         | B port Output LOW Voltage                       | B port sink current =1 mA                      | -                         | -   | 1/3 *<br>V <sub>CCB</sub> | V    |
| $V_{\mathrm{OHA}}$                | A port Output HIGH Voltage                      | A port source current= -20 μA                  | 2/3 *<br>V <sub>CCA</sub> | -   | -                         | V    |
| $V_{OLA}$                         | A port Output LOW Voltage                       | A port sink current =1 mA                      | -                         | -   | 1/3 *<br>V <sub>CCA</sub> | V    |
| $I_{QVCB}$                        | V <sub>CCB</sub> Supply Current                 | B port and A port unconnected, VEN = $V_{CCA}$ | -                         | 0.5 | 5.0                       | μА   |
| $I_{QVCA}$                        | V <sub>CCA</sub> Supply Current                 | B port and A port unconnected, VEN = $V_{CCA}$ | -                         | 0.3 | 5.0                       | μА   |
| I <sub>TS</sub> -V <sub>CCB</sub> | B Tri-state Output Mode                         | B port and A port unconnected, VEN = GND       | -                         | 0.1 | 1                         | μА   |
| I <sub>TS</sub> -V <sub>CCA</sub> | A Tri-state Output Mode Supply<br>Current       | B port and A port unconnected, VEN = GND       | -                         | 0.1 | 1                         | μА   |
| I <sub>oz</sub>                   | I/O Tri-state Output Mode<br>Leakage<br>Current | -                                              | -                         | 0.1 | 1.0                       | μА   |
| $R_{PU}$                          | Pull-Up Resistors I/O A and B                   | -                                              | -                         | 10  | -                         | kΩ   |

**Note**: All units are production tested at  $T_A = +25 \, \text{C}$ . Limits over the operating temperature range are guaranteed by design. Typical values are for  $V_{CCB} = +2.8 \, \text{V}$ ,  $V_{CCA} = +1.8 \, \text{V}$  and  $T_A = +25 \, \text{C}$ .

### **AC Electrical characteristics**

### Timing Characteristics - Rail-to-Rail Driving Configuration

(I/O test circuits of Figures 2, 3 and 7,  $C_{LOAD} = 15$  pF, driver output impedance  $\leq 50\Omega$ ,  $R_{LOAD} = 1$  M $\Omega$ , unless otherwise specified)

| Symbol                    | Parameter                           | <b>Test Conditions</b> | Min | Тур | Max | Unit |  |
|---------------------------|-------------------------------------|------------------------|-----|-----|-----|------|--|
| $V_{CCA} = 1.8V, V_{CCA}$ | $V_{CCA} = 1.8V$ , $V_{CCB} = 2.8V$ |                        |     |     |     |      |  |
| $t_{RB}$                  | B port Rise Time                    | -                      | -   | -   | 15  | nS   |  |
| $t_{FB}$                  | B port Fall Time                    | -                      | -   | -   | 15  | nS   |  |
| $t_{RA}$                  | A port Rise Time                    | -                      | -   | -   | 25  | nS   |  |
| $t_{FA}$                  | A port Fall Time                    | -                      | -   | -   | 10  | nS   |  |
| t <sub>PHL-A-B</sub>      | Propagation Delay                   | -                      | -   | -   | 15  | nS   |  |
| t <sub>PLH-A-B</sub>      | (Driving A)                         | -                      | -   | -   | 15  | nS   |  |
| t <sub>PHL-B-A</sub>      | Propagation Delay                   | -                      | -   | -   | 15  | nS   |  |
| t <sub>PLH-B-A</sub>      | (Driving B)                         | -                      | -   | -   | 15  | nS   |  |
| t <sub>PPSKEW</sub>       | Part-to-Part Skew                   | -                      | -   | -   | 5   | nS   |  |
| MDR                       | Maximum Data Rate                   | -                      | 20  | -   | -   | Mbps |  |

To be continued.





| $\sim$ | . •   | •     |     |
|--------|-------|-------|-----|
| ( '(   | nntın | uousl | 177 |
|        |       |       |     |

| Symbol                              | Parameter                 | Test Conditions | Min | Тур | Max | Unit |
|-------------------------------------|---------------------------|-----------------|-----|-----|-----|------|
| $V_{CCA} = 2.8V$ , $V_{CCA} = 2.8V$ | <sub>CCB</sub> =1.8V      |                 |     |     |     |      |
| $t_{RB}$                            | B port Rise Time          | -               | -   | -   | 25  | nS   |
| $t_{FB}$                            | B port Fall Time          | -               | -   | -   | 10  | nS   |
| $t_{RA}$                            | A port Rise Time          | -               | -   | -   | 20  | nS   |
| $t_{FA}$                            | A port Fall Time          | -               | -   | -   | 15  | nS   |
| $t_{\mathrm{PHL-A-B}}$              | Propagation Delay         | -               | -   | -   | 15  | nS   |
| t <sub>PLH-A-B</sub>                | (Driving A)               | -               | -   | -   | 15  | nS   |
| t <sub>PHL-B-A</sub>                | Propagation Delay         | -               | -   | -   | 15  | nS   |
| $t_{PLH-B-A}$                       | (Driving B)               | -               | -   | =   | 15  | nS   |
| $t_{PPSKEW}$                        | Part-to-Part Skew         | -               | -   | -   | 5   | nS   |
| MDR                                 | Maximum Data Rate         | -               | 20  | -   | -   | Mbps |
| $V_{CCA} = 2.5V$ , V                | $V_{\rm CCB} = 3.6 \rm V$ | •               |     |     |     |      |
| $t_{RB}$                            | B port Rise Time          | -               | -   | -   | 15  | nS   |
| $t_{\mathrm{FB}}$                   | B port Fall Time          | -               | -   | -   | 10  | nS   |
| $t_{RA}$                            | A port Rise Time          | -               | -   | =   | 15  | nS   |
| $t_{\rm FA}$                        | A port Fall Time          | -               | -   | -   | 10  | nS   |
| $t_{PHL-A-B}$                       | Propagation Delay         | -               | -   | -   | 15  | nS   |
| $t_{PLH-A-B}$                       | (Driving A)               | -               | -   | -   | 15  | nS   |
| $t_{PHL-B-A}$                       | Propagation Delay         | -               | -   | =   | 15  | nS   |
| $t_{PLH-B-A}$                       | (Driving B)               | -               | -   | =   | 15  | nS   |
| t <sub>PPSKEW</sub>                 | Part-to-Part Skew         | -               | -   | -   | 5   | nS   |
| MDR                                 | Maximum Data Rate         | -               | 20  | -   | -   | Mbps |
| $V_{CCA} = 3.6V$ , V                | $V_{\rm CCB} = 2.5 \rm V$ | •               |     | •   |     |      |
| $t_{RB}$                            | B port Rise Time          | =               | -   | -   | 15  | nS   |
| $t_{\mathrm{FB}}$                   | B port Fall Time          | =               | -   | -   | 10  | nS   |
| $t_{RA}$                            | A port Rise Time          | -               | -   | -   | 15  | nS   |
| $t_{FA}$                            | A port Fall Time          | -               | -   | -   | 15  | nS   |
| $t_{\mathrm{PHL-A-B}}$              | Propagation Delay         | -               | -   | -   | 15  | nS   |
| $t_{\rm PLH-A-B}$                   | (Driving A)               | -               | -   | -   | 15  | nS   |
| t <sub>PHL-B-A</sub>                | Propagation Delay         | -               | -   | -   | 15  | nS   |
| $t_{\rm pLH-B-A}$                   | (Driving B)               | -               | -   | -   | 15  | nS   |
| $t_{PPSKEW}$                        | Part-to-Part Skew         | -               | -   | -   | 5   | nS   |
| MDR                                 | Maximum Data Rate         | -               | 20  | -   | -   | Mbps |

To be continued.



# PI4ULS5V201 1-Bit Bi-directional Level Shifter with Automatic Sensing

Continuously.

| Continuously.  Symbol     | Parameter                      | Test Conditions  | Min      | Тур | Max   | Unit  |
|---------------------------|--------------------------------|------------------|----------|-----|-------|-------|
| $V_{CCA} = 1.5V, V_{CCA}$ |                                | 2 COL COMMINIONS |          | -JP | 2.262 | - Inv |
| t <sub>RB</sub>           | B port Rise Time               | -                | _        | _   | 15    | nS    |
| t <sub>FB</sub>           | B port Fall Time               | -                | -        | -   | 20    | nS    |
| t <sub>RA</sub>           | A port Rise Time               | _                | _        | _   | 30    | nS    |
| t <sub>FA</sub>           | A port Fall Time               | -                | -        | _   | 10    | nS    |
| t <sub>PHL-A-B</sub>      | •                              | -                | -        | -   | 20    | nS    |
| t <sub>PLH-A-B</sub>      | Propagation Delay (Driving A)  | -                | -        | -   | 20    | nS    |
| t <sub>PHL-B-A</sub>      | Propagation Delay              | -                | -        | -   | 20    | nS    |
| t <sub>PLH</sub> B-A      | (Driving B)                    | -                | -        | -   | 20    | nS    |
| t <sub>PPSKEW</sub>       | Part-to-Part Skew              | -                | -        | -   | 5     | nS    |
| MDR                       | Maximum Data Rate              | -                | 20       | -   | -     | Mbps  |
| $V_{CCA} = 5.5, V_{CCB}$  |                                |                  | <b>!</b> | 1   | 1     | 1     |
| t <sub>RB</sub>           | B port Rise Time               | -                | -        | -   | 30    | nS    |
| t <sub>FB</sub>           | B port Fall Time               | -                | -        | -   | 20    | nS    |
| t <sub>RA</sub>           | A port Rise Time               | -                | -        | -   | 15    | nS    |
| t <sub>FA</sub>           | A port Fall Time               | -                | -        | -   | 40    | nS    |
| t <sub>PHL-A-B</sub>      | Propagation Delay              | -                | -        | -   | 20    | nS    |
| t <sub>PLH-A-B</sub>      | (Driving A)                    | -                | -        | -   | 20    | nS    |
| t <sub>PHL-B-A</sub>      | Propagation Delay              | -                | -        | -   | 20    | nS    |
| t <sub>PLH</sub> -B-A     | (Driving B)                    | -                | -        | -   | 20    | nS    |
| t <sub>PPSKEW</sub>       | Part-to-Part Skew              | -                | -        | -   | 5     | nS    |
| MDR                       | Maximum Data Rate              | -                | 20       | -   | -     | Mbps  |
| $V_{CCA} = 1.2V, V_{CCA}$ | $_{\rm CCB} = 5.5 \text{V}$    | •                | <u> </u> |     | 1     |       |
| t <sub>RB</sub>           | B port Rise Time               | -                | -        | -   | 15    | nS    |
| t <sub>FB</sub>           | B port Fall Time               | -                | -        | -   | 30    | nS    |
| t <sub>RA</sub>           | A port Rise Time               | -                | -        | -   | 30    | nS    |
| t <sub>FA</sub>           | A port Fall Time               | -                | -        | -   | 15    | nS    |
| t <sub>PHL-A-B</sub>      | Propagation Delay              | -                | -        | -   | 20    | nS    |
| t <sub>PLH-A-B</sub>      | (Driving A)                    | -                | -        | -   | 15    | nS    |
| t <sub>PHL-B-A</sub>      | Propagation Delay              | -                | -        | -   | 15    | nS    |
| t <sub>PLH-B-A</sub>      | (Driving B)                    | -                | -        | -   | 15    | nS    |
| t <sub>PPSKEW</sub>       | Part-to-Part Skew              | -                | -        | -   | 5     | nS    |
| MDR                       | Maximum Data Rate              | -                | 20       | -   | -     | Mbps  |
| $V_{CCA} = 5.5V, V_{CCA}$ | $_{\text{CCB}} = 1.2 \text{V}$ |                  |          |     |       |       |
| $t_{RB}$                  | B port Rise Time               | -                | -        | -   | 30    | nS    |
| $t_{ m FB}$               | B port Fall Time               | -                | -        | -   | 15    | nS    |
| $t_{RA}$                  | A port Rise Time               | -                | -        | -   | 15    | nS    |
| $t_{FA}$                  | A port Fall Time               | -                | -        | -   | 30    | nS    |
| $t_{\mathrm{PHL-A-B}}$    | Propagation Delay              | -                | -        | -   | 15    | nS    |
| t <sub>PLH-A-B</sub>      | (Driving A)                    | -                | -        | -   | 15    | nS    |
| t <sub>PHL-B-A</sub>      | Propagation Delay              | -                | -        | -   | 20    | nS    |
| $t_{PLH-B-A}$             | (Driving B)                    | -                | -        | -   | 15    | nS    |
| t <sub>PPSKEW</sub>       | Part-to-Part Skew              | -                | -        | -   | 5     | nS    |
| MDR                       | Maximum Data Rate              | -                | 20       | -   | -     | Mbps  |



### **Timing Characteristics – Open Drain Driving Configuration**

(I/O test circuits of Figures 4, 5 and 7,  $C_{LOAD} = 15$  pF, driver output impedance  $\leq 50\Omega$ ,  $R_{LOAD} = 1$  M $\Omega$ , unless otherwise specified)

| Symbol                        | Parameter                              | <b>Test Conditions</b> | Min | Тур | Max | Unit |  |  |
|-------------------------------|----------------------------------------|------------------------|-----|-----|-----|------|--|--|
| $1.2 \le V_{CCA} \le V_{CCB}$ | $1.2 \le V_{CCA} \le V_{CCB} \le 5.5V$ |                        |     |     |     |      |  |  |
| $t_{RB}$                      | B port Rise Time                       | -                      | -   | -   | 450 | nS   |  |  |
| $t_{\mathrm{FB}}$             | B port Fall Time                       | -                      | -   | -   | 30  | nS   |  |  |
| $t_{RA}$                      | A port Rise Time                       | -                      | -   | -   | 450 | nS   |  |  |
| $t_{\rm FA}$                  | A port Fall Time                       | -                      | -   | -   | 30  | nS   |  |  |
| t <sub>PHL-A-B</sub>          | Propagation Delay                      | -                      | -   | -   | 300 | nS   |  |  |
| t <sub>PLH-A-B</sub>          | (Driving A)                            | -                      | -   | -   | 300 | nS   |  |  |
| $t_{\mathrm{PHL-B-A}}$        | Propagation Delay                      | -                      | -   | -   | 300 | nS   |  |  |
| $t_{\rm PLH-B-A}$             | (Driving B)                            | -                      | -   | -   | 300 | nS   |  |  |
| t <sub>PPSKEW</sub>           | Part-to-Part Skew                      | -                      | -   | -   | 50  | nS   |  |  |
| MDR                           | Maximum Data Rate                      | -                      | 2   | -   | -   | Mbps |  |  |

### **Test Circuits**



Figure 2.Rail-to-Rail Driving A



Figure 3. Rail-to-Rail Driving B



Figure 4. Open-Drain Driving A



Figure 5. Open-Drain Driving B





Figure 6. Definition of Timing Specification Parameters



| Test                                | Switc h |
|-------------------------------------|---------|
| t <sub>PZH</sub> , t <sub>PHZ</sub> | Open    |
| $t_{PZL}, t_{PLZ}$                  | 2 x V*  |

C<sub>L</sub> = 15 pF or equivalent (Includes jig and probe capacitance)

 $R_L = R_1 = 50 \text{ k} \Omega$  or equivalent

 $R_T = Z_{OUT}$  of pulse generator (typically 50  $\Omega$ ) V\* = V<sub>A</sub>or V<sub>B</sub> for A or B measurements,

respectively.

Figure 7. Test Circuit for Enable/Disable Time Measurement



Figure 8. Timing Definitions for Propagation Delays and Enable/Disable Measurement





### **Functional Description**

The PI4ULS5V201 is a 1-bit configurable dual-supply bidirectional auto sensing translator that does not require a directional control pin. The A and B ports are designed to track two different power supply rails,  $V_{CCA}$  and  $V_{CCB}$  respectively. Both the  $V_{CCA}$  and  $V_{CCB}$  supply rails are configurable from 1.2 V to 5.5 V. This allows voltage logic signals on the  $V_{CCA}$  side to be translated into lower, higher or equal value voltage logic signals on the  $V_{CCB}$  side, and vice—versa.

The translator has integrated 10 k $\Omega$  pull-up resistors on the I/O lines. The integrated pull-up resistors are used to pull-up the I/O lines to either  $V_{CCA}$  or  $V_{CCB}$ . The PI4ULS5V201 is an excellent match for open-drain applications such as the I<sup>2</sup>C communication bus.

## **Application Information**

#### **Level Translator Architecture**

The PI4ULS5V201 auto sense translator provides bidirectional voltage level shifting to transfer data in multiple supply voltage systems. This device has two supply voltages,  $V_{CCA}$  and  $V_{CCB}$ , which set the logic levels on the input and output sides of the translator. When used to transfer data from A port to B port, input signals referenced to the  $V_{CCA}$  supply are translated to output signals with a logic level matched to  $V_{CCB}$ . In a similar manner, translation shifts input signals with a logic level compatible to  $V_{CCB}$  to an output signal matched to  $V_{CCA}$ . The PI4ULS5V201 consists of two bidirectional channels that independently determine the direction of the data flow without requiring a directional pin. The one-shot circuits are used to detect the rising or falling input signals. In addition, the one shots decrease the rise and fall time of the output signal for high-to-low and low-to-high transitions. Each input/output channel has an internal 10 k $\Omega$  pull. The magnitude of the pull-up resistors can be reduced by connecting external resistors in parallel to the internal 10 k $\Omega$  resistors.

### **Input Driver Requirements**

The rise  $(t_R)$  and fall  $(t_F)$  timing parameters of the open drain outputs depend on the magnitude of the pull-up resistors. In -addition, the propagation times  $(t_{PD})$ , skew  $(t_{PSKEW})$  and maximum data rate depend on the impedance of the device that is connected to the translator. The timing parameters listed in the data sheet assume that the output impedance of the drivers connected to the translator is less than 50 k $\Omega$ .

#### **Enable Input (EN)**

The PI4ULS5V201 has an Enable pin (EN) that provides tri–state operation at the I/O pins. Driving the Enable pin to a low logic level minimizes the power consumption of the device and drives the I/O  $V_{CCB}$  and I/O  $V_{CCA}$  pins to a high impedance state. Normal translation operation occurs when the EN pin is equal to a logic high signal. The EN pin is referenced to the  $V_{CCA}$  supply and has overvoltage tolerant protection.

#### **Power Supply Guidelines**

During normal operation, supply voltage  $V_{CCA}$  can be greater than, less than or equal to  $V_{CCB}$ . The sequencing of the power supplies will not damage the device during the power up operation. For optimal performance, 0.01  $\mu F$  to 0.1 $\mu F$ decoupling capacitors should be used on the  $V_{CCA}$  and  $V_{CCB}$  power supply pins. Ceramic capacitors are a good design choice to filter and bypass any noise signals on the voltage lines to the ground plane of the PCB. The noise immunity will be maximized by placing the capacitors as close as possible to the supply and ground pins, along with minimizing the PCB connection traces.



## **Mechanical Information**

### UDFN1.2x1.6-8L





## Recommended Land pattern for DFN1.6\*1.2-8L





SOT23-6L



# **Ordering Information**

| Part No.          | Package Code | Package                               |
|-------------------|--------------|---------------------------------------|
| PI4ULS5V201XVE    | XV           | Lead free and Green 8-pin UDFN1.2x1.6 |
| PI4ULS5V201TAE TA |              | Lead free and Green 6-pin SOT23       |

#### Note:

- E = Pb-free and Green
- Adding X Suffix= Tape/Reel

### Pericom Semiconductor Corporation • 1-800-435-2336 • <u>www.pericom.com</u>

Pericom reserves the right to make changes to its products or specifications at any time, without notice, in order to improve design or performance and to supply the best possible product. Pericom does not assume any responsibility for use of any circuitry described other than the circuitry embodied in Pericom product. The company makes no representations that circuitry described herein is free from patent infringement or other rights, of Pericom.