## **BLOCK DIAGRAM**



## **Function Table:**

| CL | K        | RST | rd_en | wr_en | data_in            | fifo_empty | fifo_full | data_out           |
|----|----------|-----|-------|-------|--------------------|------------|-----------|--------------------|
| ,  | <b>↑</b> | 1   | Х     | Х     | Х                  | 1          | 0         | (00) <sub>16</sub> |
| ,  | <u>†</u> | 0   | 0     | 1     | (XY) <sub>16</sub> | 0          | 0         | (00)16             |
|    | <b>^</b> | 0   | 1     | 0     | (XY) <sub>16</sub> | 0          | 1         | (XY) <sub>16</sub> |

## **VHDL MODEL / PROGRAM**

```
LIBRARY IEEE;
USE IEEE.STD_LOGIC_1164.ALL;
USE IEEE.NUMERIC_STD.ALL;
ENTITY FIFO is
generic (depth : integer := 16);
PORT (CLK: in std_logic;
      RST: in std logic;
      rd_en : in std_logic;
      wr en: in std logic;
      data_in : in std_logic_vector(7 downto 0);
      data out: out std logic vector(7 downto 0);
      fifo empty: out std logic;
      fifo_full : out std_logic
      );
END FIFO;
ARCHITECTURE FIFO_arch of FIFO is
type memory_type is array (0 to depth-1) of std_logic_vector(7 downto 0);
signal memory: memory type:=(others => (others => '0'));
signal readptr, writeptr : integer := 0;
signal empty,full : std_logic := '0';
begin
                fifo_empty <= empty;
                fifo_full <= full;
                process(CLK,RST)
                variable num_elem : integer := 0;
                begin
                                if(RST = '1') then
                                         memory <= (others => (others=> '0'));
                                         data out <= (others => '0');
                                         empty <= '1';
                                         full <= '0';
                                         readptr <= 0;
                                         writeptr <= 0;
                                         num_elem := 0;
                                elsif(rising_edge(CLK)) then
                                         if(rd_en = '1' and empty = '0') then --read
                                                 data_out <= memory(readptr);</pre>
                                                 readptr <= readptr + 1;
                                                 num elem := num elem-1;
                                         end if;
                                         if(wr_en ='1' and full = '0') then
                                                 memory(writeptr) <= data_in;</pre>
```

```
writeptr <= writeptr + 1;</pre>
                                                 num_elem := num_elem+1;
                                         end if;
                                         if(readptr = depth-1) then
                                                 readptr <= 0;
                                         end if;
                                         if(writeptr = depth-1) then
                                                 writeptr <= 0;
                                         end if;
                                         if(num_elem = 0) then
                                                 empty <= '1';
                                         else
                                                 empty <= '0';
                                         end if;
                                         if(num_elem = depth) then
                                                 full <= '1';
                                         else
                                                 full <= '0';
                                         end if;
                                 end if;
                end process;
END FIFO_arch;
```