#### **Introduction:**

There are 11 files namely alu.vhd, control\_fsm.vhd, data\_memory.vhd, flags.vhd, register\_file.vhd, stage5.vhd, shifter.vhd, Pmconnect.vhd, Mul.vhd, testmul.vhd and testbench.vhd.

alu.vhd: handles all the arithmetic operations and also incrementes pc.

data\_memory.vhd: reads and write in the program memory and the data memory. The size of

data\_memory is 128x32 out of which first half stores program memory and

second half stores data memory.

flags.vhd: it sets the C, N, V and Z flags.

register\_file.vhd: it reads and write in the 16 registers of the program.

control\_fsm.vhd: it sets all the control signals depending on the current state and update the

state also.

stage6.vhd: this is glue code for this stage.

shifter.vhd: this handles all the shift operations. data, amount and type of shift are its

input and it outputs final data and carry.

Pmconnect.vhd Connector the register file and data memory.

Mul.vhd Handle all 6 types of multiplications. testmul.vhd to test multiplication operations.

testbench.vhd to test the code.

- To run new code paste instruction set in data memory.
- I have added 1 new state to fsm, now it has 14 states.
- The new state(14) added write back into the register for 64 bit multiplication instrustions if needed.
- New control signals are
  - MulIns: stores instruction to be passed to mul.
  - EW: control signal to store value at register Rs in cycle 3.
  - Rsrc1: Control signal for multiplexer before rf\_rad1.



#### States:

- 1: IR = Mem[PC], PC = PC+4
- 2: A = RF[IR[19-16]], B = RF[IR[3-0]]
- 3: Read Rm (IR[3-0]) or Rs (IR[11-8]) and store in C. Read Rs and store in mul\_Rs.
- 4: PC = PC + S2(IR[23-0])+4 depending on predicate.
- 5: Shift for DP instruction.
- 6: Shift for DT instruction.
- 7: Res,Flags = ALU(A,B,C,IR[24-21]) and do multiplication opeartions.
- 8: Res =  $A \pm ex(IR[11-0])$
- 9: RF[IR[19-16]] = mul\_result(63 downto 32) when multiplication operation and RF[IR[15-12]] = Res for rest of DP instructions.
- 10: Mem[Res] = B depending on predicate and Pmconnect for store.
- 11: DR = Mem[Res]
- 12: RF[IR[15-12]] = DR depending on predicate and Pmconnect for store.
- 13: Write back in Rn if needed.
- 14: RF[IR[15-12]] = mul\_result(31 downto 0) when multiplication operation.

## **Test done:**

I have majorly tested the commands related to this stage only as my code for previous stages was working fine.

### ARMSim code: Result of mul operation

```
mov r0, #4
mov r1, #1
mov r2, #0xff
mov r2, r2, ROR #0x1
mov r3, #3
mul r4, r0, r1
                                     1 * 4 = 4
                                    1*4+3=7
mla r5, r0, r1, r3
smull r6, r7, r2, r3
                                    8000007f * 3 = fffffffe8000017d
umull r6, r7, r2, r3
                                    8000007f * 3 = 18000017d
                                    8000007f * 3 + 100000004 = fffffffe80000181
smlal r0, r1, r2, r3
mov r0, #4
mov r1, #1
                                    8000007f * 3 + 100000004 = 280000181
umlal r0, r1, r2, r3
```

(On right side numbers are in hex. The result is same in ARMSim and my processor.)

#### Instruction set for Data Memory:

```
( 0 => X"E3A00004",

1 => X"E3A01001",

2 => X"E3A020FF",

3 => X"E1A020E2",

4 => X"E3A03003",

5 => X"E0040190",

6 => X"E0253190",

7 => X"E0C76392",

8 => X"E0876392",

9 => X"E0E10392",

10 => X"E3A00004",

11 => X"E3A01001",

12 => X"E0A10392",

others => X"000000000");
```

# EPWave:

- The images are on the right side of the previous image
- Only important signals are shown.









