### HARVEY MUDD COLLEGE

Department of Engineering

# $\begin{array}{c} \textbf{FIR Filter} \\ \textbf{E158 - CMOS VLSI Final Report} \end{array}$



by

Jerry Hsiung, Max Waugaman

April 2015

# Contents

| 1            | Mai    | in Report                   | 1  |  |
|--------------|--------|-----------------------------|----|--|
|              | 1.1    | Introduction                | 1  |  |
|              | 1.2    | Specification               | 2  |  |
|              |        | 1.2.1 Data input and output | 2  |  |
|              |        | 1.2.2 Clocks                | 3  |  |
|              |        | 1.2.3 Shift in              | 3  |  |
|              | 1.3    | Floorplan                   | 4  |  |
|              | 1.4    | Verification                | 7  |  |
|              | 1.5    | Postfabrication Test Plan   | 7  |  |
|              | 1.6    | Design Time                 | 7  |  |
|              | 1.7    | File Locations              | 7  |  |
|              | 1.8    | References                  | 8  |  |
| ٨            | Vor    | ilog Code                   | 9  |  |
|              | VEL    | nog Code                    | J  |  |
| В            | Scho   | ematics 2                   | 20 |  |
| $\mathbf{C}$ | Layout |                             |    |  |

# Chapter 1

# Main Report

### 1.1 Introduction

This paper describes the final project for the class: E158 - CMOS VLSI. The team implemented a finite impulse response (FIR) filter in a 1.5 x 1.5 mm 40-pin MOSIS "TinyChip" fabricated in a 0.6  $\mu$ m process. The project size is 5000 x 5000  $\lambda$  including I/O pads. The core of this project fits in a 3400 x 3400  $\lambda$  box. Of the 40 pins, four are dedicated to VDD, and four to GND.

The FIR filter implemented is a fourth-order, causal discrete-time filter that is typically seen in signal processing. The chip consists of two sets of registers to hold two kinds of inputs: the 8-bit input signal a[n] and its time delayed values, and four 8-bit coefficients,  $c_0, c_1, c_2, c_3$ . The user of the chip can change the behavior of the filter by inputting their own coefficients using a shift chain. Each value of the output sequence is a weighted sum of the most recent input values, which can be described as the equation below:

$$y[n] = c_0 a[n] + c_1 a[n-1] + c_2 a[n-2] + c_3 a[n-3]$$

The multiplier in the FIR filter is time multiplexed, so the chip only outputs a new result once every four clock periods after the accumulations finish. Besides the input and output registers, the FIR filter chip also consists of an 8-bit multiplier that calculates the product of each shifted input with its corresponding coefficients, and an 18-bit adder that accumulates the results. See Figure 1.1 for more detail.

## 1.2 Specification

The following section describes the operation of the filter. In addition, Figure 1.1 describes FIR filter design. The chip is used as follows

- 1. Load coefficients using shiftIn and shiftClk1,2.
- 2. Apply input data to pins a[7:0].
- 3. Run the main clock (ph1, ph2) for four cycles.
- 4. Read the filtered output on pins y[17:0].
- 5. Repeat steps 2-4.



FIGURE 1.1: Schematic of the FIR filter

#### 1.2.1 Data input and output

The eight input pins a[7:0] connect to the filter input data. The filtered output is located on eighteen pins y[17:0]. The FIR filter time multiplexes the multiplier four times, so the data throughput is effectively one fourth the main clock input (ph1, ph2). The values on pins y[17:0] update every fourth cycle of ph1 and ph2. The input pins a[7:0] should be held constant for four cycles of the main clock (ph1, ph2) and update synchronously with it.

| Inputs        | Description                       |
|---------------|-----------------------------------|
| a[7:0]        | Input data                        |
| ph1           | Main clock phase 1                |
| ph2           | Main clock phase 2                |
| shiftClk1     | Shift chain clock phase 1         |
| shiftClk2     | Shift chain clock phase 2         |
| shiftIn       | Shift in data to the coefficients |
| reset         | Reset pin                         |
| Outputs       | Description                       |
| y[17:0]       | Filtered Output                   |
| Bidirectional | Description                       |
| vdd           | Power                             |
| gnd           | Ground                            |

FIGURE 1.2: Table of chip inputs and outputs

#### 1.2.2 Clocks

ph1 and ph2 are non-overlapping clocks that operate the filter. shiftClk1 and shiftClk2 are used to load the coefficients into the shift registers. The main clock (ph1, ph2) and the shift clock (shiftClk1, shiftClk2) can never operate at the same time. For example, if ph1 and ph2 are toggling, shiftClk1 and shiftClk2 should be held low. This constraint prevents asynchronous operation. Reset clears the accumulator, input data registers, and output register.

### 1.2.3 Shift in

The shiftIn input is used to load each bit of the coefficient data. This input should be updated synchronously with each cycle of the shift clock (shiftClk1, shiftClk2). The following input stream loads the coefficients c0 = 7, c1 = 8, c3 = 128, and c4 = 200 where  $y = a[n] \cdot c0 + a[n-1] \cdot c1 + a[n-2] \cdot c2 + a[n-3] \cdot c3$ . The most recent input bit is located to the left of the bit stream listed below

$$shiftIn = c0, c1, c2, c3$$
  
=  $8'b7, 8'b8, 8'b128, 8'b200$   
=  $00000111\_00001000\_100000000\_11001000$   
 $\leftarrow$  most recent bit — oldest bit  $\rightarrow$ 

## 1.3 Floorplan

There are three major portions of the design. The first is the datapath, which is described in Figure 1.1; the second is the synthesized controller; the third is the 8-bit unsigned multiplier. The datapath includes components such as the 8-bit registers, mux-4s, and an 18bit adder. The team estimated their sizes mainly using MIPS8 components from the mudd11 library, and came up with the estimated datapath size of 2500 x 1200  $\lambda$ . The controller is fairly simple, so the team estimated its size at 1000 x 500  $\lambda$  (half the mips8 controller). After researching 8-bit multipliers built by other designers, the team estimated the 8-bit multiplier to be 1000 x 1000  $\lambda$ . These multipliers used radix 4 Booth encoding and were much smaller in area than our design. The team implemented an 8-bit unsigned multiplier using arrays of carry-save adders (CSA) and a carry propagate adder (CPA) described in the textbook. The team used a carry-lookahead adder modified from project 1 for the CPA. The comparison between the proposed floorplan and the final floorplan is shown below. Figure 1.3a is the floor plan of the proposal, and Figure 1.3b is the floor plan of the final design.



FIGURE 1.3: Comparison of proposed floor plan and final floor plan

From the comparison above, it appears datapath was well-estimated. The final layout differed by 200  $\lambda$  in width, and by 400  $\lambda$  in height. One reason for the size difference was the implementation of the enable-resettable flops for the output signals. In the team's initial design, only resettable flops were used. Since the output signal flops operates at four-times the period than the input signal flops, the team originally planed to introduce a slower two-phase clock into the chip to trigger the output flops. However, a better design that uses enabled flops was implemented. As a result, the height of the datapah

increased. In addition, the final datapath layout includes surrounding power and ground rails.

The size of the controller turned out to be smaller than the estimation, which was what the team expected.

The size of the multiplier had the biggest change before and after the implementation of the chip. This is due to the fact that the team decided to switch design from a modified booth encoding radix-4 8-bit multiplier to a simpler CSA-CPA unsigned multiplier. The width of the multiplier turned out to be twice the original estimation. This is because the team moved the CPA adder to the right side of the multiplier instead of placing them below the CSA arrays. One reason that caused this change is that after the datapath was laid out and the controller was synthesized, the team realized there were not much space left in the height of the chip. Therefore, the team decided to move the CPA of the multiplier to the right side. As a result, the width of the multiplier increased to almost double the proposed plan. However, this provided a better placement for each component in the final layout of the chip.

Figure 1.4 contains the original sliceplan for the datapath and Figure 1.5 contains the actual sliceplan.



Figure 1.4: Original Sliceplan of the datapath

Figure 1.6 shows the assignments of the pins on the padframe:



FIGURE 1.5: Updated Sliceplan of the datapath



Figure 1.6: The pins assigned on the padframe

### 1.4 Verification

All components of our design passed our verification tests including the imported GDS file. The final schematic passes our verilog testbench and all layouts pass LVS and DRC. The verilog testbench uses directed and randomized tests. We tested the filter on randomized and directed sequences of a[7:0] and interesting coefficient values including zeros and all ones. The correct output for a given test vector was calculated by the testbench independently of the design, and the output was verified after each new input a[7:0]. We wrote scripts that generate the test vectors and shift sequences. These scripts and the verilog testbench are included in the appendices.

### 1.5 Postfabrication Test Plan

We plan to test the chip using the TestosterIC Device Under Test board. First, we will check the resistance between power and ground to make sure the chip isn't shorted. The resistance between power and ground should be much higher (10x +) than that between ground and ground. After checking the chip for shorts, we will use the TestosterIC DUT board to test the chip. We plan to convert our testbench into the appropriate format for the TestosterIC DUT board and setup a computer with the appropriate software to use the test board. If we are unable to set up the software and use the test board, then we will use an FPGA and bread board to stimulate the chip inputs and test it for functionality.

# 1.6 Design Time

The table below includes our design time for each portion of the project

| Project Proposal | 19 hours |
|------------------|----------|
| Verilog          | 6 hours  |
| Schematic        | 15 hours |
| Layout           | 18 hours |
| Total            | 58 hours |

#### 1.7 File Locations

The following is a list of all relevant file locations.

Appendices 8

1. Verilog testbench and model:

/home/mwaugaman/IC\_CAD/cadence/e158proj2/testing/proj2.sv

2. Python script to generate testvectors:

/home/mwaugaman/IC\_CAD/cadence/e158proj2/testing/genTV.py

3. Synthesis results:

/home/mwaugaman/IC\_CAD/cadence/e158proj2/soc

4. Multiplier Library:

/home/mwaugaman/IC\_CAD/cadence/e158proj2/proj2\_multiplier

5. Datpath, Controller, and Chip Library:

/home/mwaugaman/IC\_CAD/cadence/e158proj2/proj2

6. PDF of this report:

/home/mwaugaman/IC\_CAD/cadence/e158proj2/report/proj2.pdf

7. PDF chip plot:

/home/mwaugaman/IC\_CAD/cadence/e158proj2/report/proj2Plot.pdf

8. GDS file:

/home/mwaugaman/IC\_CAD/cadence/chip.gds

### 1.8 References

- I. Huang, Da, Nassery, Afsaneh. "Modified Booth Encoding Radix-4 8-bit Multiplier. http://people.ee.duke.edu/jmorizio/ece261/F08/projects/MULT.pdf
- II. "Know About Modified Booth Algorithm". http://www.efxkits.us/modified-booth-algorithm/.
- III. Minu, Thomas. "Design and Simulation of Radix-8 Booth Encoder Multiplier for Signed and Unsigned Numbers". http://www.ijirst.org/articles/IJIRSTV1I1008.pdf

# Appendix A

# Verilog Code

proj2.sv:

```
module datapath (input logic ph1, ph2, shiftIn, shiftClk1, shiftClk2,
             reset, enData, clearAccum,
             input logic [1:0]
                                    muxControl,
             input logic [15:0] multR,
             input logic [7:0] a,
             output logic[7:0] coef, dOut,
             output logic[17:0] y);
     'timescale 1ns / 100ps
     logic \ s1 \,, \ s2 \,, \ s3 \,, \ cout \,;
     \label{eq:condition} \mbox{logic} \ \ [7\!:\!0] \ \ a0 \,, \ \ a1 \,, \ \ a2 \,, \ \ a3 \,, \ \ c0 \,, \ \ c1 \,, \ \ c2 \,, \ \ c3 \,;
     logic [17:0] accumQ, accumD;
11
     // Mux's to select the coefficient and data
     mux4 #(8) m4d( a0, a1, a2, a3, muxControl, dOut);
     mux4 \#(8) m4c(c0, c1, c2, c3, muxControl, coef);
15
     // 18 bit adder
17
     logic[7:0] test_multr;
     assign test_multr = \{2'b00, multR[15:8]\};
     \mathtt{adder\_cout} \ \#(8) \ \mathtt{add8} \\ (\mathtt{multR} \\ [7:0] \\ , \ \mathtt{accumQ} \\ [7:0] \\ , \ \mathtt{accumD} \\ [7:0] \\ , \ \mathtt{cout}) \\ ;
     adder_cin \#(10) \ add10(\{2'b00, \ multR[15:8]\}, \ accumQ[17:8], \ cout, \ accumD[17:8], \ cout, \ accumD[17:8]
       [17:8]);
     // Data delay registers
     flopenr \#(8) d0(ph1, ph2, reset, enData, a, a0);
     flopenr #(8) d1(ph1, ph2, reset, enData, a0, a1);
     flopenr #(8) d2(ph1, ph2, reset, enData, a1, a2);
     flopenr \#(8) d3(ph1, ph2, reset, enData, a2, a3);
```

```
// Coefficient shift registers
    sflop_8 c0reg(shiftClk1, shiftClk2, shiftIn, c0);
    sflop_8 clreg(shiftClk1, shiftClk2, c0[7], c1);
    sflop_8 c2reg(shiftClk1, shiftClk2, c1[7], c2);
    sflop_8 c3reg(shiftClk1, shiftClk2, c2[7], c3);
33
    // Accumulate register
    \label{eq:flopr} \texttt{\#(8)} \ \ \texttt{acc8} \, (\, \texttt{ph1} \, , \ \ \texttt{ph2} \, , \ \ \texttt{clearAccum} \, , \ \ \texttt{accumD} \, [\, 7 \colon \! 0 \, ] \, , \ \ \texttt{accumQ} \, [\, 7 \colon \! 0 \, ] \, ) \, ;
    flopr #(10) acc10(ph1, ph2, clearAccum, accumD[17:8], accumQ[17:8]);
    // Output register
    flopenr \#(10) r10(ph1, ph2, reset, enData, accumD[17:8], y[17:8]);
43 endmodule
  module top(input logic ph1, ph2, shiftClk1, shiftClk2,
                 shiftIn, reset,
47
              input logic [7:0] a,
              output logic [17:0] y);
49
       logic clearAccum, enData;
       logic[1:0] muxControl;
       logic [7:0] coef, dOut;
       logic [15:0] multR;
       datapath dp(.*);
       controller c(.*);
       multiplier #(8) m(coef, dOut, multR);
59 endmodule
61 module adder
    \#(parameter width = 18)
    (input logic [width -1:0] a, b,
    output logic [width -1:0] y);
    assign y = a + b;
67 endmodule
69 module adder_cin
    \#(parameter width = 18)
    (input logic [width -1:0] a, b,
    input logic cin,
  output logic [width -1:0] y);
    assign y = a + b + cin;
  end module \\
```

```
module adder_cout
     \#(parameter width = 18)
     (input logic [width -1:0] a, b,
     output logic [width -1:0] y,
     output logic cout);
83
     assign \{cout, y\} = a + b;
85 endmodule
87 // states and instructions
   typedef enum logic [1:0] {STATE_1 = 2'b00,
                 STATE_2 = 2'b01,
89
                 STATE_3 = 2'b10,
                 STATE_4 = 2'b11
                 } statetype;
   module controller (input logic ph1, ph2, reset,
                      output logic enData, clearAccum,
95
                      output logic[1:0] muxControl);
97
     // State registers
99
     statetype state;
101
     statelogic statelog(ph1, ph2, reset, state);
     outputlogic outputlog(state, ph2, enData, clearAccum, muxControl);
105 endmodule
   module statelogic (input logic
                                        ph1, ph2, reset,
                      output statetype state);
109
111
         statetype nextstate;
         logic [1:0] state_logic;
113
       flopr #(2) statereg(ph1, ph2, reset, nextstate, state_logic);
115
       assign state = statetype '(state_logic);
117
       // Next state logic
       always\_comb
119
         begin
           case (state)
             STATE_1 : nextstate = STATE_2 ;
           STATE_2 : next state = STATE_3 ;
123
           STATE_3 : next state = STATE_4 ;
```

```
STATE<sub>-4</sub>: nextstate = STATE<sub>-1</sub>;
125
              default: nextstate = STATE_1; // should never happen
            endcase
         end
  endmodule
  module outputlogic (input statetype state,
               input logic ph2,
                        output logic enData, clearAccum,
                        output logic[1:0] muxControl);
135
       // Output logic
       always\_comb
137
         begin
         case (state)
           STATE_{-1}:
            begin
              muxControl = 2'b00;
              enData = 0;
143
              clearAccum = 0;
           end
145
           STATE_2:
           begin
147
              muxControl = 2'b01;
              enData = 0;
149
              clearAccum = 0;
           end
           STATE_3:
            begin
              muxControl = 2'b10;
              enData = 0;
              clearAccum = 0;
           end
157
           STATE_4:
            begin
              muxControl = 2'b11;
              enData = 1;
161
              clearAccum = 1;
           end
       default: muxControl = 2'b00;
         endcase
165
         end
167 endmodule
module flop #(parameter WIDTH = 8)
                 (input logic
                                             ph1, ph2,
                  input
                         logic [WIDTH-1:0] d,
171
                  output logic [WIDTH-1:0] q);
```

```
logic [WIDTH-1:0] mid;
     latch #(WIDTH) master(ph2, d, mid);
     latch #(WIDTH) slave(ph1, mid, q);
  endmodule
module flopr #(parameter WIDTH = 8)
                   (input
                           logic
                                              ph1, ph2, reset,
                    input logic [WIDTH-1:0] d,
183
                    output logic [WIDTH-1:0] q);
185
     logic [WIDTH-1:0] d2, resetval;
     assign resetval = 0;
189
    mux2 #(WIDTH) enrmux(d, resetval, reset, d2);
    flop \#(WIDTH) f(ph1, ph2, d2, q);
   endmodule
193
   module flopenr #(parameter WIDTH = 8)
                   (input logic
                                              ph1, ph2, reset, en,
195
                    input logic [WIDTH-1:0] d,
                    output logic [WIDTH-1:0] q);
197
     logic [WIDTH-1:0] d2, resetval;
     assign resetval = 0;
     mux3 #(WIDTH) enrmux(q, d, resetval, {reset, en}, d2);
     flop \#(WIDTH) f(ph1, ph2, d2, q);
  endmodule
  module latch #(parameter WIDTH = 8)
                                            ph,
                 (input logic
                  input logic [WIDTH-1:0] d,
209
                  output logic [WIDTH-1:0] q);
211
     always_latch
       if (ph) q \ll d;
  end module \\
215
217 module multiplier
    \#(parameter width = 8)
    (input logic [width -1:0] a, b,
219
    output logic [2*width -1:0] y);
```

```
assign y = a*b;
     // Write out the custom logic
   endmodule
225
  module mux2
227
     \#(parameter width = 8)
     (input logic [width -1:0] d0, d1,
     input logic s,
     output logic [width -1:0] y);
     assign y = s ? d1 : d0;
   endmodule
235
   module mux4
     \#(parameter width = 8)
     (input logic [width -1:0] d0, d1, d2, d3,
     input logic [1:0] s,
239
     output logic [width -1:0] y);
241
     logic [width -1:0] low, hi;
    mux2 \#(width) lowmux(d0, d1, s[0], low);
243
     mux2 \#(width) himux(d2, d3, s[0], hi);
    mux2 \#(width) outmux(low, hi, s[1], y);
   endmodule
247
   module mux3 #(parameter WIDTH = 8)
                 (input
                        logic [WIDTH-1:0] d0, d1, d2,
                 input logic [1:0]
                 output logic [WIDTH-1:0] y);
     always_comb
253
       casez (s)
         2'b00: y = d0;
255
         2'b01: y = d1;
         2'b1?: y = d2;
       endcase
  endmodule
261 module sflop_8
     (input logic clk1, clk2,
      input logic sin,
      output logic [7:0] q);
265
     logic [7:0] mid;
     flop \#(1) sreg0(clk1, clk2, sin, q[0]);
267
     flop \#(1) sreg1(clk1, clk2, q[0], q[1]);
```

```
flop #(1) sreg2(clk1, clk2, q[1], q[2]);
flop #(1) sreg3(clk1, clk2, q[2], q[3]);
flop #(1) sreg4(clk1, clk2, q[3], q[4]);
flop #(1) sreg5(clk1, clk2, q[4], q[5]);
flop #(1) sreg6(clk1, clk2, q[5], q[6]);
flop #(1) sreg7(clk1, clk2, q[6], q[7]);
endmodule
```

#### testbench.sv:

```
module testbench();
    logic ph1, ph2, reset, shiftIn, shiftClk1, shiftClk2;
    logic [7:0] a, a0, a1, a2, a3, testa;
    logic [17:0] y;
    logic [17:0] result;
    // Example testvector
               0 _ 0
                               _00000000
    // shiftClkEn, shiftIn,
    // Store the list of testvectors
    logic [9:0] testvector [2097151:0];
13
    logic [15:0] vecnum; // index of the current testvector
    logic [9:0] tv, currVec, t0, t1, t2, t3;
    logic [31:0] errors;
    logic [31:0] correct;
17
    // Calculate the correct value given the test vectors
19
    always_comb
    begin
      currVec = testvector[vecnum];
      t0 = testvector[vecnum -8];
23
      t1 = testvector[vecnum -12];
      t2 = testvector[vecnum -16];
25
      t3 = testvector[vecnum -20];
      a0 = t0 [7:0];
27
      a1 = t1 [7:0];
      a2 = t2 [7:0];
29
      a3 = t3 [7:0];
      result = dut.dp.c0 * a0 + dut.dp.c1 * a1 + dut.dp.c2 * a2 + dut.dp.c3 *
       a3;
    end
33
    // instantiate device to be tested
```

```
top dut(.*);
    // initialize test
    initial
      begin
39
        // C:\Users\maxwaug\Google Drive\E 158\proj2\SourceTree\testing
        // $readmemb("C:/Users/maxwaug/Google Drive/E 158/proj2/SourceTree/
41
      testing/t1.v", testvector);
        $readmemb("D:/Max/Google Drive/E 158/proj2/SourceTree/testing/t1.v",
      testvector);
        vecnum = 0;
43
        errors = 0;
        correct = 0;
45
        reset <= 1; # 20; reset <= 0;
      end
    // generate clock to sequence tests
49
    always
      begin
       ph1 = 0; ph2 = 0; #1;
       ph1 = 1; # 4;
53
       ph1 = 0; #1;
       ph2 = 1; # 4;
      end
    // Check results on each new data cycle
    always @(posedge dut.dp.enData )
    begin
      if(vecnum > (20 + 42)) begin
        if ( result !== y ) begin
           $display("Expected %d, actual %d", result, y);
63
           $display("c0 %d, c1 %d, c2 %d, c3 %d",
            dut.dp.c0, dut.dp.c1, dut.dp.c2, dut.dp.c3);
65
           $display("a0 %d, a1 %d, a2 %d, a3 %d", a0, a1, a2, a3);
          $display("vecnum %d", vecnum);
67
          $display("@%0dps",$time);
          errors = errors +1;
69
        end else begin
          correct = correct + 1;
        end
73
      end
    end
    logic shiftClkEn;
    // Make the second shift clock follow the first
    always_comb
    begin
79
      shiftClk1 = shiftClkEn & ph1;
```

```
shiftClk2 = shiftClkEn & ph2;
     end
83
     // Increment through the testvectors
     always @(negedge ph1)
85
     begin
       if (vecnum > 2000) begin
87
         $display("correct %d", correct);
         $display("incorrect %d", errors);
89
         $display("vecnum %d", vecnum);
         $finish;
91
       end else begin
         tv = testvector[vecnum];
93
         a = tv [7:0];
         shiftIn = tv[8];
         shiftClkEn = tv[9];
         vecnum = vecnum +1;
97
       end
     end
99
101 endmodule
```

#### (part of) testvectors:

```
0_0_00000000
  0_0_00000000
з 0_0_00000000
  0.000000000
5 0_0_00000000
  0\_0\_00000000
7 | 0_000000000
  0\_0\_00000000
9 1_0_00000000
  1_0_000000000
11 1_0_00000000
  1_0_00000000
13 1_0_00000000
  1_0_00000000
15 1_0_00000000
  1_1_00000000
17 1_0_00000000
  1_0_000000000
19 1_0_00000000
  1_0_00000000
21 1_1_00000000
```

```
1_0_00000000
23 1_1_00000000
  1_0_00000000
25 1_0_00000000
  1 - 0 - 000000000
27 1_0_00000000
  1_0_00000000
29 1_0_00000000
  1_0_00000000
31 1_1_00000000
  1_0_00000000
33 1_0_00000000
  1_{-}0_{-}00000000
35 1_0_00000000
  1_{-}0_{-}00000000
37 1_0_00000000
  1_1_00000000
39 1_0_00000000
  1_1_00000000
41 0_0_01101101
  0_0_01101101
43 0_0_01101101
  0_0_01101101
45 0_0_00111111
  0_0_00111111
47 0_0_00111111
  0 - 0 - 001111111
49 0_0_10011011
  0 - 0 - 10011011
51 0_0_10011011
  0 - 0 - 10011011
53 0_0_10100000
  0 - 0 - 10100000
55 0_0_10100000
  0_0_10100000
57 0_0_11100101
  0_0_11100101
59 0_0_11100101
  0_0_11100101
61 0_0_10110001
  0 - 0 - 10110001
63 0_0_10110001
  0 - 0 - 10110001
65 0_0_01011001
  0 - 0 - 01011001
67 0_0_01011001
  0_0_01011001
69 0_0_10000011
```

```
0 - 0 - 10000011
71 0_0_10000011
   0-0-10000011
73 0_0_10111110
   0 - 0 - 101111110
75 0_0_10111110
   0 - 0 - 101111110
77 0_0_01001011
   0 - 0 - 01001011
79 0_0_01001011
   0 - 0 - 01001011
81 0_0_01111000
   0 - 0 - 011111000
83 0_0_01111000
   0 - 0 - 011111000
85 0_0_01111111
   0-0-01111111
87 0_0_01111111
   0 - 0 - 011111111
89 0_0_00001100
   0_0_00001100
91 0_0_00001100
   0 - 0 - 00001100
93 0_0_11010100
   0 - 0 - 11010100
95 0_0_11010100
   0 - 0 - 11010100
97 0_0_00110110
   0 - 0 - 00110110
99 0_0_00110110
   0 - 0 - 00110110
101 0_0_00011001
   0.0.0011001
103 0_0_00011001
   0_0_00011001
105 0_0_01000110
   0 - 0 - 01000110
107 0_0_01000110
   0 - 0 - 01000110
109 0_0_01000011
   0 - 0 - 01000011
111 0_0_01000011
   0 - 0 - 01000011
113 0_0_00100001
```

# Appendix B

# **Schematics**



FIGURE B.1: Chip schematics



FIGURE B.2: Padframe schematics



FIGURE B.3: Datapath schematics



FIGURE B.4: 8-bit multiplier schematics



FIGURE B.5: Synthesize controller schematics



FIGURE B.6: 10-bit enable flop schematics



FIGURE B.7: 8-bit resettable flop schematics



FIGURE B.8: CSA cell schematics



FIGURE B.9: PG cell schematics



FIGURE B.10: XOR2 schematics



FIGURE B.11: OAI schematics



FIGURE B.12: NOR2 schematics



FIGURE B.13: AOI4 schematics



FIGURE B.14: A2o1\_1x schematics



FIGURE B.15: AND4 schematics

# Appendix C

# Layout



FIGURE C.1: Chip layout



FIGURE C.2: Padframe layout



FIGURE C.3: Datapath layout



FIGURE C.4: 8-bit multiplier layout



FIGURE C.5: Synthesize controller layout



FIGURE C.6: 10-bit enable flop layout



FIGURE C.7: 8-bit resettable flop layout



FIGURE C.8: CSA cell layout



FIGURE C.9: PG cell layout



FIGURE C.10: XOR2 layout



FIGURE C.11: OAI layout



FIGURE C.12: NOR2 layout



FIGURE C.13: AOI4 layout



FIGURE C.14: A2o1\_1x layout



FIGURE C.15: AND4 layout