# **ESP** Variables

Version O-2018.06, June 2018



# **Copyright Notice and Proprietary Information**

© 2018 Synopsys, Inc. All rights reserved. This software and documentation contain confidential and proprietary information that is the property of Synopsys, Inc. The software and documentation are furnished under a license agreement and may be used or copied only in accordance with the terms of the license agreement. No part of the software and documentation may be reproduced, transmitted, or translated, in any form or by any means, electronic, mechanical, manual, optical, or otherwise, without prior written permission of Synopsys, Inc., or as expressly provided by the license agreement.

#### **Destination Control Statement**

All technical data contained in this publication is subject to the export control laws of the United States of America. Disclosure to nationals of other countries contrary to United States law is prohibited. It is the reader's responsibility to determine the applicable regulations and to comply with them.

#### **Disclaimer**

SYNOPSYS, INC., AND ITS LICENSORS MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE.

#### **Trademarks**

Synopsys and certain Synopsys product names are trademarks of Synopsys, as set forth at http://www.synopsys.com/Company/Pages/Trademarks.aspx.

All other product or company names may be trademarks of their respective owners.

#### Free and Open-Source Licensing Notices

If applicable, Free and Open-Source Software (FOSS) licensing notices are available in the product installation.

#### **Third-Party Links**

Any links to third-party websites included in this document are for your convenience only. Synopsys does not endorse and is not responsible for such websites and their practices, including privacy practices, availability, and content.

Synopsys, Inc. 690 E. Middlefield Road Mountain View, CA 94043 www.synopsys.com

#### Contents

| bigendian 6                                                                                                                                          |
|------------------------------------------------------------------------------------------------------------------------------------------------------|
| collection_result_display_limit                                                                                                                      |
| coverage                                                                                                                                             |
| $filter\_collection\_extended\_syntax$                                                                                                               |
| ${\sf flattening\_device\_count} \dots \dots$  |
| $match\_port\_range\_strict \dots \dots$       |
| $match\_ports\_strict \dots \dots 16$                                                                                                                |
| $mos\_transconductance\_ratio \dots 18$                                                                                                              |
| $net list\_aggressive\_net\_compression$                                                                                                             |
| netlist_aggressive_port_compression                                                                                                                  |
| netlist_bus_extraction_style                                                                                                                         |
| netlist_case                                                                                                                                         |
| netlist_inverter_chain_extraction                                                                                                                    |
| $net list\_process\_estimation\_version \dots 30$                                                                                                    |
| netlist_unwrap_transistors                                                                                                                           |
| netlist_use_verilog_escape                                                                                                                           |
| query_objects_format         36                                                                                                                      |
| $sh\_allow\_tcl\_with\_set\_app\_var37$                                                                                                              |
| $sh\_allow\_tcl\_with\_set\_app\_var\_no\_message\_list$                                                                                             |
| sh_arch                                                                                                                                              |
| $sh\_command\_abbrev\_mode \dots \dots$        |
| sh_command_abbrev_options                                                                                                                            |
| sh_command_log_file                                                                                                                                  |
| sh_continue_on_error                                                                                                                                 |
| sh_deprecated_is_error                                                                                                                               |
| sh_dev_null                                                                                                                                          |
| sh_enable_page_mode                                                                                                                                  |
| sh_enable_stdout_redirect                                                                                                                            |
| $sh\_help\_shows\_group\_overview \dots \dots$ |
| sh_new_variable_message51                                                                                                                            |
| sh_new_variable_message_in_proc                                                                                                                      |
| sh_new_variable_message_in_script                                                                                                                    |
| sh_obsolete_is_error                                                                                                                                 |
| sh_product_version                                                                                                                                   |
| sh_script_stop_severity                                                                                                                              |
| sh_source_emits_line_numbers                                                                                                                         |
| sh_source_logging                                                                                                                                    |
| sh_source_uses_search_path                                                                                                                           |
| sh_tcllib_app_dirname                                                                                                                                |

Contents

| sh_user_man_path                          | . 66  |
|-------------------------------------------|-------|
| spice_simulator                           | . 68  |
| synopsys_program_name                     | . 70  |
| synopsys_root                             |       |
| testbench_binary_cycles                   |       |
| testbench_constraint_file                 | 74    |
| testbench_declaration_file                |       |
| testbench_design_instance                 |       |
| testbench_dump_symbolic_waveform          | 80    |
| testbench_flush_cycles                    |       |
| testbench_implementation_instance         | . 84  |
| testbench_initialization_file             | . 86  |
| testbench_max_vectors_in_phase            | 88    |
| testbench_module_name                     | .90   |
| testbench_output_checks                   | . 92  |
| testbench_reference_instance              | . 94  |
| testbench_setup_file                      | 96    |
| testbench_style                           | . 98  |
| testbench_symbolic_cycles                 | . 102 |
| threshold_high_impedance_resistance       | . 104 |
| threshold_warn_big_rc_delay               | . 106 |
| verdi_path                                | 108   |
| verify_auto_effort_selection              | . 110 |
| verify_coverage_max_dropped_symbol_levels | 112   |
| verify_delay_round_multiple               | . 114 |
| verify_dynamic_reorder                    | . 116 |
| verify_feedback_detection                 | 118   |
| verify_glitch_removal                     | . 120 |
| verify_hierarchical_compression           | 122   |
| verify_imitate_simulator                  | . 124 |
| verify_max_number_error_vectors           | 126   |
| verify_max_number_of_oscillations         | . 128 |
| verify_max_number_oscillation_vectors     | . 130 |
| verify_max_reported_oscillations          | 132   |
| verify_negative_timing_checks             | . 134 |
| verify_partial_transition_sensitivity     | . 136 |
| verify_partial_transition_threshold       | 137   |
| verify_randomize_variables                | 139   |
| verify_rcdelay_unit                       | 141   |
| verify_spice_simulation_mode              | 143   |
| verify_stop_on_nonzero_delay_oscillation  | 145   |
| verify_stop_on_randomize                  | 147   |
| verify_stop_on_zero_delay_oscillation     | . 149 |
| verify_suppress_nonzero_delay_oscillation | . 151 |
| verify_use_specify                        | 153   |

Version O-2018.06

| ESP | Variables | Version O-2018.06 |
|-----|-----------|-------------------|
|     |           |                   |

| waveform_dump_control | . 155 |
|-----------------------|-------|
| waveform_format       | 157   |
| waveform_viewer       | 159   |

Contents 5

# bigendian

#### **NAME**

#### bigendian

Force all bus declarations to be bigendian.

### **TYPE**

Boolean

Legal values: on off

# **DEFAULT**

off

# **DESCRIPTION**

Force all bus declarations to be bigendian.

This should only be used for compatibility with older versions of the software.

# **SEE ALSO**

bigendian 6

Commands: read\_spice

Variables: netlist aggressive net compression netlist aggressive port compression netlist bus extracti

bigendian 7

# collection\_result\_display\_limit

#### NAME

#### collection\_result\_display\_limit

Sets the maximum number of objects that can be displayed by any command that displays a collection.

#### **TYPE**

int

Legal values: -1 to 2,147,483,647

#### **DEFAULT**

100

# **DESCRIPTION**

This variable sets the maximum number of objects that can be displayed by any command that displays a collection. The default is 100.

When a command (for example, <u>add\_to\_collection</u> is issued at the command prompt, its result is implicitly queried, as though <u>query\_objects</u> had been called. You can limit the number of objects displayed by setting this variable to an appropriate integer. A value of -1 displays all objects; a value of 0 displays the collection handle id instead of the names of any objects in the collection.

To determine the current value of this variable, use:

printvar collection\_result\_display\_limit

# **SEE ALSO**

Commands: <a href="mailto:collections">collections</a> <a href="printvar">printvar</a> <a href="query\_objects">query\_objects</a>

# coverage

#### **NAME**

#### coverage

Enable coverage data gathering during verification.

### **TYPE**

Boolean

Legal values: true false

# **DEFAULT**

false

# **DESCRIPTION**

When true, coverage data is gathered during verification.

# **SEE ALSO**

Commands: report\_coverage

coverage 10

| filter | _collection_ | extended | S | <b>yntax</b> |
|--------|--------------|----------|---|--------------|
|        |              |          |   |              |

#### **TYPE**

boolean

### **DEFAULT**

application specific

# **DESCRIPTION**

This variable controls whether the filter\_collection command supports extended math expressions. Please see the man page for filter\_collection for details.

# **SEE ALSO**

filter\_collection(2)

# flattening\_device\_count

#### **NAME**

#### flattening\_device\_count

Limits the number of devices to be flattened.

#### **TYPE**

integer

Legal values: 0 to 2,147,483,647

### **DEFAULT**

2,500,000

### **DESCRIPTION**

Limits the number of devices to be flattened when searching for weak devices.

Note: This is for pure switch level simulation only. Do not use in the default RC mode.

### **SEE ALSO**

flattening\_device\_count 12

Commands: read spice report design spice mode reset design spice mode set design spice mode set instan

# match\_port\_range\_strict

#### NAME

#### match\_ports\_strict

Top level port match control.

#### **TYPE**

string

Legal values: true false

#### **DEFAULT**

true

#### **DESCRIPTION**

This variable controls how strictly the top level netlist ports are matched. When the variable value is *true*, all top level ports must match by name, buses must contain the same bit numbers and range and there must be the same number of signals between the top level designs being compared.

### **SEE ALSO**

match\_port\_range\_strict 14

Commands: <u>match\_design\_ports</u> <u>remove\_matched\_ports</u> <u>report\_matched\_ports</u> <u>report\_unmatched\_ports</u> <u>set\_matc</u>

# match\_ports\_strict

#### NAME

#### match\_ports\_strict

Top level port match control.

#### **TYPE**

string

Legal values: true false

#### **DEFAULT**

true

#### **DESCRIPTION**

This variable controls how strictly the top level netlist ports are matched. When the variable value is *true*, all top level ports must match by name, buses must contain the same bit numbers and range and there must be the same number of signals between the top level designs being compared.

### **SEE ALSO**

match\_ports\_strict 16

Commands: match\_design\_ports remove\_matched\_ports report\_matched\_ports report\_unmatched\_ports set\_matc

match\_ports\_strict 17

# mos\_transconductance\_ratio

#### **NAME**

#### mos\_transconductance\_ratio

Strength ratio between PFET and NFET type devices.

#### **TYPE**

floating

Legal values: >0.0

#### **DEFAULT**

2.00

#### **DESCRIPTION**

Defines the strength (also called mobility) ratio between an NFET and PFET for default process devices.

# **SEE ALSO**

Commands: read spice report design spice mode report process reset design spice mode set design spice

Other: device\_model\_simulation

# netlist\_aggressive\_net\_compression

#### **NAME**

netlist\_aggressive\_net\_compression

Cause all subcircuit nets to be converted into Verilog vectors

#### **TYPE**

Boolean

Legal values: on off

#### **DEFAULT**

off

#### **DESCRIPTION**

Causes all design nets not connected to ports to be converted into Verilog vectors (bussified).

#### Note

Supply nets will not be converted into Verilog vectors.

Set this variable before calling the **read spice** command.

# **EXAMPLE**

 $\verb|set_app_var| netlist_aggressive_net_compression| on$ 

# **SEE ALSO**

Commands: read\_spice

Variables: bigendian netlist aggressive port compression netlist bus extraction style

# netlist\_aggressive\_port\_compression

#### **NAME**

netlist\_aggressive\_port\_compression

Cause all subcircuit port buses to be converted to Verilog vectors.

#### **TYPE**

Boolean

Legal values: on off

#### **DEFAULT**

off

#### **DESCRIPTION**

Causes all subcircuit port buses to be converted to Verilog vectors (bussification).

#### Note

Supply ports will not be converted into Verilog vectors.

Set this variable before calling the **read spice** command.

# **EXAMPLE**

 $\verb|set_app_var| netlist_agressive_port_compression| on$ 

# **SEE ALSO**

Commands: read\_spice

Variables: bigendian netlist aggressive net compression netlist bus extraction style

# netlist\_bus\_extraction\_style

#### NAME

#### netlist\_bus\_extraction\_style

Sets the naming style used to determine if a SPICE net belongs to a bus.

### **TYPE**

string

Legal values: %s<%d> %s[%d] %s(%d) %s\_%d\_ %s\_%d

Where %s is any string and %d is any positive integer. All other characters are exact matches

#### **DEFAULT**

%s<%d>

# **DESCRIPTION**

Sets the naming style used to determine if a SPICE net or port belongs to a bus.

Only the five styles of buses shown are supported.

Set this variable before calling the **read spice** command.

#### Note:

Escape the value with braces or single quotes

# **EXAMPLE**

 $\verb|set_app_var| netlist_bus_extraction_style { %s_%d_} \\$ 

# **SEE ALSO**

Commands: read\_spice

Variables: bigendian netlist aggressive net compression netlist aggressive port compression

# netlist\_case

#### NAME

netlist\_case

Controls case sensitivity when reading a SPICE netlist

### **TYPE**

string

Legal values: preserve lower

#### **DEFAULT**

preserve

#### **DESCRIPTION**

Controls case sensitivity when reading a SPICE netlist. The default is to *preserve* case sensitivity. This is different than most SPICE simulators which behave as if there is no case difference. For most SPICE simulators the net names *addr*, *Addr* and *ADDR* are the same net. For ESP those net names are three different nets.

Set **netlist** case to *lower* if you wish ESP to behave like most SPICE simulators.

Set this variable before calling the **read spice** command.

netlist case 26

# **EXAMPLE**

set\_app\_var netlist\_case lower

# **SEE ALSO**

Commands: read\_spice

netlist\_case 27

# netlist\_inverter\_chain\_extraction

#### **NAME**

netlist\_inverter\_chain\_extraction

Insert unit delays in inverter chains.

#### **TYPE**

Boolean

Legal values: on off

#### **DEFAULT**

off

#### **DESCRIPTION**

When on, chains of inverters are modified to have a unit delay added to each inverter.

If there is more than one connection on a net, the inverter will not have a unit delay inserted.

#### Note:

Do not set this variable to on when RC mode is used.

Set this variable before calling the **read spice** command.

### **EXAMPLE**

Enable unit delays for inverter chains when not in RC mode.

```
if {[string compare $verify_spice_simulator_mode "rcdelays"]!=0} {
    set_app_var netlist_inverter_chain_extraction on
}
```

# **SEE ALSO**

Commands: read spice report design spice mode reset design spice mode set instan

# netlist\_process\_estimation\_version

#### NAME

netlist\_process\_estimation\_version

#### **TYPE**

string

Legal values: 2009.06, 2009.12

#### **DEFAULT**

2009.12

#### DESCRIPTION

Controls the default transistor models used by ESP when no SPICE technology files are provided. The default value of 2009.12 uses data based upon the model from the Arizona Predictive Technology Models.

The 2009.12 data extends down to a 7nm process node.

#### Note:

It is recommended that the <u>Device Model Simulation</u> methodology be used for all process nodes below 40nm. The default model has only one N device model and one P device model at each technology node. The default model does not account for various device types that often exist at each technology node.

For further information the Arizona Predictive Technology Models (PTM), see Predictive Technology

#### **Models**, and the following publications:

• W. Zhao, Y. Cao, "New generation of Predictive Technology Model for sub-45nm early design exploration," IEEE Transactions on Electron Devices, vol. 53, no. 11, pp. 2816-2823, November 2006.

• Y. Cao, T. Sato, D. Sylvester, M. Orshansky, C. Hu, "New paradigm of predictive MOSFET and interconnect modeling for early circuit design," pp. 201-204, CICC, 2000.

The value of 2009.06 uses the same default values used in releases of ESP prior to the D-2009.12 release of ESP.

The use of the **set process** command means that PTM models values are not used.

Set this variable before calling the **read spice** command.

#### **EXAMPLES**

set\_app\_var netlist\_process\_estimation\_version 2009.06

#### **SEE ALSO**

Commands: read\_spice

Topics: <a href="mailto:device\_model\_simulation">device\_model\_simulation</a>

# netlist\_unwrap\_transistors

#### NAME

#### netlist\_unwrap\_transistors

Unwrap transistors during SPICE translation to Verilog.

#### **TYPE**

Boolean

Legal values: on off

#### **DEFAULT**

on

#### **DESCRIPTION**

Single transistor sub-circuits can have the transistor moved up a level to replace the sub-circuit instance with the actual transistor. This is called unwrapping a transistor. If there are multiple levels of single instance sub-circuits, the unwrapping will recursively occur until the transistor is no longer within a single instance sub-circuit.

With <u>netlist unwrap transistors</u> off, unwrapping of transistors is disabled.

# **SEE ALSO**

Commands: write esp db

# netlist\_use\_verilog\_escape

#### **NAME**

netlist\_use\_verilog\_escape

Netlist translation uses Verilog escaped identifiers.

### **TYPE**

Boolean

Legal values: on off

#### **DEFAULT**

on

#### **DESCRIPTION**

Netlist translation uses Verilog escaped identifiers for identifiers that have illegal Verilog characters.

With <u>netlist\_use\_verilog\_escape</u> off illegal characters are changed to \_ (underscore).

### **SEE ALSO**

Commands: read\_spice

# query\_objects\_format

#### **TYPE**

string

#### **DEFAULT**

application specific

### **DESCRIPTION**

This variable sets the format that the **query\_objects** command uses to print its result. There are two supported formats: Legacy and Tcl.

The Legacy format looks like this:

```
{"or1", "or2", "or3"}
```

The Tcl format looks like this:

```
{or1 or2 or3}
```

Please see the man page for **query\_objects** for complete details.

# **SEE ALSO**

```
query_objects(2)
```

query\_objects\_format 36

# sh\_allow\_tcl\_with\_set\_app\_var

Allows the **set\_app\_var** and **get\_app\_var** commands to work with application variables.

#### **TYPE**

string

## **DEFAULT**

application specific

#### **DESCRIPTION**

Normally the **get\_app\_var** and **set\_app\_var** commands only work for variables that have been registered as application variables. Setting this variable to **true** allows these commands to set a Tcl global variable instead.

These commands issue a CMD-104 error message for the Tcl global variable, unless the variable name is included in the list specified by the **sh\_allow\_tcl\_with\_set\_app\_var\_no\_message\_list** variable.

```
get_app_var(2)
set_app_var(2)
sh_allow_tcl_with_set_app_var_no_message_list(2)
```

# sh\_allow\_tcl\_with\_set\_app\_var\_no\_message\_l

Suppresses CMD-104 messages for variables in this list.

#### **TYPE**

string

## **DEFAULT**

application specific

## **DESCRIPTION**

This variable is consulted before printing the CMD-104 error message, if the **sh\_allow\_tcl\_with\_set\_app\_var** variable is set to **true**. All variables in this Tcl list receive no message.

```
get_app_var(2)
set_app_var(2)
sh_allow_tcl_with_set_app_var(2)
```

# sh\_arch

Indicates the system architecture of your machine.

## **TYPE**

string

## **DEFAULT**

platform-dependent

## **DESCRIPTION**

The **sh\_arch** variable is set by the application to indicate the system architecture of your machine. Examples of machines being used are sparcOS5, amd64, and so on. This variable is read-only.

sh\_arch 39

# sh\_command\_abbrev\_mode

Sets the command abbreviation mode for interactive convenience.

#### **TYPE**

string

#### **DEFAULT**

application specific

### **DESCRIPTION**

This variable sets the command abbreviation mode as an interactive convenience. Script files should not use any command or option abbreviation, because these files are then susceptible to command changes in subsequent versions of the application.

Although the default value is **Anywhere**, it is recommended that the site startup file for the application set this variable to **Command-Line-Only**. It is also possible to set the value to **None**, which disables abbreviations altogether.

To determine the current value of this variable, use the **get\_app\_var sh\_command\_abbrev\_mode** command.

```
sh_command_abbrev_options(3)
get_app_var(2)
set_app_var(2)
```

# sh\_command\_abbrev\_options

Turns off abbreviation of command dash option names when false.

#### **TYPE**

boolean

#### **DEFAULT**

application specific

#### DESCRIPTION

When command abbreviation is currently off (see sh\_command\_abbrev\_mode) then setting this variable to false will also not allow abbreviation of command dash options. This variable also impacts abbreviation of the values specified to command options that expect values to be one of an allowed list of values.

This variable exists to be backward compatible with previous tool releases which always allowed abbreviation of command dash options and option values regardless of the command abbreviation mode.

It is recommended to set the value of this variable to false.

To determine the current value of this variable, use the **get\_app\_var sh\_command\_abbrev\_options** command.

```
sh_command_abbrev_mode(3)
get_app_var(2)
set_app_var(2)
```

# sh\_command\_log\_file

Specifies the name of the file to which the application logs the commands you executed during the session.

#### **TYPE**

string

#### **DEFAULT**

empty string

#### DESCRIPTION

This variable specifies the name of the file to which the application logs the commands you run during the session. By default, the variable is set to an empty string, indicating that the application's default command log file name is to be be used. If a file named by the default command log file name cannot be opened (for example, if it has been set to read only access), then no logging occurs during the session.

This variable can be set at any time. If the value for the log file name is invalid, the variable is not set, and the current log file persists.

To determine the current value of this variable, use the **get\_app\_var sh\_command\_log\_file** command.

### **SEE ALSO**

```
get_app_var(2)
set_app_var(2)
```

sh\_command\_log\_file 43

## sh\_continue\_on\_error

Allows processing to continue when errors occur during script execution with the **source** command.

#### **TYPE**

Boolean

#### **DEFAULT**

application specific

#### DESCRIPTION

This variable is deprecated. It is recommended to use the **-continue\_on\_error** option to the **source** command instead of this variable because that option only applies to a single script, and not the entire application session.

When set to **true**, the **sh\_continue\_on\_error** variable allows processing to continue when errors occur. Under normal circumstances, when executing a script with the **source** command, Tcl errors (syntax and semantic) cause the execution of the script to terminate.

When **sh\_continue\_on\_error** is set to **false**, script execution can also terminate due to new error and warning messages based on the value of the **sh\_script\_stop\_severity** variable.

To determine the current value of the **sh\_continue\_on\_error** variable, use the **get\_app\_var sh\_continue\_on\_error** command.

#### **SEE ALSO**

sh\_continue\_on\_error 44

```
get_app_var(2)
set_app_var(2)
source(2)
sh_script_stop_severity(3)
```

sh\_continue\_on\_error 45

# sh\_deprecated\_is\_error

Raise a Tcl error when a deprecated command is executed.

### **TYPE**

Boolean

## **DEFAULT**

application specific

## **DESCRIPTION**

When set this variable causes a Tcl error to be raised when an deprecated command is executed. Normally only a warning message is issued.

## **SEE ALSO**

get\_app\_var(2)
set\_app\_var(2)

sh\_deprecated\_is\_error 46

# sh\_dev\_null

Indicates the current null device.

## **TYPE**

string

## **DEFAULT**

platform dependent

## **DESCRIPTION**

This variable is set by the application to indicate the current null device. For example, on UNIX machines, the variable is set to /dev/null. This variable is read-only.

## **SEE ALSO**

get\_app\_var(2)

sh\_dev\_null 47

# sh\_enable\_page\_mode

Displays long reports one page at a time (similar to the UNIX more command.

#### **TYPE**

Boolean

## **DEFAULT**

application specific

## **DESCRIPTION**

This variable displays long reports one page at a time (similar to the UNIX **more** command), when set to **true**. Consult the man pages for the commands that generate reports to see if they are affected by this variable.

To determine the current value of this variable, use the **get\_app\_var sh\_enable\_page\_mode** command.

## **SEE ALSO**

```
get_app_var(2)
set_app_var(2)
```

sh\_enable\_page\_mode 48

# sh\_enable\_stdout\_redirect

Allows the redirect command to capture output to the Tcl stdout channel.

### **TYPE**

Boolean

## **DEFAULT**

application specific

## **DESCRIPTION**

When set to **true**, this variable allows the redirect command to capture output sent to the Tcl stdout channel. By default, the Tcl **puts** command sends its output to the stdout channel.

## **SEE ALSO**

get\_app\_var(2)
set\_app\_var(2)

# sh\_help\_shows\_group\_overview

Changes the behavior of the "help" command.

#### **TYPE**

string

## **DEFAULT**

application specific

## **DESCRIPTION**

This variable changes the behavior of the **help** command when no arguments are specified to help. Normally when no arguments are specified an informational message with a list of available command groups is displayed.

When this variable is set to false the command groups and the commands in each group is printed instead. This variable exists for backward compatibility.

## **SEE ALSO**

help(2)
set\_app\_var(2)

## sh\_new\_variable\_message

Controls a debugging feature for tracing the creation of new variables.

#### **TYPE**

Boolean

#### **DEFAULT**

application specific

#### DESCRIPTION

The **sh\_new\_variable\_message** variable controls a debugging feature for tracing the creation of new variables. Its primary debugging purpose is to catch the misspelling of an application-owned global variable. When set to **true**, an informational message (CMD-041) is displayed when a variable is defined for the first time at the command line. When set to **false**, no message is displayed.

Note that this debugging feature is superseded by the new **set\_app\_var** command. This command allows setting only application-owned variables. See the **set\_app\_var** command man page for details.

Other variables, in combination with **sh\_new\_variable\_message**, enable tracing of new variables in scripts and Tcl procedures.

Warning: This feature has a significant negative impact on CPU performance when used with scripts and Tcl procedures. This feature should be used only when developing scripts or in interactive use. When you turn on the feature for scripts or Tcl procedures, the application issues a message (CMD-042) to warn you about the use of this feature.

To determine the current value of this variable, use the **get\_app\_var sh\_new\_variable\_message** command.

```
get_app_var(2)
set_app_var(2)
sh_new_variable_message_in_proc(3)
sh_new_variable_message_in_script(3)
```

# sh\_new\_variable\_message\_in\_proc

Controls a debugging feature for tracing the creation of new variables in a Tcl procedure.

#### **TYPE**

Boolean

#### **DEFAULT**

false

#### DESCRIPTION

The **sh\_new\_variable\_message\_in\_proc** variable controls a debugging feature for tracing the creation of new variables in a Tcl procedure. Its primary debugging purpose is to catch the misspelling of an application-owned global variable.

Note that this debugging feature is superseded by the new **set\_app\_var** command. This command allows setting only application-owned variables. Please see the **set\_app\_var** command man page for details.

Note that the **sh\_new\_variable\_message** variable must be set to **true** for this variable to have any effect. Both variables must be set to **true** for the feature to be enabled. Enabling the feature simply enables the **print\_proc\_new\_vars** command. In order to trace the creation of variables in a procedure, this command must be inserted into the procedure, typically as the last statement. When all of these steps have been taken, an informational message (CMD-041) is generated for new variables defined within the procedure, up to the point that the **print\_proc\_new\_vars** commands is executed.

Warning: This feature has a significant negative impact on CPU performance. This should be used only when developing scripts or in interactive use. When you turn on the feature, the application issues a message (CMD-042) to warn you about the use of this feature.

To determine the current value of this variable, use the **get\_app\_var sh\_new\_variable\_message\_in\_proc** command.

```
get_app_var(2)
print_proc_new_vars(2)
set_app_var(2)
sh_new_variable_message(3)
sh_new_variable_message_in_script(3)
```

# sh\_new\_variable\_message\_in\_script

Controls a debugging feature for tracing the creation of new variables within a sourced script.

#### **TYPE**

Boolean

#### **DEFAULT**

false

#### DESCRIPTION

The **sh\_new\_variable\_message\_in\_script** variable controls a debugging feature for tracing the creation of new variables within a sourced script. Its primary debugging purpose is to catch the misspelling of an application-owned global variable.

Note that this debugging feature is superseded by the new **set\_app\_var** command. This command allows setting only application-owned variables. See the **set\_app\_var** command man page for details.

Note that the **sh\_new\_variable\_message** variable must be set to **true** for this variable to have any effect. Both variables must be set to **true** for the feature to be enabled. In that case, an informational message (CMD-041) is displayed when a variable is defined for the first time. When

**sh\_new\_variable\_message\_in\_script** is set to **false** (the default), no message is displayed at the time that the variable is created. When the **source** command completes, however, you see messages for any new variables that were created in the script. This is because the state of the variables is sampled before and after the **source** command. It is not because of inter-command sampling within the script. So, this is actually a more efficient method to see if new variables were created in the script.

For example, given the following script a.tcl:

```
echo "Entering script"
set a 23
echo a = $a
```

```
set b 24
echo b = $b
echo "Exiting script"
```

When **sh\_new\_variable\_message\_in\_script** is **false** (the default), you see the following when you source the script:

```
prompt> source a.tcl
Entering script
a = 23
b = 24
Exiting script
Information: Defining new variable 'a'. (CMD-041)
Information: Defining new variable 'b'. (CMD-041)
prompt>
```

Alternatively, when **sh\_new\_variable\_message\_in\_script** is **true**, at much greater cost, you see the following when you source the script:

Warning: This feature has a significant negative impact on CPU performance. This should be used only when developing scripts or in interactive use. When you turn on the feature, the application issues a message (CMD-042) to warn you about the use of this feature.

To determine the current value of this variable, use the **get\_app\_var sh\_new\_variable\_message\_in\_script** command.

```
get_app_var(2)
set_app_var(2)
sh_new_variable_message(3)
sh new variable message in proc(3)
```

# sh\_obsolete\_is\_error

Raise a Tcl error when an obsolete command is executed.

### **TYPE**

Boolean

## **DEFAULT**

application specific

## **DESCRIPTION**

When set this variable causes a Tcl error to be raised when an obsolete command is executed. Normally only a warning message is issued.

Obsolete commands have no effect.

## **SEE ALSO**

```
get_app_var(2)
set_app_var(2)
```

sh\_obsolete\_is\_error 57

# sh\_product\_version

Indicates the version of the application currently running.

## **TYPE**

string

## **DESCRIPTION**

This variable is set to the version of the application currently running. The variable is read only.

To determine the current value of this variable, use the **get\_app\_var sh\_product\_version** command.

## **SEE ALSO**

get\_app\_var(2)

sh\_product\_version 58

# sh\_script\_stop\_severity

Indicates the error message severity level that would cause a script to stop running before it completes.

#### **TYPE**

string

#### **DEFAULT**

application specific

#### DESCRIPTION

When a script is run with the **source** command, there are several ways to get it to stop running before it completes. One is to use the **sh\_script\_stop\_severity** variable. This variable can be set to **none**, **W**, or **E**.

- When set to **E**, the generation of one or more error messages by a command causes a script to stop.
- When set to **W**, the generation of one or more warning or error messages causes a script to stop.
- When set to **none**, the generation messages does not cause the script to stop.

Note that **sh\_script\_stop\_severity** is ignored if **sh\_continue\_on\_error** is set to **true**.

To determine the current value of this variable, use the **get\_app\_var sh\_script\_stop\_severity** command.

sh\_script\_stop\_severity 59

## **SEE ALSO**

```
get_app_var(2)
set_app_var(2)
source(2)
sh_continue_on_error(3)
```

sh\_script\_stop\_severity 60

# sh\_source\_emits\_line\_numbers

Indicates the error message severity level that causes an informational message to be issued, listing the script name and line number where that message occurred.

#### **TYPE**

string

#### **DEFAULT**

application specific

#### DESCRIPTION

When a script is executed with the **source** command, error and warning messages can be emitted from any command within the script. Using the **sh\_source\_emits\_line\_numbers** variable, you can help isolate where errors and warnings are occurring.

This variable can be set to **none**, **W**, or **E**.

- When set to **E**, the generation of one or more error messages by a command causes a CMD-082 informational message to be issued when the command completes, giving the name of the script and the line number of the command.
- When set to **W**, the generation of one or more warning or error messages causes a the CMD-082 message.

The setting of **sh\_script\_stop\_severity** affects the output of the CMD-082 message. If the setting of **sh\_script\_stop\_severity** causes a CMD-081 message, then it takes precedence over CMD-082.

To determine the current value of this variable, use the **get\_app\_var sh\_source\_emits\_line\_numbers** command.

```
get_app_var(2)
set_app_var(2)
source(2)
sh_continue_on_error(3)
sh_script_stop_severity(3)
CMD-081(n)
CMD-082(n)
```

# sh\_source\_logging

Indicates if individual commands from a sourced script should be logged to the command log file.

#### **TYPE**

Boolean

## **DEFAULT**

application specific

## **DESCRIPTION**

When you source a script, the **source** command is echoed to the command log file. By default, each command in the script is logged to the command log file as a comment. You can disable this logging by setting **sh\_source\_logging** to **false**.

To determine the current value of this variable, use the **get\_app\_var sh\_source\_logging** command.

## **SEE ALSO**

```
get_app_var(2)
set_app_var(2)
source(2)
```

sh\_source\_logging 63

# sh\_source\_uses\_search\_path

Indicates if the **source** command uses the **search\_path** variable to search for files.

#### **TYPE**

Boolean

## **DEFAULT**

application specific

### **DESCRIPTION**

When this variable is set to \ftrue the **source** command uses the **search\_path** variable to search for files. When set to **false**, the **source** command considers its file argument literally.

To determine the current value of this variable, use the **get\_app\_var sh\_source\_uses\_search\_path** command.

```
get_app_var(2)
set_app_var(2)
source(2)
search_path(3)
```

# sh\_tcllib\_app\_dirname

Indicates the name of a directory where application-specific Tcl files are found.

### **TYPE**

string

## **DESCRIPTION**

The **sh\_tcllib\_app\_dirname** variable is set by the application to indicate the directory where application-specific Tcl files and packages are found. This is a read-only variable.

## **SEE ALSO**

get\_app\_var(2)

sh\_tcllib\_app\_dirname 65

## sh\_user\_man\_path

Indicates a directory root where you can store man pages for display with the **man** command.

#### **TYPE**

list

#### **DEFAULT**

empty list

#### DESCRIPTION

The **sh\_user\_man\_path** variable is used to indicate a directory root where you can store man pages for display with the **man** command. The directory structure must start with a directory named *man*. Below *man* are directories named *cat1*, *cat2*, *cat3*, and so on. The **man** command will look in these directories for files named *file.1*, *file.2*, and *file.3*, respectively. These are pre-formatted files. It is up to you to format the files. The **man** command effectively just types the file.

These man pages could be for your Tcl procedures. The combination of defining help for your Tcl procedures with the **define\_proc\_attributes** command, and keeping a manual page for the same procedures allows you to fully document your application extensions.

The **man** command will look in **sh\_user\_man\_path** after first looking in application-defined paths. The user-defined paths are consulted only if no matches are found in the application-defined paths.

To determine the current value of this variable, use the **get\_app\_var sh\_user\_man\_path** command.

#### SEE ALSO

sh user man path 66

```
define_proc_attributes(2)
get_app_var(2)
man(2)
set_app_var(2)
```

sh\_user\_man\_path 67

# spice\_simulator

#### NAME

#### spice\_simulator

Script to start SPICE simulator for debugging.

## **TYPE**

script

Legal value: Bourne shell script where %s is replaced by a list of SPICE files

## **DEFAULT**

hspice %s > esp\_spicerun.log

## **DESCRIPTION**

Specifies a command (or simple script) to start a SPICE simulation for debugging.

The value %s if present will be replaced by the list of SPICE files created by write spice debug testbench.

This variable is used by **start spice simulator** to start a SPICE simulation.

spice\_simulator 68

## **SEE ALSO**

Commands: <a href="mailto:create\_model\_library">create\_model\_library</a> <a href="mailto:export\_spice\_debug\_testbench">export\_spice\_debug\_testbench</a> <a href="mailto:start\_spice\_simulator">start\_spice\_simulator</a> <a href="mailto:write\_spice\_debug\_testbench">write\_spice\_debug\_testbench</a> <a href="mailto:start\_spice\_simulator">start\_spice\_simulator</a> <a href="https://www.write\_spice\_debug\_testbench">write\_spice\_debug\_testbench</a> <a href="mailto:spice\_debug\_testbench">start\_spice\_simulator</a> <a href="mailto:write\_spice\_debug\_testbench">write\_spice\_debug\_testbench</a> <a href="mailto:spice\_debug\_testbench">write\_spice\_debug\_testbench</a> <a href="mailto:spice\_debug\_testbench">write\_debug\_testbench</a> <a href="mailto:spice\_debug\_testbench">write\_debug

spice\_simulator 69

## synopsys\_program\_name

Indicates the name of the program currently running.

#### **TYPE**

string

## **DESCRIPTION**

This variable is read only, and is set by the application to indicate the name of the program you are running. This is useful when writing scripts that are mostly common between some applications, but contain some differences based on the application.

To determine the current value of this variable, use **get\_app\_var synopsys\_program\_name**.

## **SEE ALSO**

get\_app\_var(2)

## synopsys\_root

Indicates the root directory from which the application was run.

## **TYPE**

string

## **DESCRIPTION**

This variable is read only, and is set by the application to indicate the root directory from which the application was run.

To determine the current value of this variable, use **get\_app\_var synopsys\_root**.

### **SEE ALSO**

get\_app\_var(2)

synopsys\_root 71

# testbench\_binary\_cycles

#### NAME

#### testbench\_binary\_cycles

Number of binary cycles used in standard testbench.

## **TYPE**

integer

Legal values: >= 0

#### **DEFAULT**

2

## **DESCRIPTION**

Defines the number of binary cycles in the testbench created by write testbench.

If more than 10 binary cycles are needed, a custom testbench should be created instead of using the testbench created by **write testbench**.

#### Note:

**testbench\_style** is affected by this variable. Testbench styles of macro, sram, rom and cam ignore the setting of this variable.

## **SEE ALSO**

Commands: write\_testbench

Variables: testbench constraint file

 $\underline{\texttt{testbench}\_\texttt{declaration}\_\texttt{file}}$ 

testbench\_dump\_symbolic\_waveform

testbench flush cycles

testbench implementation instance

testbench initialization file

testbench\_module\_name

testbench output checks

testbench\_reference\_instance

testbench\_style

testbench symbolic cycles

# testbench\_constraint\_file

### **NAME**

testbench\_constraint\_file

Use a Verilog constraint file.

### **TYPE**

string

Legal value: Any UNIX filename

#### **DEFAULT**

NONE

## **DESCRIPTION**

Name of a Verilog constraint file to be used by all generated testbenches.

This file contains Verilog code that is legal within a Verilog task.

It will be included by all testbenches created by **write testbench** after setting **testbench constraint file** to a non-null value.

The testbenches use a Verilog `include command to include the specified file within the apply\_global\_constraints task of the testbench.

To create a sequential constraint, <u>testbench declaration file</u> can be used to specify a Verilog file to define the state variables.

## **SEE ALSO**

Commands: <a href="mailto:write\_testbench">write\_testbench</a>

Variables: <u>testbench\_binary\_cycles</u> <u>testbench\_declaration\_file</u> <u>testbench\_dump\_symbolic\_waveform</u> <u>testben</u>

## testbench\_declaration\_file

#### NAME

testbench\_declaration\_file

Use a Verilog declaration file.

### **TYPE**

string

Legal values: Any UNIX filename

#### **DEFAULT**

NONE

## **DESCRIPTION**

The name of a Verilog declaration file to be used by all generated testbenches.

This file contains Verilog code that is legal in a Verilog module. One use for this file is to declare state variables for use by **testbench constraint file** in order to implement a sequential constraint.

It will be included by all testbenches created by **write testbench** after setting **testbench declaration file** to a non-null value.

The testbenches use a Verilog `include command to include the specified file.

## **SEE ALSO**

Commands: write\_testbench

Variables: <u>testbench\_binary\_cycles</u> <u>testbench\_constraint\_file</u> <u>testbench\_dump\_symbolic\_waveform</u> <u>testbenc</u>

# testbench\_design\_instance

#### NAME

#### testbench\_design\_instance

Instance name used in a custom simulation testbench to instantiate the reference or implementation design.

### **TYPE**

string

Legal values: Any Verilog identifier

#### **DEFAULT**

ref

## **DESCRIPTION**

Defines the instance name path used in a custom testbench to instantiate the reference or implementation design.

The **testbench design instance** must be set so that automatic dumping of coverage data can occur.

Failure to set <u>testbench design instance</u> to the correct value can result in a compilation error when coverage dumping is enabled.

## **SEE ALSO**

Commands: report\_coverage

Variables: <a href="mailto:coverage">coverage</a>

# testbench\_dump\_symbolic\_waveform

#### NAME

#### testbench\_dump\_symbolic\_waveform

Enables dumping of waveform data during symbolic verification.

### **TYPE**

Boolean

Legal values: true false

#### **DEFAULT**

false

## **DESCRIPTION**

Enables dumping of waveform data during symbolic verification.

Note: Nets with equations will be dumped as X values. Regular non-symbolic nets will have actual values dumped.

Dumping waveforms of a symbolic verification can help in finding where symbols are dropped as reported in the coverage report.

## **SEE ALSO**

Commands: report\_coverage write\_testbench

Variables: coverage testbench binary cycles testbench constraint file testbench declaration file testbench testbench

# testbench\_flush\_cycles

#### NAME

#### testbench\_flush\_cycles

Number of flush cycles used in standard testbench.

## **TYPE**

integer

Legal values: >=0

## **DEFAULT**

1

## **DESCRIPTION**

Defines the number of flush cycles in the testbench created by write testbench.

If more than 10 flush cycles are needed, a custom testbench should be created instead of using the testbench created by **write testbench**.

#### Note:

**testbench** style is affected by this variable. Testbench styles of macro, sram, rom and cam ignore the setting of this variable.

testbench\_flush\_cycles 82

## **SEE ALSO**

Commands: write\_testbench

Variables: testbench\_binary\_cycles testbench\_constraint\_file testbench\_declaration\_file testbench\_dump

testbench\_flush\_cycles 83

## testbench\_implementation\_instance

#### NAME

#### testbench\_implementation\_instance

Instance name used in a custom testbench to instantiate the implementation design.

#### **TYPE**

string

Legal values: any Verilog identifier

#### **DEFAULT**

ximp

#### **DESCRIPTION**

Defines the instance name used in a custom testbench to instantiate the implementation design.

If a custom testbench does not use the default *ximp* instance name to instantiate the implementation design, then <u>testbench\_implementation\_instance</u> must be set so that automatic dumping of coverage data and waveform data can occur.

Failure to set <u>testbench implementation instance</u> can result in a compilation error when waveform dumping or coverage dumping is enabled. This variable is not used or needed if <u>set\_verify\_mode</u> has the value *simulate*.

## **SEE ALSO**

Commands: set\_verify\_mode write\_testbench

Variables: coverage testbench binary cycles testbench constraint file testbench declaration file testbench

Topics: esp\_shell\_flow

## testbench\_initialization\_file

#### NAME

testbench\_initialization\_file

Use a Verilog initialization file.

#### **TYPE**

string

Legal values: Any UNIX filename

#### **DEFAULT**

NONE

## **DESCRIPTION**

The name of a Verilog initialization file to be used by all generated testbenches.

This file contains Verilog code that is legal in a Verilog initial block. It will be included by all testbenches created by **write testbench** after setting **testbench** initialization file to a non-null value.

The testbenches use a Verilog `include command to include the specified file.

Use **testbench** constraint file if Verilog code is intended as a constraint.

Use <u>testbench\_declaration\_file</u> if more general Verilog code is needed.

## **SEE ALSO**

Commands: write\_testbench

Variables: testbench binary cycles testbench constraint file testbench declaration file testbench dump

# testbench\_max\_vectors\_in\_phase

#### NAME

testbench\_max\_vectors\_in\_phase

Maximum number of input or inout ports that can change at the same time.

## **TYPE**

Integer

Legal values: 0 to 2<sup>31</sup>-1

#### **DEFAULT**

1

## **DESCRIPTION**

This variable controls the maximum number of input or inout ports that can change at the same time for a library cell verification testbench.

### **SEE ALSO**

Commands: <a href="debug\_design">debug\_design</a> <a href="set\_verification\_defaults">set\_verification\_defaults</a> <a href="verification\_defaults">verify</a>

## testbench\_module\_name

#### NAME

#### testbench\_module\_name

The top level module name used in the testbench.

### **TYPE**

string

Legal values: Any Verilog identifier

## **DEFAULT**

inno\_tb\_top

## **DESCRIPTION**

Defines the name of the top level testbench module used in a custom testbench.

If a custom testbench does not use the default *inno\_tb\_top* module name as the top level testbench module then <u>testbench module name</u> must be set so that automatic dumping of coverage data and waveform data can occur.

Failure to set <u>testbench module name</u> can result in a compilation error when waveform dumping or coverage dumping is enabled.

## **SEE ALSO**

Commands: <a href="mailto:write\_testbench">write\_testbench</a>

Variables: coverage testbench binary cycles testbench constraint file testbench declaration file testbench testbench

Topics: esp\_shell\_flow

## testbench\_output\_checks

### NAME

#### testbench\_output\_checks

The number of checks per clock cycle in the testbench.

### **TYPE**

string

Legal values: 4check 3check 1check

#### **DEFAULT**

3check

## **DESCRIPTION**

The number of times output is checked in the testbench per clock cycle is controlled by this variable.

#### Note:

The clock used for this check is the first clock specified by the <u>create clock</u> command or the <u>set testbench pin attributes</u> -function clock option. If no clock is specified, then ESP uses inno clk as the clock.

4check applies 4 checks per clock cycle. The checks are done at SETUPTIME before the clock edge and just at the clock edge before the clock changes value. Use 4check to get consistent checker numbers across all testbench styles.

*3check* applies 3 checks per clock cycle. The checks are done at SETUPTIME before the first clock edge at the start of the test cycle and just at the clock edge before the clock changes value.

1check applies 1 check per clock cycle. The check is done at the end of the cycle.

## **SEE ALSO**

Commands: write\_testbench

Variables: testbench binary cycles testbench constraint file testbench declaration file testbench dump

## testbench\_reference\_instance

#### NAME

#### testbench\_reference\_instance

Instance name used in the testbench to instantiate the reference design.

### **TYPE**

string

Legal values: Any Verilog identifier

#### **DEFAULT**

xref

ref with the legacy parser

### **DESCRIPTION**

Defines the instance name used in a testbench to instantiate the reference design.

If a custom testbench does not use the default instance name to instantiate the reference design, then **testbench\_reference\_instance** must be set so that automatic dumping of coverage data and waveform data can occur.

Failure to set **testbench reference instance** can result in a compilation error when waveform dumping or coverage dumping is enabled.

This variable is not used or needed if **set verify mode** has the value *simulate*.

## **SEE ALSO**

Commands: set\_verify\_mode write\_testbench

Variables: coverage testbench binary cycles testbench constraint file testbench declaration file testb

Topics: esp\_shell\_flow

## testbench\_setup\_file

#### NAME

testbench\_setup\_file

Use a Verilog setup file.

### **TYPE**

string

Legal values: Any UNIX filename

#### **DEFAULT**

NONE

## **DESCRIPTION**

The name of a Verilog setup file to be used by all generated testbenches. The *setup* file is included at the top of the generated testbench immediately after the first module line.

This file contains Verilog code that is legal in a Verilog module. It will be included by all testbenches created by **write testbench** after setting **testbench setup file** to a non-null value.

The testbenches use a Verilog `include command to include the specified file.

This file can be used to override everything in the generated testbenches except for the name of the top level testbench module and the timescale.

testbench\_setup\_file 96

This file is the way to override the default regs, wires, defines, reference instantiation, implementation instantiation and the declaration of symbolic variables.

Use **testbench\_initialization\_file** if Verilog code is intended for the INIT\_task.

Use **testbench constraint file** if Verilog code is intended as a constraint.

Use **testbench\_declaration\_file** if more general Verilog code is needed.

## **SEE ALSO**

Commands: write testbench

Variables: testbench\_binary\_cycles testbench\_constraint\_file testbench\_declaration\_file testbench\_dump

testbench\_setup\_file 97

# testbench\_style

#### NAME

#### testbench\_style

Identify the testbench style to be generated for use in verification.

#### **TYPE**

enumerated string

Legal values: cam cammatch clkenum clkwave dataint dualphs holdchk library macro portcov protocol rom romhold romproto sram symbolic

#### **DEFAULT**

symbolic

## **DESCRIPTION**

The style of the testbench generated is controlled by this variable There are 16 different types of testbenches that can be generated.

The allowable testbench types are:

symbolic Generates a fully symbolic testbench.

binary Generates a binary testbench. No symbolic or flush cycles.

testbench\_style 98

| cam      | Generates a suite of testbenches suite for content addressable memories. Includes cammatch testbench.                                                                           |  |  |  |
|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| cammatch | cammatch CAM match integrity test                                                                                                                                               |  |  |  |
| clkenum  | Clock enumeration                                                                                                                                                               |  |  |  |
| clkwave  | Clock wave                                                                                                                                                                      |  |  |  |
| dataint  | Data integrity                                                                                                                                                                  |  |  |  |
| dualphs  | Two phase - assert twice, check twice                                                                                                                                           |  |  |  |
| holdchk  | Hold time X value test                                                                                                                                                          |  |  |  |
| library  | Generates a separate testbench targeted for each cell in a cell library. See the manual page <u>library verification</u> for more information on using this style of testbench. |  |  |  |
| macro    | Generates a suite of testbenches suited for a combinatorial design                                                                                                              |  |  |  |
| portcov  | Multiple data integrity tests for each clock                                                                                                                                    |  |  |  |
| protocol | Protocol                                                                                                                                                                        |  |  |  |
| rom      | Generates a set of testbenches targeted for ROM type designs                                                                                                                    |  |  |  |
| romhold  | Dual phase ROM hold test                                                                                                                                                        |  |  |  |
| romproto | Rom protocol test                                                                                                                                                               |  |  |  |
| sram     | Generates a set of testbenches targeted for SRAM type designs                                                                                                                   |  |  |  |
| mapping  | Generates a set of testbenches targeted for a logical to SPICE netlist mapping application                                                                                      |  |  |  |

The generated testbench will have a variable <code>esp\_testbench\_style</code> that is set to a specific value based upon the testbench style. The *cam*, *macro*, *rom* and *sram* style generate more than one testbench. The following table shows the specific values set for <code>esp\_testbench\_style</code> and the default suffix of the testbench file.

| Style    | Suffix                                                   | esp_testbench_style |
|----------|----------------------------------------------------------|---------------------|
| symbolic | .sym                                                     | symbolic            |
| binary   | .bin                                                     | binary              |
| cammatch | n .mat                                                   | cammatch            |
| clkenum  | .clk                                                     | clkenum             |
| clkwave  | .mpt                                                     | clkwave             |
| dataint  | .dit                                                     | dataint             |
| dualphs  | .2ph                                                     | dualphs             |
| holdchk  | .hld                                                     | holdchk             |
| library  | .ltb                                                     | library             |
| portcov  | .dit_N_M<br>where<br>N and M<br>are positive<br>integers | portcov             |
| protocol | .ptl                                                     | protocol            |
| romhold  | .rom                                                     | romhold             |
| romproto | .ptl                                                     | romproto            |

testbench\_style 99

The **set constraint** command option -style checks the esp testbench style variable in the testbench.

## **Number of Cycles per Testbench Type**

The Tcl testbench styles macro, sram, rom, and cam generate a suite of test benches using hard coded numbers of binary, symbolic and flush cycles. The value of Tcl variables for testbench cycles are completely ignored for these test benches.

| Testbench Number of cycles per testbench |      |        |          |       |
|------------------------------------------|------|--------|----------|-------|
| style                                    | type | binary | symbolic | flush |
| sram                                     | bin  | 8      | 0        | 2     |
|                                          | dit  | 8      | 3        | 2     |
|                                          | ptl  | 8      | 4        | 2     |
|                                          | 2ph  | 8      | 4        | 2     |
| rom                                      | bin  | 8      | 0        | 1     |
|                                          | ptl  | 8      | 1        | 1     |
|                                          | 2ph  | 8      | 1        | 1     |
| cam                                      | bin  | 8      | 0        | 2     |
|                                          | dit  | 8      | 3        | 2     |
|                                          | ptl  | 8      | 6        | 2     |
|                                          | 2ph  | 8      | 6        | 2     |
|                                          | mat  | 8      | 3        | 2     |
| macro bin                                |      | 8      | 0        | 3     |
|                                          | ptl  | 8      | 1        | 3     |
|                                          | 2ph  | 8      | 1        | 3     |

The Tcl testbench styles symbolic, dataint, protocol, dualphs, clkenum, clkwave, romhold, cammatch, holdchk, romproto, portcov generate a single testbench. These single testbenches can be controlled by the testbench cycle variables.

- **b** represents value of **testbench binary cycles**
- **s** represents value of **testbench symbolic cycles**
- **f** represents value of **testbench flush cycles**

| Testbench Number of cycles per testbench |                  |        |          |       |
|------------------------------------------|------------------|--------|----------|-------|
| style                                    | type             | binary | symbolic | flush |
| binary                                   | bin              | b      | S        | f     |
| cammatch                                 | <sup>1</sup> mat | b      | 3        | f     |
| clkenum                                  | clk              | b      | S        | f     |
| clkwave                                  | mpt              | b      | S        | f     |
| dataint <sup>1</sup>                     | dit              | b      | 3        | f     |
| dualphs                                  | 2ph              | b      | S        | f     |
| holdchk                                  | hld              | b      | S        | f     |
| library <sup>3</sup>                     | ltb              | b      | s        | f     |
| portcov <sup>1</sup>                     | dit              | b      | 3        | f     |
| protocol                                 | ptl              | b      | s        | f     |

testbench style 100

| romhold <sup>2</sup>  | rom | b | 1 | 1 |
|-----------------------|-----|---|---|---|
| romproto <sup>2</sup> | rom | b | 1 | 1 |
| symbolic              | sym | b | S | f |

Note:

- 1. cammatch, dataint and portcov are fixed at 3 symbolic cycles.
- 2. romhold and romproto are fixed at 1 symbolic and 1 flush cycle
- 3. library typically only 2 binary and 0 flush cycles needed. Symbolic cycles can be as few as 2 for pure combinatorial cells. Complex multiple bit cells need more than 5 symbolic cycles.

#### **SEE ALSO**

Commands:

write\_testbench
set constraint

Variables:

testbench\_binary\_cycles

testbench\_constraint\_file

testbench\_declaration\_file

testbench dump symbolic waveform

testbench flush cycles

testbench\_implementation\_instance

testbench\_initialization\_file

testbench module name

testbench\_output\_checks

testbench reference instance

testbench\_symbolic\_cycles

testbench\_style 101

# testbench\_symbolic\_cycles

#### NAME

#### testbench\_symbolic\_cycles

Number of symbolic cycles used in standard testbench.

## **TYPE**

integer

Legal values: >=0

## **DEFAULT**

3

## **DESCRIPTION**

Defines the number of symbolic cycles in the testbench created by write testbench.

If more than 10 symbolic cycles are needed, a custom testbench should be created instead of using the testbench created by **write testbench**.

#### Note:

**testbench\_style** is affected by this variable. Testbench styles of macro, sram, rom and cam ignore the setting of this variable.

## **SEE ALSO**

Commands:

write\_testbench

testbench\_style

Variables:

testbench binary cycles
testbench constraint file
testbench declaration file
testbench dump symbolic waveform
testbench flush cycles
testbench implementation instance
testbench initialization file
testbench module name
testbench output checks

testbench\_reference\_instance

## threshold\_high\_impedance\_resistance

#### NAME

threshold\_high\_impedance\_resistance

Resistance threshold for a floating net

#### **TYPE**

integer

Legal values: 0 to 2,147,483,647

#### **DEFAULT**

0

#### **DESCRIPTION**

When **threshold high impedance resistance** is 0 no driving paths are ignored.

When <u>threshold high impedance resistance</u> is larger than 0, the value specifies that driving paths with resistances larger than the value are to be ignored. If no driving path has a resistance less than <u>threshold high impedance resistance</u> then the net will have a Verilog Z value (also known as floating).

This is useful for validating SPICE models with weak pull-up or pull-down drivers to produce Verilog Z values.

This variable affects RC mode analysis.

## **SEE ALSO**

Commands: read\_spice verify

# threshold\_warn\_big\_rc\_delay

### **NAME**

threshold\_warn\_big\_rc\_delay

Issue warnings when delays are longer than this.

## **TYPE**

integer

Legal values: 0 to 2,147,483,647

## **DEFAULT**

0

## **DESCRIPTION**

Delays longer than <u>threshold warn big rc delay</u> picoseconds will cause a warning message to be issued.

The default value of 0 means no warning is issued.

## **SEE ALSO**

Commands: verify

# verdi\_path

### **NAME**

verdi\_path

Command to start the verdi viewer

## **TYPE**

string

Legal value: Bourne shell script

## **DEFAULT**

verdi

## **DESCRIPTION**

Specifies a command (or simple script) to start the Verdi waveform viewer for debugging.

This variable is used by **explore** with viewer to start a graphical interactive signal trace debug session.

## **Example**

verdi\_path 108

Verdi is not in the path. Verdi is executed from /usr/tools/synopsys/verdi/bin/verdi.

> set\_app\_var verdi\_path /usr/tools/synopsys/verdi/bin/verdi
/usr/tools/synopsys/verdi/bin/verdi

# **SEE ALSO**

 $\texttt{Commands:} \ \underline{\textbf{debug\_design}} \ \underline{\textbf{explore\_with\_viewer}} \ \underline{\textbf{start\_waveform\_viewer}} \ \underline{\textbf{verify}}$ 

Variables: waveform\_format

Topics:  $\underline{\text{dve}}$   $\underline{\text{fsdb}}$   $\underline{\text{vcd}}$ 

verdi\_path 109

# verify\_auto\_effort\_selection

### NAME

#### verify\_auto\_effort\_selection

Attempt lower-effort simulation models for faster verification. If error found then automatically raise effort level.

### **TYPE**

Boolean

Legal values: true false

#### **DEFAULT**

false

# **DESCRIPTION**

When *true* the ESP tool automatically selects the lowest effort level possible to show equivalence between the Verilog and SPICE designs, possibly resulting in faster verification. If the lower effort levels result in error vectors, the effort level is increased. Because the selection process has some overhead, designs that normally take longer than 30 minutes see the largest benefit. In some cases, the ESP tool determines that only the highest effort level is sufficient and the runtime may increase by about 10 percent. Binary debug simulation runs ( <a href="debug design">debug design</a> always run in the high effort mode, because symbolic runs that generate counter-examples always terminate at the highest effort level.

If verify max number error vectors has been set to a value greater than the default of 1 then

<u>verify auto effort selection</u> cannot be set to *true*. If verify\_auto\_effort\_selection has already been set to *true* and then <u>verify max number error vectors</u> is set to something greater than 1 then <u>verify auto effort selection</u> will be set to *false* and a warning message to that effect will be issued.

# **SEE ALSO**

Commands: verify

Variables: verify delay round multiple verify dynamic reorder verify max number error vectors verify r

# verify\_coverage\_max\_dropped\_symbol\_levels

### NAME

verify\_coverage\_max\_dropped\_symbol\_levels

Sets the number of levels for dropped symbol coverage recording.

### **TYPE**

integer

Legal values: 0 to 2,147,483,647

### **DEFAULT**

1

#### DESCRIPTION

This variable specifies the number of levels of hierarchy for which dropped symbol coverage data will be recorded in the database.

The default value of 1 records dropped symbols coverage data only for the top level of the design.

A value of 0 specifies no limit. All levels of the design hierarchy will have dropped symbol coverage data recorded in the coverage database. However, recording dropped symbol coverage data for all levels of hierarchy can be expensive in terms of simulation time and memory.

In order to see the coverage results for lower levels of the design you will need to use the "select" feature

of the coverage report. See the flow man page <u>coverage reports</u> for information on setting the scope for dropped symbol reporting. You will need to have a coverage spec file that looks like:

```
printdetail NS SA LC DS
select (0,inno_tb_top.xref)
select (0,inno_tb_top.ximp)
select (0,inno_tb_top.ximp.X1)
select (0,inno_tb_top.ximp.X2)
select (0,inno_tb_top.ximp.X3)
```

# **SEE ALSO**

Commands: report\_coverage

Variables: <a href="coverage">coverage</a>

Topic: coverage\_filters coverage\_merge coverage\_overview coverage\_reports coverage\_tasks coverage\_usage\_usage\_overview coverage\_tasks coverage\_usage\_overview coverage\_reports coverage\_tasks coverage\_usage\_overview coverage\_reports coverage\_tasks coverage\_usage\_overview coverage\_reports coverage\_tasks coverage\_usage\_overview coverage\_tasks coverage\_usage\_overview coverage\_tasks coverage\_tasks coverage\_usage\_overview coverage\_tasks coverag

# verify\_delay\_round\_multiple

### NAME

verify\_delay\_round\_multiple

RC delays are rounded to this value.

### **TYPE**

integer

Legal values: 1 to 2,147,483,647

### **DEFAULT**

1. picoseconds

# **DESCRIPTION**

Setting <u>verify delay round multiple</u> controls the rounding of RC delays. RC calculated delays are rounded to the nearest <u>verify delay round multiple</u> picoseconds.

The <u>verify rcdelay unit</u> variable controls if the rounding is in picoseconds or femtoseconds.

Setting this number to less than the default will provide more accurate delays at the expense of simulation time.

Setting this number to more than the default will speed up simulation at the expense of timing accuracy.

Values of 50 or even 100 can be used to increase simulation speed. Caution should be exercised in tuning simulation performance using this variable as timing accuracy can affect functionality of many designs.

For technology nodes under 40nm you most likely want to set this value to 1ps.

### **EXAMPLE**

Set delay rounding to 1 picosecond. The default value for <u>verify rcdelay unit</u> is picoseconds.

```
> set_app_var verify_delay_round_multiple 1
1
```

Set delay rounding to 100 femtoseconds for a 14nm process.

```
> set_app_var verify_rcdelay_unit fs
fs
> set_app_var verify_delay_round_multiple 100
100
```

# **SEE ALSO**

Commands: read\_spice report\_design\_spice\_mode reset\_process set\_design\_spice\_mode set\_instance\_delay s

Variables: netlist inverter chain extraction verify rcdelay unit

# verify\_dynamic\_reorder

### NAME

verify\_dynamic\_reorder

Controls dynamic reordering of symbols

### **TYPE**

string

Legal values: on off conservative auto

### **DEFAULT**

auto

### **DESCRIPTION**

The order of evaluation of symbols when creating equations affects the storage size for the equation. The variable **verify dynamic reorder** controls the dynamic reordering of symbol evaluation.

If <u>verify dynamic reorder</u> is *auto* reordering starts as *off* and automatically switches to conservative and restarts simulation if randomization is about to occur. However, if RC mode is being used and <u>verify hierarchical compression</u> is not *off* then *conservative* is used and restart is disabled.

Randomization is controlled by the **verify randomize variables** variable.

verify\_dynamic\_reorder 116

# **SEE ALSO**

Commands: verify

 ${\tt Variables:} \ \underline{\textbf{verify\_hierarchical\_compression}} \ \underline{\textbf{verify\_randomize\_variables}}$ 

verify\_dynamic\_reorder 117

# verify\_feedback\_detection

### NAME

verify\_feedback\_detection

Enable feedback net detection.

### **TYPE**

Boolean

Legal values: true false

### **DEFAULT**

true

# **DESCRIPTION**

ESP has a algorithm that attempts to detect nets with feedback. ESP will reorder events on such nets to avoid a race condition that could cause the net to float or have an X value.

This reordering of events happens only for simultaneous events and is permitted by the IEEE SystemVerilog Language Reference Manual.

Generally, **verify feedback detection** should be *true*.

# **SEE ALSO**

 ${\tt Commands:} \ \underline{{\tt verify}}$ 

# verify\_glitch\_removal

### NAME

verify\_glitch\_removal

Controls glitch suppression.

### **TYPE**

string

Legal values: on off aggressive

### **DEFAULT**

on

# **DESCRIPTION**

Controls glitch suppression.

The default value of *on* conforms to the IEEE Verilog Language Reference Manual's description for glitch removal. Input pulses that would cause an output change where the pulse width is less than the path delay will be suppressed.

The value off specifies that output glitches on modules with specify blocks will not be suppressed.

The value *aggressive* causes outputs glitches to be suppressed when the input pulse is less than or equal to the path delay.

verify\_glitch\_removal 120

It is believed that Cadence NC-Verilog uses *aggressive* glitch suppression and not ESP's default *on* glitch suppression.

The Verilog LRM uses the term pulse suppression. Section 14.6 of IEEE 1364-2001 discusses pulse filtering and the inertial delay model.

# **SEE ALSO**

Commands:  $\underline{\text{verify}}$ 

verify\_glitch\_removal 121

# verify\_hierarchical\_compression

### NAME

verify\_hierarchical\_compression

Controls the level of hierarchical compression.

### **TYPE**

string

Legal values: off low medium high ACTO

### **DEFAULT**

high

# **DESCRIPTION**

Hierarchical compression is controlled by the **verify hierarchical compression** variable.

#### Note:

In general, do not change the compression level. The default value is sufficient for most designs. Talk to Synopsys support if you think you have to change this variable.

Using hierarchical compression allows ESP to leverage any repetitive structures present in the design. Synopsys has developed a method of storing these repetitive structures in a compact manner that greatly reduces the physical memory required for simulation and decreases the CPU time required.

The <u>verify hierarchical compression</u> variable controls the number of nets or primitives that must be present before the hierarchy is considered worthy of compression.

The value to use is design type dependent, but experience has shown that the *high* value works best for SRAM-type designs that have hierarchical cores.

If the core of the SRAM is flat, *ACTO* is appropriate.

With compression there is a risk. If there are too many duplicated instances and those instances are small blocks, the overhead of compression itself might take more memory than that required by uncompressed blocks.

A value of off turns off hierarchical compression.

A value of *low* specifies that the design must have large blocks that are reused before considering compression.

A value of *medium* considers medium-size blocks for compression.

A value of *high* allows smaller blocks being reused to be compressed, but does not compress blocks with a few transistors. Examples of blocks with a few transistors are simple memory cells and basic logic gates, such as inverters or nands. This is the best setting for SRAM-type circuits with hierarchical cores.

A value of *ACTO* (the last character is the number zero) allows any hierarchy to be compressed if it is reused.

# **SEE ALSO**

Commands: verify

# verify\_imitate\_simulator

## **NAME**

verify\_imitate\_simulator

Tells ESP to behave closer to a specific simulator

### **TYPE**

string

Legal values: esp, vcs, nc, inno

### **DEFAULT**

esp

### **DESCRIPTION**

Tells ESP to simulate using the semantics for a specific Verilog simulator. By default, the ESP interpretation of the Verilog Language Reference is optimized for fast efficient symbolic simulation.

The Verilog Language Reference has numerous ambiguities that result in differences in evaluation ordering and other semantic interpretations in conforming simulators.

Using <u>verify imitate simulator</u> the user can cause ESP to match closely as possible to the chosen simulator.

None of the imitations are perfect. Race conditions are possible that can not be matched. The solution to

verify\_imitate\_simulator 124

such differences is to recode the Verilog source to eliminate the race conditions.

If you are using VCS as your Verilog simulator and you want ESP to match as closely as possible to VCS then set **verify imitate simulator** to *vcs*.

If you are using NC-Verilog as your Verilog simulator and you want ESP to match as closely as possible to NC-Verilog then set **verify imitate simulator** to *nc*.

If you want ESP to match the behavior in the A-2007.12-SP1 release then set <u>verify imitate simulator</u> to *inno*.

# **SEE ALSO**

Commands: verify

verify\_imitate\_simulator 125

# verify\_max\_number\_error\_vectors

### NAME

verify\_max\_number\_error\_vectors

Maximum number of error vectors that will be reported per testbench.

## **TYPE**

Integer

Legal values: >=0

# **DEFAULT**

1

# **DESCRIPTION**

Defines the maximum number of error vectors that will be reported per testbench when the <u>verify</u> command finishes. If the value is greater than 1 then ESP will try to find multiple error vectors that illustrate distinct differences.

# **SEE ALSO**

Commands: <a href="debug\_design">debug\_design</a> <a href="verify">verify</a>

# verify\_max\_number\_of\_oscillations

### NAME

verify\_max\_number\_of\_oscillations

Sets the limit on net oscillations.

# **TYPE**

integer

Legal values: >=0

### **DEFAULT**

1.

# **DESCRIPTION**

Sets the limit on the number of times a net can change values in a single simulation time step.

When <u>verify max number of oscillations</u> is exceeded, the simulator gives up and declares an oscillation has been detected.

This value should not have to be changed as the default is an arbitrarily large number.

# **SEE ALSO**

Commands:  $\underline{\text{verify}}$ 

Variables: verify max number oscillation vectors , verify max reported oscillations , verify stop on n

# verify\_max\_number\_oscillation\_vectors

### NAME

verify\_max\_number\_oscillation\_vectors

Maximum number of oscillation vectors that will be reported per testbench.

### **TYPE**

Integer

Legal values: >= 0

### **DEFAULT**

1

### **DESCRIPTION**

Defines the maximum number of oscillation vectors that will be reported per testbench when the <u>verify</u> command finishes. If the value is greater than 1 then ESP will try to find multiple oscillation vectors that illustrate distinct oscillation paths.

The <u>verify max number of oscillations</u> variable controls the threshold for generation of an oscillation vector.

The <u>verify max reported oscillations</u> variable controls the number of oscillation events that are reported in the log file.

An oscillation event is a net that changes values more than <u>verify max number of oscillations</u> times within a single simulation time step.

# **SEE ALSO**

Commands: <a href="debug design">debug design</a> <a href="report error vectors">report error vectors</a> <a href="vectors">verify</a>

Variables: verify auto\_effort\_selection verify\_max\_number\_of\_oscillations verify\_max\_reported\_oscillat

# verify\_max\_reported\_oscillations

### **NAME**

verify\_max\_reported\_oscillations

Controls the maximum number of oscillations reported.

# **TYPE**

integer

Legal values: >=0

# **DEFAULT**

4

# **DESCRIPTION**

This controls the number of oscillating nets that will be reported.

# **SEE ALSO**

Commands: verify

Variables: verify max number of oscillations verify max number oscillation vectors verify stop on nonz

# verify\_negative\_timing\_checks

### NAME

verify\_negative\_timing\_checks

Enable the use of negative timing check values

### **TYPE**

Boolean

Legal values: on off

### **DEFAULT**

off

# **DESCRIPTION**

Negative timing values can be in the Verilog source files or in the SDF annotation file.

By default negative values in timing checks are interpreted as 0.

Setting <u>verify negative timing checks</u> to *on* enables the actual use of negative values in timing checks such as \$setuphold() and \$recrem().

# **SEE ALSO**

Commands: verify

# verify\_partial\_transition\_sensitivity

### NAME

verify\_partial\_transition\_sensitivity

Controls sensistivity factor for transitioning nets

# **TYPE**

integer

Legal values: >=0

# **DEFAULT**

1. indicating use of internally computed default value.

# **DESCRIPTION**

Sensitivity of transistor drive strength to transitioning gate signals. Suggested values are between 2 and 5.

# **SEE ALSO**

Variables: verify\_partial\_transition\_threshold

# verify\_partial\_transition\_threshold

## **NAME**

#### verify\_partial\_transition\_threshold

Specifies the delay time that triggers a net transitioning status

# **TYPE**

integer

Legal values: >=0

# **DEFAULT**

1. Indicating use of internally calculated threshold.

# **DESCRIPTION**

Delay threshold (in ps) for modeling partial transitions in the implementation model. Suggested value is approximately 3 inverter delays.

Delays longer than this value will be flagged as transitioning.

# **SEE ALSO**

Variables: verify\_partial\_transition\_sensitivity

# verify\_randomize\_variables

## **NAME**

verify\_randomize\_variables

Controls amount of memory allocated for symbols

### **TYPE**

string

Legal values: on off low medium high sysmem

### **DEFAULT**

on

### **DESCRIPTION**

Switches the possibility for randomizing of variables on or off and controls the tolerance for randomization.

Randomization will occur when a threshold for the amount of memory used by the ESP tool for holding symbolic equations is reached. During randomization the ESP tool randomly selects a symbolic variable and randomly sets it to a binary value of 0 or 1. A message is printed stating which symbolic value has been randomized and to what value it has been set. The file esp.Random is created and contains a list of all randomized symbols and their respective values.

Generally, it is not a good idea to let a verification randomize. Randomization represents a reduction in the functional coverage of the testbench. Divide-and-Conquer techniques should be used to eliminate

randomization, though you may want to try turning on Auto Effort Selection using the **verify auto effort selection** variable.

The value *high* allows randomization to occur more easily (you have a high tolerance for randomization--you are very willing to let randomization happen) resulting in less run time but more variables randomized.

The value *medium* tries to avoid randomization, but randomization is allowed.

The value *low* tries very hard to avoid randomization (you have a low tolerance for it) but it can happen if the simulation gets too complex. This results in more run time but fewer randomized variables.

The value on is the default level. It is a value between medium and low.

The value *sysmem* uses the available physical memory to avoid randomization as much as possible, randomizing only when almost all the memory of the system is consumed by the ESP tool.

The value *off* forbids randomization entirely. With this level, you run the risk of using too much memory and CPU time. Using more memory than is available causes an out-of-memory termination. Use *off* only as a last resort.

If you think you need *off* consider instead restructuring your verification to use fewer symbols. Use and divide and conquer approach with more testbenches.

### **SEE ALSO**

Commands: verify

Variables: verify stop on randomize verify auto effort selection

# verify\_rcdelay\_unit

### **NAME**

verify\_rcdelay\_unit

The RC time unit

# **TYPE**

String

Legal values: ps p f fs

# **DEFAULT**

ps

# **DESCRIPTION**

This variable controls the units of SPICE delay times. The default is pico seconds. Use this variable with **verify delay round multiple** to control rounding of delay values in the SPICE netlist.

# **EXAMPLES**

verify\_rcdelay\_unit 141

To get delay values rounded to 10 ps use:

```
set_app_var verify_delay_round_multiple 10
set app var verify rcdelay unit ps
```

#### Note:

This is the actual default, so you do not have to use these commands

For a design under 40nm, set the delay rounding to 1 ps with:

```
set_app_var verify_delay_round_multiple 1
set_app_var verify_rcdelay_unit ps
```

For a design under 14nm, set delay rounding to 100 fs with:

```
set_app_var verify_delay_round_multiple 100
set_app_var verify_rcdelay_unit fs
```

# **SEE ALSO**

Commands: read spice report design spice mode reset process set design spice mode set instance delay s

Variables: verify delay round multiple

Other: device\_model\_simulation

verify\_rcdelay\_unit 142

# verify\_spice\_simulation\_mode

### NAME

verify\_spice\_simulation\_mode

Globally set the SPICE simulation mode.

### **TYPE**

String

Legal values are rcdelays, rcunit, rcstrength, rcoff, switch, pwl\_1

### **DEFAULT**

rcdelays

### **DESCRIPTION**

Sets how ESP interprets the full SPICE netlist.

Generally use the default value. The other modes (except  $pwl_l$ ) can provide faster verifications at the cost of more scripting to properly configure a SPICE netlist to produce a functionally correct verification.

#### Mode

rcdelays device sizes affect delays and drive fights
rcunit device sizes affect drive fights but delays are 1 ps
rcstrength device sizes affect drive fights but delays are 0 ps

rcoff Verilog switch switch Switch model pwl\_1 Internal use

The *switch* mode and *rcoff* modes are very similar. In *switch* mode, ESP maintains the device length and width information within the internal SPICE netlist. The *rcoff* mode is a pure Verilog switch model that has no transistor length and width annotations.

The <u>set design spice mode</u> and <u>set instance spice mode</u> commands are used to selectively control the interpetation of SPICE sub-circuits and sub-circuit instantiations.

# **SEE ALSO**

Commands" read spice set design spice mode set instance spice mode

# verify\_stop\_on\_nonzero\_delay\_oscillation

#### NAME

verify\_stop\_on\_nonzero\_delay\_oscillation

Stop simulation if non-zero delay oscillations occur.

#### **TYPE**

Boolean

Legal values: true false

### **DEFAULT**

false

### **DESCRIPTION**

If *true* , simulation will stop if more than 1024 non-zero delay oscillations occur on the SPICE parts of the design.

## **SEE ALSO**

Commands: verify

Variables: <u>verify max number of oscillations</u> <u>verify max number oscillation vectors</u> <u>verify max reported</u>

# verify\_stop\_on\_randomize

#### **NAME**

verify\_stop\_on\_randomize

Stop simulation if randomization occurs.

## **TYPE**

Boolean

Legal values: true false

## **DEFAULT**

true

## **DESCRIPTION**

If true, simulation will stop if randomization occurs.

## **SEE ALSO**

Commands: verify

Variables: verify randomize variables

# verify\_stop\_on\_zero\_delay\_oscillation

#### **NAME**

verify\_stop\_on\_nonzero\_delay\_oscillation

Stop simulation if zero delay oscillations occur.

#### **TYPE**

Boolean

Legal values: true false

#### **DEFAULT**

false

### **DESCRIPTION**

If true simulation will stop if zero delay oscillations occur.

The <u>verify max number of oscillations</u> variable controls the number of oscillations that have to happen before the simulator will stop.

## **SEE ALSO**

Commands: verify

Variables: verify max number of oscillations verify max number oscillation vectors verify max reported

## verify\_suppress\_nonzero\_delay\_oscillation

#### NAME

verify\_suppress\_nonzero\_delay\_oscillation

Suppresses the non-zero delay oscillations in the implementation model.

#### **TYPE**

Boolean

Valid values: true false

#### **DEFAULT**

true

### **DESCRIPTION**

When you set the <u>verify suppress nonzero delay oscillation</u> variable to *true*, the oscillations of an RC mode node that is involved in a non-zero delay oscillation for more than 1024 transitions is suppressed by ESP by forcing the node to the value X. To change this behavior and allow the oscillations of this type to continue indefinitely, set the variable value to *false*.

## **SEE ALSO**

Commands: verify

Variables: verify max number of oscillations verify max number oscillation vectors verify max reported

# verify\_use\_specify

#### **NAME**

verify\_use\_specify

Use Verilog specify blocks during verify.

### **TYPE**

Boolean

Legal values: true false

### **DEFAULT**

true

## **DESCRIPTION**

If true Verilog specify blocks will be simulated.

If false Verilog specify blocks will not be simulated. This is the same as the VCS +nospecify switch.

## **SEE ALSO**

verify\_use\_specify 153

Commands: verify

verify\_use\_specify 154

## waveform\_dump\_control

#### NAME

#### waveform\_dump\_control

Controls the automatic dumping of waveforms during verification and debug.

#### **TYPE**

string

Legal values: on off

#### **DEFAULT**

on if in verify mode compare or inspector and off if in verify mode simulate .

#### **DESCRIPTION**

If the variable value is on, then automatic dumping of waveforms is controlled by the Tcl shell. If the variable value is off, then the user must control the dumping of waveform data.

The <u>set verify mode</u> command will change the value of this variable and the user is responsible for setting the value to the desired setting after the verification mode has been changed.

set\_verify\_mode compare will set the value of <a href="waveform\_dump\_control">waveform\_dump\_control</a> to on . set\_verify\_mode inspector will set the value of <a href="waveform\_dump\_control">waveform\_dump\_control</a> to on . set\_verify\_mode simulate will set the value of <a href="waveform\_dump\_control">waveform\_dump\_control</a> to off .

## **SEE ALSO**

 ${\tt Commands:} \ \underline{\textbf{set\_verify\_mode}} \ \underline{\textbf{debug\_design}} \ \underline{\textbf{verify}}$ 

Variables: testbench implementation instance testbench module name testbench reference instance

## waveform\_format

#### NAME

#### waveform\_format

Identify the waveform data dump type format.

### **TYPE**

string

Legal values: vcd fsdb

#### **DEFAULT**

vcd

### **DESCRIPTION**

Defines the waveform dump file format that will be used for binary debug simulations.

This option controls the dump commands that are are written to the default scope file.

*vcd* is the Verilog value change dump format. This format is supported by all Verilog simulators.

*fsdb* is a compressed file format supported by Verdi. ESP can dump signal values in this format. This format supports dumping of real values and signal strengths.

vpd is a compressed file format supported by Synopsys VCS, Magellan and DVE. ESP does not support

waveform format 157

dumping to vpd format in this release.

The "scope file" is a special Verilog module that defines the name of the <u>vcd</u> file and the nets that are to be dumped. The default "scope file" is:

```
module espscopedef();
  initial begin
    $dumpfile("dump.vcd");
    $dumpvars(0, inno_tb_top);
  end
endmodule
```

To change the name of the created <u>vcd</u> file or to change the nets dumped to the <u>vcd</u> file, create a scope file and use the <u>-dumpscope</u> switch of <u>debug design</u> to select the created file.

## **Example**

Use the FSDB format with Verdi.

```
> set_app_var waveform_format fsdb
fsdb
> set_app_var waveform_viewer {verdi %s -ssy -ssv -ssz -ssf %v}
verdi %s -ssy -ssv -ssz -ssf %v
```

## **SEE ALSO**

```
Commands: <a href="mailto:debug_design">debug_design</a> <a href="mailto:start_waveform_viewer">start_waveform_viewer</a>
Variables: <a href="waveform_viewer">waveform_viewer</a>
Topics: <a href="mailto:vcd">vcd</a>
```

waveform\_format 158

## waveform\_viewer

#### NAME

waveform\_viewer

Command to start the waveform viewer

#### **TYPE**

string

Legal value: Bourne shell script where %s is replaced by a list of Verilog files and %v is replaced by the base name of the waveform dump file.

#### **DEFAULT**

vfast %v; verdi %s -ssy -ssv -ssz -ssf %v.fsdb

### **DESCRIPTION**

Specifies a command (or simple script) to start a waveform viewer for debugging.

The value %s if present will be replaced by the list of Verilog files.

The value %v if present will be replaced by the basename of the waveform dump file.

The default value invokes Verdi.

This variable is used by **start waveform viewer** to start a waveform debugging session.

waveform\_viewer 159

## **Example**

Use the FSDB format with Verdi.

```
> set_app_var waveform_format fsdb
fsdb
> set_app_var waveform_viewer {verdi %s -ssy -ssv -ssz -ssf %v}
verdi %s -ssy -ssv -ssz -ssf %v
```

## **SEE ALSO**

Commands: <a href="delign">debug design</a> <a href="start">start</a> <a href="waveform">waveform</a> <a href="waveform">viewer</a> <a href="waveform">verify</a>
<a href="waveform">Variables:</a> <a href="waveform">waveform</a> <a href="mailto:format">format</a>

Topics: <u>dve</u> <u>fsdb</u> <u>vcd</u>

waveform\_viewer 160