

# Embedded RTOS System Inter-Integrated Circuit (I2C, I<sup>2</sup>C, IIC)

Hung-Yi Lin, Ph.D.

Dept. of Electrical Engineering
National University of Kaohsiung
2025/04/10

## **12C** Bus

Designed for low-cost, medium data rate applications.
 (Phillips Semiconductor, 1980s)

### **Characteristics:**

- Serial, byte-oriented;
- Multiple-master;
- Moderate speeds:
  - Standard mode: 100Kbits/s
  - Fast mode: 400Kbits/s
  - High speed mode: 3.4 Mbits/s

Many microcontrollers come with built-in I2C controllers.

Ref: 成大資工 I2C wiki

# **12C Compatibility**

- System Management Bus (SMBus)
- Power Management Bus (PMBus)
- Intelligent Platform Management Interface (IPMI)
- Display Data Channel (DDC)
- Advanced Telecom Computing Architecture, (ATCA)
- □ I<sup>2</sup>C uses a 7-bit address space but reserves 16 addresses,
  - It can communicate with up to 112 nodes on a single bus.
  - New generation of I<sup>2</sup>C bus can communicate with more nodes (support 10-bit

address space)



# **12C Signaling**

- Bus = "wired-AND" configuration
  - Open collector/drain drivers on SDA & SCL
  - Resistor pulls bus up to logic 1. (R: 1K~4.7K)
  - Any sender can pull the bus down to 0, even if other senders are trying to drive the bus to 1.
  - Sender "releases" SDA by disabling its driver, allowing SDA to be pulled up to logic 1
- Data on SDA must be stable while SCL high
  - Data on SDA is sampled while SCL is high
  - SDA may change only while SCL low
- Exceptions:
  - SDA 1->0 while SCL=1 signals START condition
  - SDA 0->1 while SCL=1 signals STOP condition

## **I2C Data Format**

Start: SDA 1->0 while SCL=1

Stop: SDA 0->1 while SCL=1



SDA stable while SCL=1

**Transmit 8-bit byte (MSB first)** 

# **Four I2C operating Modes**

- master transmit
  - master node is sending data to a slave
  - Module issues START and ADDRESS, and then transmits data to the addressed slave device
- master receive
  - master node is receiving data from a slave
  - Module issues START and ADDRESS, and receives data from the addressed slave device
- slave transmit
  - slave node is sending data to the master
  - Another master issues START and the ADDRESS of this module, which then sends data to the master

# Four I2C operating Modes

- slave receive
  - slave node is receiving data from the master
  - Another master issues START and the ADDRESS of this module, which then receives data from the master.
- □ Some devices only support slave modes sensors, memories, etc

## **Basic Data Formats**

### Write to slave device



Master Controls SDA Line

Slave Controls SDA Line

### Read from slave device



## STM32 I2C Module

- **☐** Standard I2C compliant bus interface.
  - All I2C bus-specific sequencing, protocol, arbitration, timing
  - 7-bit and 10-bit addressing
  - Standard (≤ 100KHz) or Fast (≤ 400KHz) speed modes
  - Multi-master capability use as master or slave
- Also supports standards:
  - SMBus (System Management Bus)
  - PMBus (Power Management Bus)
- DMA support between memory and data register
- 2 interrupt vectors data transfer complete and errors

## STM32 I2C Module



# **STM32 I2C Interrupts**

| Interrupt event                                  | Event flag | Enable control bit  |
|--------------------------------------------------|------------|---------------------|
| Start bit sent (Master)                          | SB         | ITEVFEN             |
| Address sent (Master) or Address matched (Slave) | ADDR       |                     |
| 10-bit header sent (Master)                      | ADD10      |                     |
| Stop received (Slave)                            | STOPF      |                     |
| Data byte transfer finished                      | BTF        |                     |
| Receive buffer not empty                         | RxNE       | ITEVFEN and ITBUFEN |
| Transmit buffer empty                            | TxE        |                     |
| Bus error                                        | BERR       | ITERREN             |
| Arbitration loss (Master)                        | ARLO       |                     |
| Acknowledge failure                              | AF         |                     |
| Overrun/Underrun                                 | OVR        |                     |
| PEC error                                        | PECERR     |                     |
| Timeout/Tlow error                               | TIMEOUT    |                     |
| SMBus Alert                                      | SMBALERT   |                     |

# **Hierarchical Module Design**



# **I2C** initType Structure

#### I2C\_InitTypeDef

I2C\_InitTypeDef is defined in the stm32f4xx\_hal\_i2c.h
Data Fields

- uint32\_t ClockSpeed
- uint32\_t DutyCycle
- uint32\_t OwnAddress1
- uint32\_t AddressingMode
- uint32\_t DualAddressMode
- uint32\_t OwnAddress2
- uint32\_t GeneralCallMode
- uint32\_t NoStretchMode

#### **Field Documentation**

- uint32\_t I2C\_InitTypeDef::ClockSpeed
  Specifies the clock frequency. This parameter must be set to a value lower than 400kHz
- uint32\_t I2C\_InitTypeDef::DutyCycle
  Specifies the I2C fast mode duty cycle. This parameter can be a value of I2C\_duty\_cycle\_in\_fast\_mode
- uint32\_t I2C\_InitTypeDef::OwnAddress1
   Specifies the first device own address. This parameter can be a 7-bit or 10-bit address.
- uint32\_t I2C\_InitTypeDef::AddressingMode
   Specifies if 7-bit or 10-bit addressing mode is selected. This parameter can be a value of I2C\_addressing\_mode
- uint32\_t I2C\_InitTypeDef::DualAddressMode
   Specifies if dual addressing mode is selected. This parameter can be a value of I2C\_dual\_addressing\_mode
- uint32\_t I2C\_InitTypeDef::OwnAddress2
  Specifies the second device own address if dual addressing mode is selected This parameter can be a 7-bit address.
- uint32\_t l2C\_InitTypeDef::GeneralCallMode
   Specifies if general call mode is selected. This parameter can be a value of l2C\_general\_call\_addressing\_mode
- uint32\_t I2C\_InitTypeDef::NoStretchMode
  Specifies if nostretch mode is selected. This parameter can be a value of I2C\_nostretch\_mode

# **I2C HandleType Structure**

| I2C_HandleTypeDef                                       |
|---------------------------------------------------------|
| I2C_HandleTypeDef is defined in the stm32f4xx_hal_i2c.h |
| Data Fields                                             |
| <ul> <li>I2C_TypeDef * Instance</li> </ul>              |
| I2C_InitTypeDef Init                                    |
| <ul> <li>uint8_t * pBuffPtr</li> </ul>                  |
| uint16_t XferSize                                       |
| IO uint16_t XferCount                                   |
| IO uint32_t XferOptions                                 |
| IO uint32_t PreviousState                               |
| <ul> <li>DMA_HandleTypeDef * hdmatx</li> </ul>          |
| <ul> <li>DMA_HandleTypeDef * hdmarx</li> </ul>          |
| HAL_LockTypeDef Lock                                    |
| <ul> <li>IO HAL_I2C_StateTypeDef State</li> </ul>       |
|                                                         |
|                                                         |

\_\_IO HAL\_I2C\_ModeTypeDef Mode
 \_\_IO uint32\_t ErrorCode
 \_\_IO uint32\_t Devaddress
 \_\_IO uint32\_t Memaddress
 \_\_IO uint32\_t MemaddSize
 \_\_IO uint32\_t EventCount
 void(\* MasterTxCpltCallback
 void(\* MasterRxCpltCallback
 void(\* SlaveTxCpltCallback
 void(\* SlaveRxCpltCallback
 void(\* ListenCpltCallback
 void(\* MemTxCpltCallback
 void(\* MemRxCpltCallback
 void(\* ErrorCallback
 void(\* AbortCpltCallback

void(\* AddrCallback

void(\* MsplnitCallback

void(\* MspDeInitCallback

- Field Documentation
- I2C\_TypeDef\* \_\_I2C\_HandleTypeDef::Instance
   I2C registers base address
- I2C\_InitTypeDef \_\_I2C\_HandleTypeDef::Init
   I2C communication parameters
- uint8\_t\* \_\_I2C\_HandleTypeDef::pBuffPtr
   Pointer to I2C transfer buffer
- uint16\_t \_\_I2C\_HandleTypeDef::XferSize
  I2C transfer size
- \_\_IO uint16\_t \_\_I2C\_HandleTypeDef::XferCount I2C transfer counter
- \_\_IO uint32\_t \_\_I2C\_HandleTypeDef::XferOptions
   I2C transfer options
- \_\_IO uint32\_t \_\_I2C\_HandleTypeDef::PreviousState

  I2C communication Previous state and mode context for internal usage
- DMA\_HandleTypeDef\* \_\_I2C\_HandleTypeDef::hdmatx I2C Tx DMA handle parameters
- DMA\_HandleTypeDef\* \_\_I2C\_HandleTypeDef::hdmarx
   I2C Rx DMA handle parameters
- HAL\_LockTypeDef \_\_I2C\_HandleTypeDef::Lock
   I2C locking object
- \_\_IO HAL\_I2C\_StateTypeDef \_\_I2C\_HandleTypeDef::State
   I2C communication state
- \_\_IO HAL\_I2C\_ModeTypeDef \_\_I2C\_HandleTypeDef::Mode
   I2C communication mode
- \_\_IO uint32\_t \_\_I2C\_HandleTypeDef::ErrorCode
   I2C Error code
- \_IO uint32\_t \_\_I2C\_HandleTypeDef::Devaddress
   I2C Target device address

## **12C Firmware API**

## **I2C** initialization/de-initialization

- HAL\_I2C\_Init()
- HAL\_I2C\_DeInit()
- HAL\_I2C\_MspInit()
- HAL\_I2C\_MspDeInit()
- HAL\_I2C\_RegisterCallback()
- HAL\_I2C\_UnRegisterCallback()
- HAL\_I2C\_RegisterAddrCallback()
- HAL\_I2C\_UnRegisterAddrCallback()

## Peripheral state, mode and error functions

- HAL\_I2C\_GetState()
- HAL\_I2C\_GetMode()
- HAL\_I2C\_GetError()

## **12C Firmware API**

## **I2C IO operation**

- HAL\_I2C\_Master\_Transmit()
- HAL\_I2C\_Master\_Receive()
- HAL\_I2C\_Slave\_Transmit()
- HAL\_I2C\_Slave\_Receive()
- HAL\_I2C\_Master\_Transmit\_IT()
- HAL\_I2C\_Master\_Receive\_IT()
- HAL\_I2C\_Slave\_Transmit\_IT()
- HAL\_I2C\_Slave\_Receive\_IT()
- HAL\_I2C\_Master\_Transmit\_DMA()
- HAL\_I2C\_Master\_Receive\_DMA()
- HAL\_I2C\_Slave\_Transmit\_DMA()
- HAL\_I2C\_Slave\_Receive\_DMA()
- HAL\_I2C\_Mem\_Write()
- HAL\_I2C\_Mem\_Read()
- HAL\_I2C\_Mem\_Write\_IT()
- HAL\_I2C\_Mem\_Read\_IT()

- HAL\_I2C\_Mem\_Write\_DMA()
- HAL\_I2C\_Mem\_Read\_DMA()
- HAL\_I2C\_IsDeviceReady()
- HAL\_I2C\_Master\_Seq\_Transmit\_IT()
- HAL\_I2C\_Master\_Seq\_Transmit\_DMA()
- HAL\_I2C\_Master\_Seq\_Receive\_IT()
- HAL\_I2C\_Master\_Seq\_Receive\_DMA()
- HAL\_I2C\_Slave\_Seq\_Transmit\_IT()
- HAL\_I2C\_Slave\_Seq\_Transmit\_DMA()
- HAL\_I2C\_Slave\_Seq\_Receive\_IT()
- HAL\_I2C\_Slave\_Seq\_Receive\_DMA()
- HAL\_I2C\_EnableListen\_IT()
- HAL\_I2C\_DisableListen\_IT()
- HAL\_I2C\_Master\_Abort\_IT()

## Labs

- Practice 1: EEPROM 24LC02:
- □ Practice 2: OLED display:
  - https://hackmd.io/@hylin/Syj8CTUskg