













SN74LVC1G14

SCES218X - APRIL 1999-REVISED AUGUST 2017

## SN74LVC1G14 Single Schmitt-Trigger Inverter

#### **Features**

- Latch-Up Performance Exceeds 100 mA Per JESD 78. Class II
- ESD Protection Exceeds JESD 22
  - 2000-V Human-Body Model (A114-A)
  - 200-V Machine Model (A115-A)
  - 1000-V Charged-Device Model (C101)
- Available in the Texas Instruments NanoFree™ Package
- Supports 5-V V<sub>CC</sub> Operation
- Inputs Accept Voltages to 5.5 V
- Max t<sub>pd</sub> of 4.6 ns at 3.3 V
- Low Power Consumption, 10-µA Max I<sub>CC</sub>
- ±24-mA Output Drive at 3.3 V
- I<sub>off</sub> Supports Partial-Power-Down Mode Operation

## **Applications**

- **AV Receiver**
- Audio Dock: Portable
- Blu-ray Player and Home Theater
- Embedded PC
- MP3 Player/Recorder (Portable Audio)
- Personal Digital Assistant (PDA)
- Power: Telecom/Server AC/DC Supply: Single Controller: Analog and Digital
- Solid State Drive (SSD): Client and Enterprise
- TV: LCD/Digital and High-Definition (HDTV)
- Tablet: Enterprise
- Video Analytics: Server
- Wireless Headset, Keyboard, and Mouse

#### 3 Description

This single Schmitt-trigger inverter is designed for 1.65-V to 5.5-V  $V_{CC}$  operation.

The SN74LVC1G14 device contains one inverter and performs the Boolean function  $Y = \overline{A}$ . The device functions as an independent inverter with Schmitttrigger inputs, so the device has different input threshold levels for positive-going (V<sub>T+</sub>) and negativegoing  $(V_{T-})$  signals to provide hysteresis  $(\Delta V_T)$  which makes the device tolerant to slow or noisy input signals.

NanoFree™ package technology is a major breakthrough in IC packaging concepts, using the die as the package.

This device is fully specified for partial-power-down applications using Ioff. The Ioff circuitry disables the outputs when the device is powered down. This inhibits current backflow into the device which prevents damage to the device.

#### **Device Information**

| ORDER NUMBER   | PACKAGE     | BODY SIZE (NOM)   |
|----------------|-------------|-------------------|
| SN74LVC1G14DBV | SOT-23 (5)  | 2.90 mm × 1.60 mm |
| SN74LVC1G14DCK | SC70 (5)    | 2.00 mm x 1.25 mm |
| SN74LVC1G14DRL | SOT-5X3 (5) | 1.60 mm × 1.20 mm |
| SN74LVC1G14DRY | SON (6)     | 1.45 mm × 1.00 mm |
| SN74LVC1G14DSF | SON (6)     | 1.00 mm × 1.00 mm |
| SN74LVC1G14YZP | DSBGA (5)   | 1.39 mm × 0.89 mm |
| SN74LVC1G14YZV | DSBGA (4)   | 0.89 mm × 0.89 mm |
| SN74LVC1G14DPW | X2SON (5)   | 0.80 mm x 0.80 mm |

Logic Diagram (Positive Logic) (DBV, DCK, DRL, DRY, DPW, and YZP Package)



Logic Diagram (Positive Logic) (YZV Package)





## **Table of Contents**

| 1 | Features 1                                                       |    | 8.2 Functional Block Diagrams                        | . 10 |
|---|------------------------------------------------------------------|----|------------------------------------------------------|------|
| 2 | Applications 1                                                   |    | 8.3 Feature Description                              | . 10 |
| 3 | Description 1                                                    |    | 8.4 Device Functional Modes                          | . 11 |
| 4 | Revision History2                                                | 9  | Application and Implementation                       | . 12 |
| 5 | Pin Configuration and Functions                                  |    | 9.1 Application Information                          | . 12 |
| 6 | Specifications4                                                  |    | 9.2 Typical Application                              | . 12 |
| U | 6.1 Absolute Maximum Ratings                                     | 10 | Power Supply Recommendations                         | . 13 |
|   | 6.2 ESD Ratings                                                  | 11 | Layout                                               | 13   |
|   | 6.3 Recommended Operating Conditions                             |    | 11.1 Layout Guidelines                               | . 13 |
|   | 6.4 Thermal Information                                          |    | 11.2 Layout Example                                  | . 14 |
|   | 6.5 Electrical Characteristics 6                                 | 12 | Device and Documentation Support                     | 15   |
|   | 6.6 Switching Characteristics: C <sub>L</sub> = 15 pF            |    | 12.1 Documentation Support                           |      |
|   | 6.7 Switching Characteristics: C <sub>L</sub> = 30 pF or 50 pF 7 |    | 12.2 Receiving Notification of Documentation Updates | s 15 |
|   | 6.8 Operating Characteristics                                    |    | 12.3 Community Resources                             | . 15 |
|   | 6.9 Typical Characteristics                                      |    | 12.4 Trademarks                                      | . 15 |
| 7 | Parameter Measurement Information 8                              |    | 12.5 Electrostatic Discharge Caution                 | . 15 |
| 8 | Detailed Description                                             |    | 12.6 Glossary                                        | . 15 |
| Ü | 8.1 Overview                                                     | 13 | Mechanical, Packaging, and Orderable Information     | 15   |

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| С        | hanges from Revision W (March 2014) to Revision X                                                                                                                                       | Page |
|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| •        | Added Thermal Information table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, and Layout section | 1    |
| •        | Added DSF, YZP, YZV, and DPW packages to Device Information table                                                                                                                       | 1    |
| •        | Changed Terminal Configuration and Functions to Pin Configuration and Functions                                                                                                         | 3    |
| •        | Moved Storage temperature, T <sub>stq</sub> to <i>Absolute Maximum Ratings</i> table.                                                                                                   | 4    |
| •        | Changed Handling Ratings table to ESD Ratings                                                                                                                                           | 4    |
| •        | Changed values in the Thermal Information table to align with JEDEC standards.                                                                                                          | 5    |
| <u>•</u> | Added Documentation Support, Receiving Notification of Documentation Updates, and Community Resources                                                                                   | 15   |
| С        | hanges from Revision V (Novmber 2012) to Revision W                                                                                                                                     | Page |
| •        | Added DPW Package                                                                                                                                                                       | 1    |
| •        | Added Applications                                                                                                                                                                      | 1    |



## 5 Pin Configuration and Functions







DPW Package 5-Pin X2SON Top View



YZP Package 5-Pin DSBGA Bottom View



DNU - Do not use





#### DRY Package 6-Pin SON Top View



#### DSF Package 6-Pin SON Top View



See mechanical drawings for dimensions.

N.C. - No internal connection

#### YZV Package 4-Pin DSBGA Bottom View





#### **Pin Functions**

|                 |                       | PIN      |     |     |     |                                       |
|-----------------|-----------------------|----------|-----|-----|-----|---------------------------------------|
| NAME            | DBV, DCK,<br>DRL, DPW | DRY, DSF | YZP | YZV | 1/0 | DESCRIPTION                           |
| Α               | 2                     | 2        | B1  | A1  | I   | Signal Input                          |
| GND             | 3                     | 3        | C1  | B1  | _   | Ground                                |
| N.C.            | 1                     | 1, 5     | _   | _   | _   | No internal connection <sup>(1)</sup> |
| DNU             | _                     | _        | A1  | _   | _   | Do not use <sup>(2)</sup>             |
| V <sub>CC</sub> | 5                     | 6        | A2  | A2  | _   | Positive Supply                       |
| Υ               | 4                     | 4        | C2  | B2  | 0   | Signal Output                         |

(1) Pins labeled N.C. can be connected to any signal or voltage source, including ground. They should always be soldered to the board.

(2) Pins labeled DNU should not be connected to any signal or voltage source, including ground. They should always be soldered to the board.

## 6 Specifications

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

|                  |                                                                                 |                              | MIN  | MAX                   | UNIT |
|------------------|---------------------------------------------------------------------------------|------------------------------|------|-----------------------|------|
| $V_{CC}$         | Supply voltage                                                                  |                              | -0.5 | 6.5                   | V    |
| $V_{I}$          | Input voltage (2)                                                               | t voltage <sup>(2)</sup>     |      |                       | V    |
| Vo               | oltage range applied to any output in the high-impedance or power-off state (2) |                              |      | 6.5                   | V    |
| Vo               | Voltage range applied to any output in the high or low state (2) (3)            |                              | -0.5 | V <sub>CC</sub> + 0.5 | V    |
| I <sub>IK</sub>  | Input clamp current                                                             | V <sub>I</sub> < 0           |      | -50                   | mA   |
| lok              | Output clamp current                                                            | V <sub>O</sub> < 0           |      | -50                   | mA   |
| Io               | Continuous output current                                                       |                              |      | ±50                   | mA   |
|                  | Continuous current through V <sub>CC</sub> or GND                               |                              |      | ±100                  | mA   |
| Tj               | Maximum junction temperature                                                    | Maximum junction temperature |      | 150                   | °C   |
| T <sub>stg</sub> | Storage temperature                                                             |                              | -65  | 150                   | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) The input and output negative-voltage ratings may be exceeded if the input and output current ratings are observed.

#### 6.2 ESD Ratings

|                    |                                                        |                                                                     | VALUE | UNIT |
|--------------------|--------------------------------------------------------|---------------------------------------------------------------------|-------|------|
|                    | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | 2000                                                                |       |      |
| V <sub>(ESD)</sub> | Electrostatic discharge                                | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | 1000  | V    |
|                    |                                                        | Machine Model (A115-A)                                              | 200   |      |

Product Folder Links: SN74LVC1G14

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

Submit Documentation Feedback

<sup>(3)</sup> The value of V<sub>CC</sub> is provided in the recommended operating conditions table.



## 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)(1)

|                 |                                |                          | MIN  | MAX      | UNIT |
|-----------------|--------------------------------|--------------------------|------|----------|------|
| \/              | Supply voltage                 | Operating                | 1.65 | 5.5      | V    |
| $V_{CC}$        | Supply voltage                 | Data retention only      | 1.5  |          | V    |
| VI              | Input voltage                  |                          | 0    | 5.5      | V    |
| Vo              | Output voltage                 |                          | 0    | $V_{CC}$ | V    |
| I <sub>OH</sub> |                                | V <sub>CC</sub> = 1.65 V |      | -4       |      |
|                 |                                | V <sub>CC</sub> = 2.3 V  |      | -8       |      |
|                 |                                | V 2.V                    |      | -16      | mA   |
|                 |                                | $V_{CC} = 3 V$           |      | -24      |      |
|                 |                                | V <sub>CC</sub> = 4.5 V  |      | -32      |      |
|                 |                                | V <sub>CC</sub> = 1.65 V |      | 4        |      |
|                 |                                | V <sub>CC</sub> = 2.3 V  |      | 8        |      |
| $I_{OL}$        | Low-level output current       | V 2.V                    |      | 16       | mA   |
|                 |                                | $V_{CC} = 3 V$           |      | 24       |      |
|                 |                                | V <sub>CC</sub> = 4.5 V  |      | 32       |      |
| T <sub>A</sub>  | Operating free-air temperature |                          | -40  | 85       | °C   |

<sup>(1)</sup> All unused inputs of the device must be held at V<sub>CC</sub> or GND to assure proper device operation. See *Implications of Slow or Floating CMOS Inputs*.

#### 6.4 Thermal Information

|                        |                                                    |        |               |                  | SN74LVC1     | G14            |                |                |      |
|------------------------|----------------------------------------------------|--------|---------------|------------------|--------------|----------------|----------------|----------------|------|
| ті                     | THERMAL METRIC <sup>(1)</sup>                      |        | DCK<br>(SC70) | DRL<br>(SOT-5X3) | DRY<br>(SON) | DPW<br>(X2SON) | YZV<br>(DSBGA) | YZP<br>(DSBGA) | UNIT |
|                        |                                                    | 5 PINS | 5 PINS        | 5 PINS           | 5 PINS       | 5 PINS         | 4 PINS         | 5 PINS         |      |
| $R_{\theta JA}$        | Junction-to-ambient thermal resistance             | 247.2  | 276.1         | 296.2            | 369.6        | 522.9          | 168.2          | 146.2          | °C/W |
| R <sub>0</sub> JC(top) | Junction-to-case<br>(top) thermal<br>resistance    | 154.5  | 178.9         | 137.3            | 257.6        | 250.5          | 2.1            | 1.4            | °C/W |
| $R_{\theta JB}$        | Junction-to-board thermal resistance               | 86.8   | 70.9          | 145.3            | 230.8        | 384.0          | 55.9           | 39.8           | °C/W |
| ΨЈТ                    | Junction-to-top<br>characterization<br>parameter   | 58.0   | 47.0          | 14.7             | 77.2         | 46.5           | 1.1            | 0.7            | °C/W |
| ΨЈВ                    | Junction-to-board<br>characterization<br>parameter | 86.4   | 69.3          | 145.9            | 231.0        | 382.8          | 56.3           | 39.3           | °C/W |
| R <sub>0</sub> JC(bot) | Junction-to-case<br>(bottom) thermal<br>resistance | N/A    | N/A           | N/A              | N/A          | 174.1          | N/A            | N/A            | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.



## 6.5 Electrical Characteristics

over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER                                                                                                                                                              | TEST CONDITIONS                                                | V <sub>cc</sub> | MIN                   | TYP <sup>(1)</sup> MAX | UNIT |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|-----------------|-----------------------|------------------------|------|
|                                                                                                                                                                        |                                                                | 1.65 V          | 0.79                  | 1.16                   |      |
| V <sub>T+</sub> Positive-going input threshold voltage  V <sub>T-</sub> Negative-going input threshold voltage  V <sub>T-</sub> Negative-going input threshold voltage |                                                                | 2.3 V           | 1.11                  | 1.56                   |      |
|                                                                                                                                                                        |                                                                | 3 V             | 1.5                   | 1.87                   | V    |
|                                                                                                                                                                        |                                                                | 4.5 V           | 2.16                  | 2.74                   |      |
|                                                                                                                                                                        |                                                                | 5.5 V           | 2.61                  | 3.33                   |      |
|                                                                                                                                                                        |                                                                | 1.65 V          | 0.39                  | 0.62                   |      |
|                                                                                                                                                                        |                                                                | 2.3 V           | 0.58                  | 0.87                   |      |
| input threshold voltage  V <sub>T</sub> _ Negative-going                                                                                                               | DBV, DCK, DRL, DRY, DSF, YZP, and YZV packages                 | 3 V             | 0.84                  | 1.14                   | V    |
|                                                                                                                                                                        |                                                                | 4.5 V           | 1.41                  | 1.79                   |      |
|                                                                                                                                                                        |                                                                | 5.5 V           | 1.87                  | 2.29                   |      |
|                                                                                                                                                                        |                                                                | 1.65 V          | 0.44                  | 0.67                   |      |
| Negative-going input threshold                                                                                                                                         |                                                                | 2.3 V           | 0.63                  | 0.92                   |      |
|                                                                                                                                                                        | DPW package                                                    | 3 V             | 0.89                  | 1.19                   | V    |
|                                                                                                                                                                        |                                                                | 4.5 V           | 1.46                  | 1.84                   |      |
|                                                                                                                                                                        |                                                                | 5.5 V           | 1.92                  | 2.34                   |      |
|                                                                                                                                                                        |                                                                | 1.65 V          | 0.37                  | 0.62                   |      |
| $\Delta V_{T}$                                                                                                                                                         |                                                                | 2.3 V           | 0.48                  | 0.77                   |      |
| Hysteresis                                                                                                                                                             |                                                                | 3 V             | 0.56                  | 0.87                   | V    |
| $(V_{T+} - V_{T-})$                                                                                                                                                    |                                                                | 4.5 V           | 0.71                  | 1.04                   |      |
| (V <sub>T+</sub> – V <sub>T–</sub> )                                                                                                                                   |                                                                | 5.5 V           | 0.71                  | 1.11                   |      |
|                                                                                                                                                                        | $I_{OL} = -100 \ \mu A$                                        | 1.65 V to 4.5 V | V <sub>CC</sub> - 0.1 |                        |      |
|                                                                                                                                                                        | $I_{OL} = -4 \text{ mA}$                                       | 1.65 V          | 1.2                   |                        |      |
| V                                                                                                                                                                      | $I_{OL} = -8 \text{ mA}$                                       | 2.3 V           | 1.9                   |                        | \/   |
| V <sub>OH</sub>                                                                                                                                                        | $I_{OL} = -16 \text{ mA}$                                      | 3 V             | 2.4                   |                        | V    |
|                                                                                                                                                                        | $I_{OL} = -24 \text{ mA}$                                      | 3 V             | 2.3                   |                        |      |
|                                                                                                                                                                        | $I_{OL} = -32 \text{ mA}$                                      | 4.5 V           | 3.8                   |                        |      |
|                                                                                                                                                                        | $I_{OL} = 100 \mu A$                                           | 1.65 V to 4.5 V |                       | 0.1                    |      |
|                                                                                                                                                                        | I <sub>OL</sub> = 4 mA                                         | 1.65 V          |                       | 0.45                   |      |
| V                                                                                                                                                                      | $I_{OL} = 8 \text{ mA}$                                        | 2.3 V           |                       | 0.3                    | V    |
| $V_{OL}$                                                                                                                                                               | I <sub>OL</sub> = 16 mA                                        | 3 V             |                       | 0.4                    | V    |
|                                                                                                                                                                        | $I_{OL} = 24 \text{ mA}$                                       | 3 V             |                       | 0.55                   |      |
|                                                                                                                                                                        | I <sub>OL</sub> = 32 mA                                        | 4.5 V           |                       | 0.55                   |      |
| I <sub>I</sub> A input                                                                                                                                                 | V <sub>I</sub> = 5.5 V or GND                                  | 0 to 5.5 V      |                       | ±5                     | μA   |
| I <sub>off</sub>                                                                                                                                                       | $V_I$ or $V_O = 5.5 \text{ V}$                                 | 0               |                       | ±10                    | μA   |
| I <sub>CC</sub>                                                                                                                                                        | $V_I = 5.5 \text{ V or GND}, \qquad I_O = 0$                   | 1.65 V to 5.5 V |                       | 10                     | μA   |
| $\Delta I_{CC}$                                                                                                                                                        | One input at $V_{CC}$ – 0.6 V, Other inputs at $V_{CC}$ or GND | 3 V to 5.5 V    |                       | 500                    | μΑ   |
| C <sub>i</sub>                                                                                                                                                         | $V_I = V_{CC}$ or GND                                          | 3.3 V           |                       | 4.5                    | pF   |

<sup>(1)</sup> All typical values are at  $V_{CC}$  = 3.3 V,  $T_A$  = 25°C.

Submit Documentation Feedback

Copyright © 1999–2017, Texas Instruments Incorporated



## 6.6 Switching Characteristics: $C_L = 15 pF$

over recommended operating free-air temperature range, C<sub>L</sub> = 15 pF (unless otherwise noted) (see Figure 3)

|                 | •               |                | , ,                               |     |     |      |
|-----------------|-----------------|----------------|-----------------------------------|-----|-----|------|
| PARAMETER       | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>cc</sub>                   | MIN | MAX | UNIT |
| t <sub>pd</sub> |                 |                | 1.8 V ± 0.15 V                    | 2.8 | 9.9 |      |
|                 | А               | Υ              | $2.5 \text{ V} \pm 0.2 \text{ V}$ | 1.6 | 5.5 |      |
|                 |                 |                | 3.3 V ± 0.3 V                     | 1.5 | 4.6 | ns   |
|                 |                 |                | 5 V ± 0.5 V                       | 0.9 | 4.4 |      |

## 6.7 Switching Characteristics: $C_L = 30 pF$ or 50 pF

over recommended operating free-air temperature range,  $C_L = 30 \text{ pF}$  or 50 pF (unless otherwise noted) (see Figure 4)

| PARAMETER       | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>cc</sub>                   | MIN | MAX | UNIT |
|-----------------|-----------------|----------------|-----------------------------------|-----|-----|------|
|                 | А               | Υ              | 1.8 V ± 0.15 V                    | 3.8 | 11  |      |
| •               |                 |                | $2.5 \text{ V} \pm 0.2 \text{ V}$ | 2   | 6.5 | 20   |
| t <sub>pd</sub> |                 |                | $3.3 \text{ V} \pm 0.3 \text{ V}$ | 1.8 | 5.5 | ns   |
|                 |                 |                | 5 V ± 0.5 V                       | 1.2 | 5   |      |

## 6.8 Operating Characteristics

 $T_A = 25^{\circ}C$ 

|                                     | PARAMETER                     | TEST CONDITIONS | V <sub>cc</sub> | TYP | UNIT |
|-------------------------------------|-------------------------------|-----------------|-----------------|-----|------|
| C <sub>pd</sub> Power dissipation c |                               |                 | 1.8 V           | 20  |      |
|                                     | Davis dissination consistence |                 | 2.5 V           | 21  | _    |
|                                     | Power dissipation capacitance | f = 10 MHz      | 3.3 V           | 22  | pF   |
|                                     |                               |                 | 5 V             | 25  |      |

Product Folder Links: SN74LVC1G14

## 6.9 Typical Characteristics

 $T_A = 25^{\circ}C$ 





Submit Documentation Feedback



#### 7 Parameter Measurement Information



| TEST                               | S1                |
|------------------------------------|-------------------|
| t <sub>PLH</sub> /t <sub>PHL</sub> | Open              |
| t <sub>PLZ</sub> /t <sub>PZL</sub> | V <sub>LOAD</sub> |
| t <sub>PHZ</sub> /t <sub>PZH</sub> | GND               |

| .,             | INI                            | PUTS    | .,                 | .,                  |       | -              | .,                    |
|----------------|--------------------------------|---------|--------------------|---------------------|-------|----------------|-----------------------|
| Vcc            | V <sub>CC</sub> V <sub>I</sub> |         | V <sub>M</sub>     | V <sub>LOAD</sub>   | CL    | R <sub>L</sub> | <b>V</b> <sub>D</sub> |
| 1.8 V ± 0.15 V | V <sub>CC</sub>                | ≤2 ns   | V <sub>CC</sub> /2 | 2 × V <sub>CC</sub> | 15 pF | <b>1 M</b> Ω   | 0.15 V                |
| 2.5 V ± 0.2 V  | V <sub>CC</sub>                | ≤2 ns   | V <sub>CC</sub> /2 | 2 × V <sub>CC</sub> | 15 pF | <b>1 M</b> Ω   | 0.15 V                |
| 3.3 V ± 0.3 V  | 3 V                            | ≤2.5 ns | 1.5 V              | 6 V                 | 15 pF | <b>1 M</b> Ω   | 0.3 V                 |
| 5 V ± 0.5 V    | V <sub>CC</sub>                | ≤2.5 ns | V <sub>CC</sub> /2 | 2 × V <sub>CC</sub> | 15 pF | <b>1 M</b> Ω   | 0.3 V                 |



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR ≤10 MHz, Z<sub>Ω</sub> = 50 Ω.
- D. The outputs are measured one at a time, with one transition per measurement.
- E. t<sub>PLZ</sub> and t<sub>PHZ</sub> are the same as t<sub>dis</sub>.
- F. t<sub>PZL</sub> and t<sub>PZH</sub> are the same as t<sub>en</sub>.
- G.  $t_{PLH}$  and  $t_{PHL}$  are the same as  $t_{pd}$ .
- H. All parameters and waveforms are not applicable to all devices.

Figure 3. Load Circuit and Voltage Waveforms

Submit Documentation Feedback

Copyright © 1999–2017, Texas Instruments Incorporated



#### **Parameter Measurement Information (continued)**



| TEST                               | S1                |
|------------------------------------|-------------------|
| t <sub>PLH</sub> /t <sub>PHL</sub> | Open              |
| t <sub>PLZ</sub> /t <sub>PZL</sub> | V <sub>LOAD</sub> |
| t <sub>PHZ</sub> /t <sub>PZH</sub> | GND               |

LOAD CIRCUIT

| .,              | INI             | PUTS                           | .,                 | .,                  |       | _              | .,                    |
|-----------------|-----------------|--------------------------------|--------------------|---------------------|-------|----------------|-----------------------|
| V <sub>CC</sub> | VI              | t <sub>r</sub> /t <sub>f</sub> | V <sub>M</sub>     | V <sub>LOAD</sub>   | CL    | R <sub>L</sub> | <b>V</b> <sub>D</sub> |
| 1.8 V ± 0.15 V  | V <sub>CC</sub> | ≤2 ns                          | V <sub>CC</sub> /2 | 2 × V <sub>CC</sub> | 30 pF | <b>1 k</b> Ω   | 0.15 V                |
| 2.5 V ± 0.2 V   | V <sub>CC</sub> | ≤2 ns                          | V <sub>CC</sub> /2 | 2 × V <sub>CC</sub> | 30 pF | <b>500</b> Ω   | 0.15 V                |
| 3.3 V ± 0.3 V   | 3 V             | ≤2.5 ns                        | 1.5 V              | 6 V                 | 50 pF | <b>500</b> Ω   | 0.3 V                 |
| 5 V ± 0.5 V     | $v_{cc}$        | ≤2.5 ns                        | V <sub>CC</sub> /2 | 2 × V <sub>CC</sub> | 50 pF | <b>500</b> Ω   | 0.3 V                 |



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$  10 MHz, Z<sub>0</sub> = 50  $\Omega$ .
- D. The outputs are measured one at a time, with one transition per measurement.
- E.  $t_{PLZ}$  and  $t_{PHZ}$  are the same as  $t_{dis}$ .
- F.  $t_{PZL}$  and  $t_{PZH}$  are the same as  $t_{en}$ .
- G.  $t_{PLH}$  and  $t_{PHL}$  are the same as  $t_{pd}$ .
- H. All parameters and waveforms are not applicable to all devices.

Figure 4. Load Circuit and Voltage Waveforms

Product Folder Links: SN74LVC1G14

Submit Documentation Feedback



## 8 Detailed Description

#### 8.1 Overview

The SN74LVC1G14 single Schmitt-trigger inverter is designed for 1.65 V to 5.5 V operation and performs the Boolean function  $Y = \overline{A}$ . This device is fully specified for partial-power-down applications using  $I_{\text{off}}$ . The  $I_{\text{off}}$  circuitry disables the outputs when the device is powered down. This inhibits current backflow into the device which prevents damage to the device.

#### 8.2 Functional Block Diagrams



Figure 5. Logic Diagram (Positive Logic) (DBV, DCK, DRL, DRY, DPW, and YZP Package)



Figure 6. Logic Diagram (Positive Logic)
(YZV Package)

#### 8.3 Feature Description

#### 8.3.1 Balanced High-Drive CMOS Push-Pull Outputs

A balanced output allows the device to sink and source similar currents. The high drive capability of this device creates fast edges into light loads so routing and load conditions should be considered to prevent ringing. Additionally, the outputs of this device are capable of driving larger currents than the device can sustain without being damaged. It is important for the power output of the device to be limited to avoid thermal runaway and damage due to over-current. The electrical and thermal limits defined the in the *Absolute Maximum Ratings* 

Absolute Maximum Ratings] must be followed at all times.

#### 8.3.2 CMOS Schmitt-Trigger Inputs

Standard CMOS inputs are high impedance and are typically modeled as a resistor in parallel with the input capacitance given in the *Electrical Characteristics*. The worst case resistance is calculated with the maximum input voltage, given in the *Absolute Maximum Ratings*, and the maximum input leakage current, given in the *Electrical Characteristics*, using ohm's law  $(R = V \div I)$ .

The Schmitt-trigger input architecture provides hysteresis as define in the *Electrical Characteristics*, which makes this device extremely tolerant to slow or noisy inputs. While the inputs can be driven much slower than standard CMOS inputs, it is still recommended to properly terminate unused inputs. Driving the inputs slowly will also increase dynamic current consumption of the device.

Submit Documentation Feedback



#### **Feature Description (continued)**

## 8.3.3 Clamp Diodes

The inputs and outputs to this device have negative clamping diodes.

#### **CAUTION**

Voltages beyond the values specified in the *Absolute Maximum Ratings* table can cause damage to the device. The input negative-voltage and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed.



Figure 7. Electrical Placement of Clamping Diodes for Each Input and Output

#### 8.3.4 Partial Power Down (I<sub>off</sub>)

The inputs and outputs for this device enter a high impedance state when the supply voltage is 0 V. The maximum leakage into or out of any input or output pin on the device is specified by I<sub>off</sub> in the *Electrical Characteristics*.

#### 8.3.5 Over-Voltage Tolerant Inputs

Input signals to this device can be driven above the supply voltage so long as they remain below the maximum input voltage value specified in the *Absolute Maximum Ratings*.

#### 8.4 Device Functional Modes

Table 1 lists the functional modes of the SN74LVC1G14 device.

**Table 1. Function Table** 

| INPUT<br>A | OUTPUT<br>Y |
|------------|-------------|
| Н          | L           |
| L          | Н           |

## 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 9.1 Application Information

Mechanical input elements, such as push buttons or rotary knobs, offer simple ways to interact with electronic systems. Typically, these elements have recoil or bouncing, where the mechanical element makes and breaks contact multiple times during human interaction. This bouncing can cause one or more repeated signals to be passed, triggering multiple actions when only a single input was intended. One potential solution to mitigating these multiple inputs is by utilizing a Schmitt-trigger to create a debounce circuit. Figure 8 shows an example of this solution.

#### 9.2 Typical Application

The input due to the push button switches multiple times, causing the output of a non Schmitt-trigger device to trigger multiple times, while the Schmitt-trigger input device with RC delay limits the output pulse to a single pulse desired by the user. The separated positive and negative input voltage threshold values, see Figure 9, prevent multiple triggers from occurring.



Figure 8. Push Button Debounce Circuit Schematic

#### 9.2.1 Design Requirements

This device uses CMOS technology and has balanced output drive. Take care to avoid bus contention because it can drive currents that would exceed maximum limits. The high drive also creates fast edges into light loads so routing and load conditions should be considered to prevent ringing.

#### 9.2.2 Detailed Design Procedure

- 1. Recommended Input Conditions:
  - For specified high and low levels, see (V<sub>T+</sub> and V<sub>T-</sub>) in the Recommended Operating Conditions table.
  - Inputs are overvoltage tolerant allowing them to go as high as (V<sub>I</sub> max) in the Recommended Operating
     Conditions table at any valid V<sub>CC</sub>.
- 2. Recommended Output Conditions:
  - Load currents should not exceed (I<sub>O</sub> max) per output and should not exceed (Continuous current through V<sub>CC</sub> or GND) total current for the part. These limits are located in the *Absolute Maximum Ratings* table.



## **Typical Application (continued)**

#### 9.2.3 Application Curve

Figure 9 is created from the values given in the *Electrical Characteristics*. Linear interpolation shows the values

between each given point.



Figure 9. Interpolated Threshold Voltages vs. V<sub>CC</sub>

## 10 Power Supply Recommendations

The power supply can be any voltage between the minimum and maximum supply voltage rating located in the *Recommended Operating Conditions* table.

The  $V_{CC}$  pin must have a good bypass capacitor to prevent power disturbance. A 0.1- $\mu$ F capacitor is recommended, and it is ok to parallel multiple bypass caps to reject different frequencies of noise. 0.1- $\mu$ F and 1- $\mu$ F capacitors are commonly used in parallel. The bypass capacitor must be installed as close to the power pin as possible for best results.

#### 11 Layout

#### 11.1 Layout Guidelines

Even low data rate digital signals can contain high-frequency signal components due to fast edge rates. When a printed-circuit board (PCB) trace turns a corner at a 90° angle, a reflection can occur. A reflection occurs primarily because of the change of width of the trace. At the apex of the turn, the trace width increases to 1.414 times the width. This increase upsets the transmission-line characteristics, especially the distributed capacitance and self–inductance of the trace which results in the reflection. Not all PCB traces can be straight and therefore some traces must turn corners. Figure 10 shows progressively better techniques of rounding corners. Only the last example (BEST) maintains constant trace width and minimizes reflections.

An example layout is given in Figure 11 for the DPW (X2SON-5) package. This example layout includes a 0402 (metric) capacitor and uses the measurements found in the example board layout appended to this end of this datasheet. A via of diameter 0.1 mm (3.973 mil) is placed directly in the center of the device. This via can be used to trace out the center pin connection through another board layer, or it can be left out of the layout



## 11.2 Layout Example



Figure 11. Example Layout With DPW (X2SON-5) Package

Submit Documentation Feedback



## 12 Device and Documentation Support

#### 12.1 Documentation Support

#### 12.1.1 Related Documentation

For related documentation see the following:

Implications of Slow or Floating CMOS Inputs

#### 12.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 12.3 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.4 Trademarks

NanoFree, E2E are trademarks of Texas Instruments. All other trademarks are the property of their respective owners.

#### 12.5 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 12.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.





31-Aug-2017

#### **PACKAGING INFORMATION**

| Orderable Device  | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish  | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5)                        | Samples |
|-------------------|--------|--------------|--------------------|------|----------------|----------------------------|-------------------|--------------------|--------------|---------------------------------------------|---------|
| SN74LVC1G14DBVR   | ACTIVE | SOT-23       | DBV                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU   CU SN | Level-1-260C-UNLIM | -40 to 125   | (C145, C14F, C14K,<br>C14R)<br>(C14H, C14S) | Samples |
| SN74LVC1G14DBVRE4 | ACTIVE | SOT-23       | DBV                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM | -40 to 125   | C14F                                        | Samples |
| SN74LVC1G14DBVRG4 | ACTIVE | SOT-23       | DBV                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM | -40 to 125   | C14F                                        | Samples |
| SN74LVC1G14DBVT   | ACTIVE | SOT-23       | DBV                | 5    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU   CU SN | Level-1-260C-UNLIM | -40 to 125   | (C145, C14F, C14K,<br>C14R)<br>(C14H, C14S) | Samples |
| SN74LVC1G14DBVTE4 | ACTIVE | SOT-23       | DBV                | 5    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM | -40 to 125   | C14F                                        | Samples |
| SN74LVC1G14DBVTG4 | ACTIVE | SOT-23       | DBV                | 5    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM | -40 to 125   | C14F                                        | Samples |
| SN74LVC1G14DCKR   | ACTIVE | SC70         | DCK                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM | -40 to 125   | (CF5, CFF, CFK, CF<br>R, CFT)<br>(CFH, CFS) | Samples |
| SN74LVC1G14DCKRE4 | ACTIVE | SC70         | DCK                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM | -40 to 125   | (CF5, CFF, CFK, CF<br>R, CFT)<br>(CFH, CFS) | Samples |
| SN74LVC1G14DCKRG4 | ACTIVE | SC70         | DCK                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM | -40 to 125   | (CF5, CFF, CFK, CF<br>R, CFT)<br>(CFH, CFS) | Samples |
| SN74LVC1G14DCKT   | ACTIVE | SC70         | DCK                | 5    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM | -40 to 125   | (CF5, CFF, CFK, CF<br>R, CFT)<br>(CFH, CFS) | Samples |
| SN74LVC1G14DCKTE4 | ACTIVE | SC70         | DCK                | 5    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM | -40 to 125   | (CF5, CFF, CFK, CF<br>R, CFT)<br>(CFH, CFS) | Samples |
| SN74LVC1G14DCKTG4 | ACTIVE | SC70         | DCK                | 5    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM | -40 to 125   | (CF5, CFF, CFK, CF<br>R, CFT)<br>(CFH, CFS) | Samples |
| SN74LVC1G14DPWR   | ACTIVE | X2SON        | DPW                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM | -40 to 85    | 9H                                          | Samples |



## PACKAGE OPTION ADDENDUM

31-Aug-2017

| Orderable Device  | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish           | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|-------------------|------------|--------------|--------------------|------|----------------|----------------------------|----------------------------|--------------------|--------------|----------------------|---------|
| SN74LVC1G14DRLR   | ACTIVE     | SOT-5X3      | DRL                | 5    | 4000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM | -40 to 125   | (CF7, CFR)           | Samples |
| SN74LVC1G14DRLRG4 | ACTIVE     | SOT-5X3      | DRL                | 5    | 4000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM | -40 to 125   | (CF7, CFR)           | Samples |
| SN74LVC1G14DRYR   | ACTIVE     | SON          | DRY                | 6    | 5000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM | -40 to 125   | CF                   | Samples |
| SN74LVC1G14DSFR   | ACTIVE     | SON          | DSF                | 6    | 5000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU  <br>CU NIPDAUAG | Level-1-260C-UNLIM | -40 to 125   | CF                   | Samples |
| SN74LVC1G14YZPR   | ACTIVE     | DSBGA        | YZP                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | SNAGCU                     | Level-1-260C-UNLIM | -40 to 85    | (CF7, CFN)           | Samples |
| SN74LVC1G14YZVR   | ACTIVE     | DSBGA        | YZV                | 4    | 3000           | Green (RoHS<br>& no Sb/Br) | SNAGCU                     | Level-1-260C-UNLIM | -40 to 85    | CF<br>(7, N)         | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: Til defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.



## **PACKAGE OPTION ADDENDUM**

31-Aug-2017

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN74LVC1G14:

Automotive: SN74LVC1G14-Q1

● Enhanced Product: SN74LVC1G14-EP

#### NOTE: Qualified Version Definitions:

- Automotive Q100 devices qualified for high-reliability automotive applications targeting zero defects
- Enhanced Product Supports Defense, Aerospace and Medical Applications

## PACKAGE MATERIALS INFORMATION

www.ti.com 28-Dec-2017

## TAPE AND REEL INFORMATION



# TAPE DIMENSIONS KO P1 BO W Cavity AO

|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



\*All dimensions are nominal

| Device            | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN74LVC1G14DBVR   | SOT-23          | DBV                | 5    | 3000 | 178.0                    | 9.2                      | 3.3        | 3.23       | 1.55       | 4.0        | 8.0       | Q3               |
| SN74LVC1G14DBVR   | SOT-23          | DBV                | 5    | 3000 | 178.0                    | 9.0                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| SN74LVC1G14DBVRG4 | SOT-23          | DBV                | 5    | 3000 | 178.0                    | 9.0                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| SN74LVC1G14DBVT   | SOT-23          | DBV                | 5    | 250  | 178.0                    | 9.0                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| SN74LVC1G14DBVT   | SOT-23          | DBV                | 5    | 250  | 178.0                    | 9.2                      | 3.3        | 3.23       | 1.55       | 4.0        | 8.0       | Q3               |
| SN74LVC1G14DBVTG4 | SOT-23          | DBV                | 5    | 250  | 178.0                    | 9.0                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| SN74LVC1G14DCKR   | SC70            | DCK                | 5    | 3000 | 178.0                    | 9.0                      | 2.4        | 2.5        | 1.2        | 4.0        | 8.0       | Q3               |
| SN74LVC1G14DCKR   | SC70            | DCK                | 5    | 3000 | 178.0                    | 9.2                      | 2.4        | 2.4        | 1.22       | 4.0        | 8.0       | Q3               |
| SN74LVC1G14DCKT   | SC70            | DCK                | 5    | 250  | 178.0                    | 9.0                      | 2.4        | 2.5        | 1.2        | 4.0        | 8.0       | Q3               |
| SN74LVC1G14DCKT   | SC70            | DCK                | 5    | 250  | 180.0                    | 9.2                      | 2.3        | 2.55       | 1.2        | 4.0        | 8.0       | Q3               |
| SN74LVC1G14DCKT   | SC70            | DCK                | 5    | 250  | 178.0                    | 9.2                      | 2.4        | 2.4        | 1.22       | 4.0        | 8.0       | Q3               |
| SN74LVC1G14DPWR   | X2SON           | DPW                | 5    | 3000 | 178.0                    | 8.4                      | 0.91       | 0.91       | 0.5        | 2.0        | 8.0       | Q3               |
| SN74LVC1G14DRLR   | SOT-5X3         | DRL                | 5    | 4000 | 180.0                    | 8.4                      | 1.98       | 1.78       | 0.69       | 4.0        | 8.0       | Q3               |
| SN74LVC1G14DRLR   | SOT-5X3         | DRL                | 5    | 4000 | 180.0                    | 9.5                      | 1.78       | 1.78       | 0.69       | 4.0        | 8.0       | Q3               |
| SN74LVC1G14DRYR   | SON             | DRY                | 6    | 5000 | 179.0                    | 8.4                      | 1.2        | 1.65       | 0.7        | 4.0        | 8.0       | Q1               |
| SN74LVC1G14DSFR   | SON             | DSF                | 6    | 5000 | 180.0                    | 9.5                      | 1.16       | 1.16       | 0.5        | 4.0        | 8.0       | Q2               |
| SN74LVC1G14YZPR   | DSBGA           | YZP                | 5    | 3000 | 178.0                    | 9.2                      | 1.02       | 1.52       | 0.63       | 4.0        | 8.0       | Q1               |
| SN74LVC1G14YZVR   | DSBGA           | YZV                | 4    | 3000 | 178.0                    | 9.2                      | 1.0        | 1.0        | 0.63       | 4.0        | 8.0       | Q1               |



www.ti.com 28-Dec-2017



\*All dimensions are nominal

| Device            | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74LVC1G14DBVR   | SOT-23       | DBV             | 5    | 3000 | 180.0       | 180.0      | 18.0        |
| SN74LVC1G14DBVR   | SOT-23       | DBV             | 5    | 3000 | 180.0       | 180.0      | 18.0        |
| SN74LVC1G14DBVRG4 | SOT-23       | DBV             | 5    | 3000 | 180.0       | 180.0      | 18.0        |
| SN74LVC1G14DBVT   | SOT-23       | DBV             | 5    | 250  | 180.0       | 180.0      | 18.0        |
| SN74LVC1G14DBVT   | SOT-23       | DBV             | 5    | 250  | 180.0       | 180.0      | 18.0        |
| SN74LVC1G14DBVTG4 | SOT-23       | DBV             | 5    | 250  | 180.0       | 180.0      | 18.0        |
| SN74LVC1G14DCKR   | SC70         | DCK             | 5    | 3000 | 180.0       | 180.0      | 18.0        |
| SN74LVC1G14DCKR   | SC70         | DCK             | 5    | 3000 | 180.0       | 180.0      | 18.0        |
| SN74LVC1G14DCKT   | SC70         | DCK             | 5    | 250  | 180.0       | 180.0      | 18.0        |
| SN74LVC1G14DCKT   | SC70         | DCK             | 5    | 250  | 205.0       | 200.0      | 33.0        |
| SN74LVC1G14DCKT   | SC70         | DCK             | 5    | 250  | 180.0       | 180.0      | 18.0        |
| SN74LVC1G14DPWR   | X2SON        | DPW             | 5    | 3000 | 205.0       | 200.0      | 33.0        |
| SN74LVC1G14DRLR   | SOT-5X3      | DRL             | 5    | 4000 | 202.0       | 201.0      | 28.0        |
| SN74LVC1G14DRLR   | SOT-5X3      | DRL             | 5    | 4000 | 184.0       | 184.0      | 19.0        |
| SN74LVC1G14DRYR   | SON          | DRY             | 6    | 5000 | 203.0       | 203.0      | 35.0        |
| SN74LVC1G14DSFR   | SON          | DSF             | 6    | 5000 | 184.0       | 184.0      | 19.0        |
| SN74LVC1G14YZPR   | DSBGA        | YZP             | 5    | 3000 | 220.0       | 220.0      | 35.0        |
| SN74LVC1G14YZVR   | DSBGA        | YZV             | 4    | 3000 | 220.0       | 220.0      | 35.0        |



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. SON (Small Outline No-Lead) package configuration.

The exposed lead frame feature on side of package may or may not be present due to alternative lead frame designs.

E. This package complies to JEDEC MO-287 variation UFAD.

 $frac{f}{K}$  See the additional figure in the Product Data Sheet for details regarding the pin 1 identifier shape.



## DRY (R-PUSON-N6)

## PLASTIC SMALL OUTLINE NO-LEAD



NOTES: A.

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.
- E. Maximum stencil thickness 0,127 mm (5 mils). All linear dimensions are in millimeters.
- F. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- G. Side aperture dimensions over—print land for acceptable area ratio > 0.66. Customer may reduce side aperture dimensions if stencil manufacturing process allows for sufficient release at smaller opening.





Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4211218-3/D





PLASTIC SMALL OUTLINE - NO LEAD



- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.
- 3. The size and shape of this feature may vary.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

4. This package is designed to be soldered to a thermal pad on the board. For more information, refer to QFN/SON PCB application note in literature No. SLUA271 (www.ti.com/lit/slua271).



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.





DIE SIZE BALL GRID ARRAY



- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.



DIE SIZE BALL GRID ARRAY



NOTES: (continued)

3. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. For more information, see Texas Instruments literature number SNVA009 (www.ti.com/lit/snva009).



DIE SIZE BALL GRID ARRAY



NOTES: (continued)

4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release.



# YZV (S-XBGA-N4)

## DIE-SIZE BALL GRID ARRAY



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.

- B. This drawing is subject to change without notice.
- C. NanoFree™ package configuration.

NanoFree is a trademark of Texas Instruments.



# DRL (R-PDSO-N5)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
- Body dimensions do not include mold flash, interlead flash, protrusions, or gate burrs.

  Mold flash, interlead flash, protrusions, or gate burrs shall not exceed 0,15 per end or side.
- D. JEDEC package registration is pending.



## DRL (R-PDSO-N5)

## PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.
- E. Maximum stencil thickness 0,127 mm (5 mils). All linear dimensions are in millimeters.
- F. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- G. Side aperture dimensions over—print land for acceptable area ratio > 0.66. Customer may reduce side aperture dimensions if stencil manufacturing process allows for sufficient release at smaller opening.



DBV (R-PDSO-G5)

## PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.
- D. Falls within JEDEC MO-178 Variation AA.



# DBV (R-PDSO-G5)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.





- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. Reference JEDEC registration MO-287, variation X2AAF.



DSF (S-PX2SON-N6)

PLASTIC SMALL OUTLINE NO-LEAD



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads. If 2 mil solder mask is outside PCB vendor capability, it is advised to omit solder mask.
- E. Maximum stencil thickness 0,1016 mm (4 mils). All linear dimensions are in millimeters.
- F. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- G. Suggest stencils cut with lasers such as Fiber Laser that produce the greatest positional accuracy.
- H. Component placement force should be minimized to prevent excessive paste block deformation.



# DCK (R-PDSO-G5)

## PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.
- D. Falls within JEDEC MO-203 variation AA.



# DCK (R-PDSO-G5)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.