

# Data Sheet

VL716 USB3.1 to SATA 6Gb/s Bridge Controller for Type-C

Jan. 28, 2015 Revision 0.50



# VIA Labs, Inc. www.via-labs.com

7F, 529-1, Chung-Cheng Road, Hsin-Tien, New Taipei City, Taiwan Tel: (886-2) 2218-1838 Fax: (886-2) 2218-8924 Email: sales@via-labs.com.tw



# **Revision History**

| Rev | Date       | Initial | Note                |
|-----|------------|---------|---------------------|
| 0.5 | 01/28/2015 | HC      | Preliminary release |





# Table of Contents

| Revision History                                                 |    |
|------------------------------------------------------------------|----|
| Table of Contents                                                | 3  |
| List of Figures                                                  |    |
| List of Tables                                                   |    |
| Product Features                                                 |    |
| VL716 System Overview                                            |    |
| Pinout                                                           |    |
| Pin List                                                         |    |
| Pin Descriptions                                                 | 8  |
| Signal Type Definition                                           |    |
| Serial ATA Interface                                             |    |
| USB 3.0 Interface                                                |    |
| USB 2.0 Interface                                                |    |
| Type-C Interface                                                 |    |
| Serial EEPROM Interface                                          |    |
| Analog Command Block                                             |    |
| General Purpose I/O and Miscellaneous                            |    |
| Test Pin                                                         |    |
| Power and Ground                                                 |    |
| Electrical Specification                                         |    |
| Package Mechanical Specifications                                | 1  |
| Package Top Side Marking                                         |    |
| Ordering Information                                             |    |
| List of Figures                                                  |    |
| TI 4 W T44 TI 4 TI                                               | _  |
| Figure 1 – VL716 Block Diagram                                   |    |
| Figure 2 - VL716 QFN-48 Pin Diagram                              |    |
| Figure 4 – 25MHz Crystal equivalent circuit and spec requirement |    |
| Figure 5 – QFN 48L 6x6x0.85 mm Mechanical Specification          |    |
| Figure 6 – VL716 Package Top Side Marking                        | 20 |
| List of Tables                                                   |    |
| Table 1 - VI 716 OFN-48 Pin List                                 | -  |



#### **Product Features**

#### **VL716**

USB3.1 to SATA 6Gb/s Bridge Controller for Type-C Connector

#### SuperSpeedPlus USB (10Gb/s) and High-Speed USB (480Mb/s)

- Compliant to Universal Serial Bus 3.1 Specification Revision 1.0
- Compliant to Universal Serial Bus Specification Revision 2.0
- Mass Storage Class Bulk-Only Transport (BOT)
- USB Attached SCSI Protocol (UASP) for streaming
- Integrated in-house SuperSpeedPlus PHY and USB2.0 PHY

#### Serial ATA 6Gb/s, 3Gb/s and 1.5Gb/s

- Compliant to Serial ATA Specification Revision 3.1
- Integrated in-house SATA 6Gb/s PHY
- RBC command conversion for ATA device
- MMC-2 command pass-through to ATAPI
- Support 48-bit LBA
- Support multiple LUN

#### Fast 8051 Macro cell 80C32-Compatible Microcontroller

- Standard 1T 8051 instruction set

#### USB Type-C connector support

- CC1/CC2 cable orientation detection logic
- Two sets of SuperSpeed USB signal pins to enable plug flipping feature

#### Built-in Voltage Regulators

- 5.0V to 3.3V LDO
- 5.0V to 1.2V switching DC-DC

#### GPIOs for Special Function Usage

- 6 GPIOs for customer special usage
- 2 dedicated BUSY/POWER LED indicators

#### • Misc

- Support device power down function
- Support external SPI flash for firmware upgrade

#### Software

- Support Microsoft Windows 8, Windows 7, Vista, XP
- Support Mac OS 10.X
- Support various Linux kernels

#### Physical

QFN 48L green package (6x6x0.85 mm)

#### Certification

- USB-IF SuperSpeedPlus Certified: TBD



#### VL716 System Overview

VIA Lab's VL716 is a high performance, low power single chip USB 3.1 to SATA 6Gb/s bridge controller with USB type-C connector support designed for new generation external storage devices that connecting Hard Disk Drive (HDD), Solid-State Drive (SSD), and Optical Disc Drive (ODD). Its integrated in-house USB 3.1 PHY enables VL716 to run in USB SuperSpeedPlus, Super-Speed, High-Speed, and Full-Speed modes. Supporting USB mass storage class Bulk-Only Transport (BOT), VL716 based devices can work on Windows 8, Windows 7, Vista, XP, Mac OS X and various Linux kernels without additional driver. Besides Bulk-Only Transport, VL716 also support USB Attached SCSI Protocol (UASP) that allowing mass storage command queuing and out of order data transfers to further enhance read/write performance. Its integrated in-house SATA 6Gb/s host controller can work with all SATA based storage devices and can connect at SATA 6Gb/s, SATA 3Gb/s, or SATA 1.5Gb/s automatically. Built-in CC1/CC2 cable orientation detection circuits and two sets of SuperSpeed USB signal pins can support USB type-C receptacle natively to enable plug flipping feature without any extra cost.

Built-in all required linear and switching voltage regulators, highly integrated VL716 work perfectly with single power input from USB 5V bus power to save customer BOM cost. 6 GPIO pins are available for push button, operation LEDs, device power down control, and other special usage. The SPI interface can support external flash for firmware upgrades or additional software enhancements. VL716 is available in QFN 48L (6x6x0.85 mm) green packages to fit small form-factor design supporting USB type-C receptacle.



Figure 1 - VL716 Block Diagram



#### **Pinout**



Figure 2 - VL716 QFN-48 Pin Diagram



# Pin List

Table 1 - VL716 QFN-48 Pin List

| Pin | Pin Name  | Pin | Pin Name |
|-----|-----------|-----|----------|
| 1   | GPIO2     | 25  | VCCU     |
| 2   | GPIO1     | 26  | DP       |
| 3   | SARXP     | 27  | DM       |
| 4   | SARXN     | 28  | CC2      |
| 5   | SARXVDD12 | 29  | CC1      |
| 6   | SATXN     | 30  | VDD12I   |
| 7   | SATXP     | 31  | GPIO8    |
| 8   | SATXVDD12 | 32  | GPIO5    |
| 9   | REXT      | 33  | GPIO7    |
| 10  | LDOVDD5   | 34  | GPI06    |
| 11  | LDOVDD330 | 35  | VCC33    |
| 12  | OSCXI     | 36  | DCVDD5   |
| 13  | OSCXO     | 37  | LX       |
| 14  | OSCVDD12  | 38  | DEGND    |
| 15  | USB3TXP   | 39  | DCVCC12  |
| 16  | USB3TXN   | 40  | VCC33    |
| 17  | USB3TXN1  | 41  | RESET_   |
| 18  | USB3TXP1  | 42  | BUSYIND  |
| 19  | U3TXVDD12 | 43  | PWRIND   |
| 20  | USB3RXP   | 44  | SPI_CS_  |
| 21  | USB3RXN   | 45  | SPI_Q    |
| 22  | USB3RXN1  | 46  | SPI_CLK  |
| 23  | USB3RXP1  | 47  | SPI_D    |
| 24  | U3RXVDD12 | 48  | TESTEN   |



# Pin Descriptions

## **Signal Type Definition**

| Name         | Туре              | Signal Description                                                                               |
|--------------|-------------------|--------------------------------------------------------------------------------------------------|
| Input        | I                 | A standard input-only signal                                                                     |
| Output       | 0                 | A standard active driver                                                                         |
| Input/Output | I/O               | A bi-directional signal                                                                          |
| Analog bias  | A <sub>BIAS</sub> | Analog bias or reference signal. Must be tied to external resistor and/or capacitor bias network |
| Power        | PWR               | A power pin                                                                                      |
| Ground       | GND               | A ground pin                                                                                     |

#### **Serial ATA Interface**

| Pin Name  | QFN48 | I/O   | Signal Description                     |
|-----------|-------|-------|----------------------------------------|
| SARXP     | 3     | I     | SATA Port Differential Receive Data +  |
| SARXN     | 4     | I     | SATA Port Differential Receive Data -  |
| SATXP     | 7     | 0     | SATA Port Differential Transmit Data + |
| SATXN     | 6     | 0     | SATA Port Differential Transmit Data - |
| SATXVDD12 | 8     | PWR   | Analog 1.2V                            |
| SARXVDD12 | 5     | PWR 🥖 | Analog 1.2V                            |

#### **USB 3.0 Interface**

| Pin Name  | QFN48 | I/O | Signal Description                         |
|-----------|-------|-----|--------------------------------------------|
| USB3RXP   | 20    | I   | USB 3.0 Port0 Differential Receive Data +  |
| USB3RXN   | 21    | I   | USB 3.0 Port0 Differential Receive Data -  |
| USB3TXP   | 15    | 0   | USB 3.0 Port0 Differential Transmit Data + |
| USB3TXN   | 16    | 0   | USB 3.0 Port0 Differential Transmit Data - |
| USB3RXP1  | 23    | I   | USB 3.0 Port1 Differential Receive Data +  |
| USB3RXN1  | 22    | I   | USB 3.0 Port1 Differential Receive Data -  |
| USB3TXP1  | 18    | 0   | USB 3.0 Port1 Differential Transmit Data + |
| USB3TXN1  | 17    | 0   | USB 3.0 Port1 Differential Transmit Data - |
| U3RXVDD12 | 24    | PWR | Analog 1.2V                                |
| U3TXVDD12 | 19    | PWR | Analog 1.2V                                |

#### **USB 2.0 Interface**

| Pin Name | QFN48 | I/O | Signal Description          |  |
|----------|-------|-----|-----------------------------|--|
| DP       | 26    | I/O | USB 2.0 Bus Data Plus (D+)  |  |
| DM       | 27    | I/O | USB 2.0 Bus Data Minus (D-) |  |
| VCCU     | 25    | PWR | Analog 3.3V                 |  |



## **Type-C Interface**

| Pin Name | QFN48 | I/O | Signal Description      |  |
|----------|-------|-----|-------------------------|--|
| CC1      | 29    | I/O | Configuration Channel 1 |  |
| CC2      | 28    | I/O | Configuration Channel 2 |  |

#### **Serial EEPROM Interface**

| Pin Name | QFN48 | I/O | Signal Description       |  |
|----------|-------|-----|--------------------------|--|
| SPI_CS_  | 44    | 0   | Serial Flash Chip Enable |  |
| SPI_D    | 47    | 0   | Serial Flash Data Input  |  |
| SPI_Q    | 45    | I   | Serial Flash Data Output |  |
| SPI_CLK  | 46    | 0   | Serial Flash Clock       |  |

## **Analog Command Block**

| Pin Name  | QFN48 | I/O               | Signal Description                      |
|-----------|-------|-------------------|-----------------------------------------|
| OSCXI     | 12    | I                 | 25M crystal input                       |
| OSCXO     | 13    | 0                 | 25M crystal output                      |
| REXT      | 9     | A <sub>BIAS</sub> | Connect to external resistor            |
| LDOVDD5   | 10    | PWR               | 5.0V voltage input for 5V to 3.3V LDO   |
| LDOVDD330 | 11    | 0                 | 3.3V voltage output for 5V to 3.3V LDO  |
| DCVDD5    | 36    | PWR               | 5.0V voltage input for DC2DC regulator  |
| LX        | 37    | 0                 | 1.2V voltage output for DC2DC regulator |
| DCGND     | 38    | GND               | Ground for DC2DC regulator              |
| DCVCC12   | 39    | PWR 🥖             | 1.2V voltage input for core power       |
| OSCVDD12  | 14    | PWR               | Oscillator analog 1.2V                  |



| Pin Name | QFN48 | I/O  | Signal Description                                                                                  |
|----------|-------|------|-----------------------------------------------------------------------------------------------------|
| BUSYIND  | 42    | 0    | Busy LED Indicator, including PWM                                                                   |
|          |       |      | Typical driving current 15.8mA @ 0.4V & 26.5mA @ 2.4V                                               |
| PWRIND   | 43    | 0    | Power LED Indicator, including PWM                                                                  |
|          |       |      | Typical driving current 15.8mA @ 0.4V & 26.5mA @ 2.4V                                               |
| RESET_   | 41    | I    | External Chip Reset                                                                                 |
| GPIO_1   | 2     | I/O  | General Purpose I/O (15.8mA @ 0.4V & 26.5mA @ 2.4V in output mode)                                  |
|          |       |      | Default: Device power down control                                                                  |
| GPIO_2   | 1     | I/O  | General Purpose I/O, including PWM (15.8mA @ 0.4V & 26.5mA @ 2.4V in output mode)                   |
|          |       |      | Default: USB3.1/USB2.0 mode indicator                                                               |
| GPIO_5   | 32    | I/O  | General Purpose I/O (15.8mA @ 0.4V & 26.5mA @ 2.4V in output mode)                                  |
|          |       |      | Default: Push button trigger pin                                                                    |
| GPIO_6   | 34    | I/O  | General Purpose I/O (15.8mA @ 0.4V & 26.5mA @ 2.4V in output mode)  Default: USB cable power detect |
| CDIO 7   | 22    | 7.10 |                                                                                                     |
| GPIO_7   | 33    | I/O  | General Purpose I/O (15.8mA @ 0.4V & 26.5mA @ 2.4V in output mode)                                  |
|          |       |      | Default: Device write protect control                                                               |
| GPIO_8   | 31    | I/O  | General Purpose I/O (15.8mA @ 0.4V & 26.5mA @ 2.4V in output mode)                                  |
|          |       | 4    | Default: Push button status indicator                                                               |

## **Test Pin**

| Pin Name | QFN48 | 1/0 | Signal Description                                    |
|----------|-------|-----|-------------------------------------------------------|
| TESTEN   | 48    |     | Test Mode Enable Do not connect for normal operation. |
|          |       |     | Internal pull down                                    |

## Power and Ground

| Pin Name | QFN48  | I/O | Signal Description      |
|----------|--------|-----|-------------------------|
| VCC33    | 35, 40 | PWR | Digital IO power 3.3V   |
| VDD12I   | 30     | PWR | Digital Core power 1.2V |



# **Electrical Specification**

#### **Absolute Maximum Rating**

| Symbol            | Parameter                    | Min  | Max      | Unit | Note             |
|-------------------|------------------------------|------|----------|------|------------------|
| T <sub>STG</sub>  | Storage Temperature          | -55  | 125      | °C   | _                |
| T <sub>A</sub>    | Ambient Temperature          | 0    | 70       | °C   | _                |
| $V_{DD33}$        | Power Supply Voltage         | -0.5 | 3.69     | V    | _                |
| V <sub>DD50</sub> | Input Voltage                | -0.5 | 5.5      | V    | _                |
| Vo                | Output Voltage at any output | -0.5 | VCC+ 0.5 | V    | -                |
| V <sub>ESD</sub>  | Electrostatic Discharge      | _    | 2        | kV   | Human Body Model |

Note: Stress above conditions may cause permanent damage to the device. Functional operation of this device should be restricted to the conditions described.

## **Operating Conditions**

| Symbol             | Parameter                          | Min         | Тур 🥖 | Max  | Unit |  |
|--------------------|------------------------------------|-------------|-------|------|------|--|
| V <sub>CC33</sub>  | Digital IO power 3.3V              | 3.0         | 3.3   | 3.6  | V    |  |
| LDOVDD5            | 5V to 3.3V LDO 5V Power Input      | 4.5         | 5     | 5.5  | V    |  |
| DCVDD5             | 5V to 1.2V DC2DC 5V<br>Power Input | 4.5         | 5     | 5.5  | V    |  |
| $V_{\text{DD12I}}$ | Digital Core power 1.2V            | 1.08        | 1.2   | 1.36 | V    |  |
| DGND               | Ground                             | <b>/</b> -K | 0     | _    | V    |  |

#### **General IO DC Characteristics**

| Symbol          | Parameter                        | Min   | Max   | Unit | Note                            |
|-----------------|----------------------------------|-------|-------|------|---------------------------------|
| V <sub>IL</sub> | Input Low Voltage                | -0.30 | 0.8   | V    | _                               |
| V <sub>IH</sub> | Input Hig <mark>h</mark> Voltage | 2.0   | 3.6   | V    | _                               |
| V <sub>OL</sub> | Output Low Voltage               | _     | 0.4   | V    | IOL=15.8mA                      |
| V <sub>OH</sub> | Output High Voltage              | 2.4   | _     | V    | IOH=26.5mA                      |
| I <sub>IL</sub> | Input Leakage Current            | _     | +/-10 | μΑ   | 0 <vin<vcc< td=""></vin<vcc<>   |
| I <sub>OZ</sub> | Tristate Leakage Current         | _     | +/-10 | μΑ   | 0 <vout<vcc< td=""></vout<vcc<> |

## Internal 5V to 1.2V DC/DC Converter

| Parameter                | Min  | Тур.   | Max  | Unit | Note |  |
|--------------------------|------|--------|------|------|------|--|
| Input Voltage            | 4.5  | 5.0    | 5.5  | V    |      |  |
| Output Voltage           | 1.14 | 1.2    | 1.26 | V    |      |  |
| Max. Output Current      |      | TBD    | TBD  | mA   |      |  |
| Output Voltage Tolerance |      | +/- 5% |      |      |      |  |

## Internal 5V to 3.3V LDO Regulator

| Parameter     | Min | Тур. | Max | Unit | Note |
|---------------|-----|------|-----|------|------|
| Input Voltage | 4.5 | 5.0  | 5.5 | V    |      |

| VL716 USB3.1 to SATA 6Gb/s Bridge Controller for Type-C |
|---------------------------------------------------------|
|---------------------------------------------------------|

| Output Voltage           | 3.135 | 3.3    | 3.465 | V  |
|--------------------------|-------|--------|-------|----|
| Max. Output Current      |       | TBD    | TBD   | mA |
| Output Voltage Tolerance |       | +/- 5% |       |    |

## **External Crystal Electrical Characteristics**

Please refer to the Figure 4.

| Symbol | Parameter            | Min | Тур     | Max  | Unit |
|--------|----------------------|-----|---------|------|------|
| FL     | Normal Frequency     |     | 25      |      | MHz  |
|        | Oscillation Mode     |     | Fundame | ntal |      |
|        | Frequency Tolerance  | -30 |         | 30   | ppm  |
|        | Aging                | -5  |         | 5    | ppm  |
| CL     | Loading Capacitance  |     | 20      |      | pf   |
| C0     | Shunt Capacitance    | 1   | 3       | 7    | pf   |
| Rr     | Effective Resistance |     |         | 50 🦽 | ohms |



Figure 3 – 25MHz Crystal equivalent circuit and spec requirement

## **USB Full Speed DC/AC Characteristics**

| Symbol             | Parameter                                     | Min | Max | Unit | Note |
|--------------------|-----------------------------------------------|-----|-----|------|------|
| $V_{FSIH}$         | Full-speed Input High                         | 2.0 |     | V    | _    |
| $V_{FSIL}$         | Full-speed Input Low                          |     | 0.8 | V    | _    |
| $V_{FSCM}$         | Differential Common<br>Mode Voltage           | 0.8 | 2.5 | V    | _    |
| $V_{FSOL}$         | Full-speed Output Low                         | 0.0 | 0.3 | V    | _    |
| V <sub>FSOH</sub>  | Full-speed Output High                        | 2.8 | 3.6 | V    | _    |
| T <sub>FSR</sub>   | Full-speed Rise Time                          | 4   | 20  | ns   | _    |
| T <sub>FSF</sub>   | Full-speed Fall Time                          | 4   | 20  | ns   | _    |
| V <sub>FSCRS</sub> | Full-speed Output Signal<br>Crossover Voltage | 1.3 | 2.0 | V    | -    |

## **USB High Speed DC/AC Characteristics**

| Symbol            | Parameter                                     | Min | Max | Unit | Note         |  |
|-------------------|-----------------------------------------------|-----|-----|------|--------------|--|
| $V_{HSSQ}$        | High-speed squelch detection threshold        | 100 | 150 | mV   | _            |  |
| $V_{HSCM}$        | High-speed data signaling common mode voltage | -50 | 500 | mV   | _            |  |
| V <sub>HSOI</sub> | High-speed idle level                         | -10 | 10  | mV   | <del>-</del> |  |
| $V_{HSOH}$        | High-speed data high                          | 360 | 440 | mV   | _            |  |
|                   |                                               |     |     |      |              |  |



| $V_{HSOL}$          | High-speed data low     | -10  | 10   | mV | _ |
|---------------------|-------------------------|------|------|----|---|
| $V_{\text{CHIRPJ}}$ | Chirp J level           | 700  | 1100 | mV | _ |
| $V_{\text{CHIRPK}}$ | Chirp K level           | -900 | -500 | mV | - |
| $Z_{HSDRV}$         | Drive output resistance | 40.5 | 49.5 | Ω  | _ |
| T <sub>HSR</sub>    | High-speed Rise Time    | 500  |      | ps | _ |
| T <sub>HSF</sub>    | High-speed Fall Time    | 500  |      | ps | _ |

## **USB SuperSpeedPlus TX RX Characteristics**

#### TBD

## **USB Super Speed TX Characteristics**

| Symbol                          | Parameter                                                  | Min   | Max   | Unit | Note |
|---------------------------------|------------------------------------------------------------|-------|-------|------|------|
| V <sub>TX-DIFF-PP</sub>         | Differential p-p Tx swing                                  | 0.8   | 1.2   | V    | - 1  |
| $V_{TX\text{-}DE\text{-}RATIO}$ | Tx de-emphasis                                             | 3.0   | 4.0   | dB   | XV   |
| R <sub>TX-DIFF-DC</sub>         | DC differential impedance                                  | 72    | 120   | Ω    | _    |
| V <sub>TX-RCV-DETECT</sub>      | The Voltage Change<br>allowed during Receiver<br>Detection |       | 0.6   | V    |      |
| $T_{TX-EYE}$                    | Transmitter Eye                                            | 0.625 |       | UI   | _    |
| $T_{TX-DJ-DD}$                  | Tx Deterministic Jitter                                    |       | 0.205 | UI   | _    |
| R <sub>TX-DC</sub>              | Transmitter DC Common<br>Mode Impedance                    | 18    | 30    | Ω    | _    |
| V <sub>TX-DC-CM</sub>           | Transmitter DC Common<br>Mode Voltage                      | 0     | 2.2   | V    | _    |
| V <sub>TX-CM-AC-PP-AC</sub>     | Tx AC Common Mode<br>Voltage Active                        |       | 100   | mV   | _    |
| V <sub>TX-IDLE-DIFF-AC</sub>    | Electrical Idle Differential<br>P-P Output Voltage         | 0     | 10    | mV   | _    |
| V <sub>TX-IDLE-DIFF-DC</sub>    | DC Electrical Idle<br>Differential Output<br>Voltage       | 0     | 10    | mV   | _    |

## USB Super Speed RX Characteristics (5.0 GT/s)

| Symbol                               | Parameter                                                      | Min    | Max    | Unit | Note                                                                                                                        |
|--------------------------------------|----------------------------------------------------------------|--------|--------|------|-----------------------------------------------------------------------------------------------------------------------------|
| UI                                   | Unit Interval                                                  | 199.94 | 200.06 | ps   | UI does not account for SSC caused variations                                                                               |
| R <sub>RX-DC</sub>                   | Receiver DC common<br>mode impedance                           | 18     | 30     | Ω    | DC impedance limits are needed to guarantee Receiver detect Measured with respect to ground over a voltage of 500mV maximum |
| $\boldsymbol{R}_{\text{RX-DIFF-DC}}$ | DC differential impedance                                      | 72     | 120    | Ω    |                                                                                                                             |
| Z <sub>RX-HIGH-IMP-DC-P</sub>        | DC Input CM Input Impedance for V>0 during Reset or power down | 25k    |        | Ω    | Rx DC CM impedance with the Rx terminations not powered, measured over the range 0 – 500mv with respect to ground           |



| $V_{\text{RX-LFPS-DET-DIFF}_{p-p}}$       | LFPS Detect Threshold                                          | 100 | 300  | mV         | Below the minimum is noise                                                                                               |
|-------------------------------------------|----------------------------------------------------------------|-----|------|------------|--------------------------------------------------------------------------------------------------------------------------|
|                                           |                                                                |     |      |            | Must wake up<br>above the<br>maximum                                                                                     |
| V <sub>RX-DIFF-PP-POST-EQ</sub>           | Differential Rx<br>peak-to-peak voltage                        | 30  |      | mV         | Measured after the Rx EQ function (Section 6.8.2)                                                                        |
| t <sub>RX-TJ</sub>                        | Max Rx inherent timing error                                   |     | 0.45 | UI         | Measured after the Rx EQ function (Section 6.8.2)                                                                        |
| t <sub>RX-DJ-DD</sub>                     | Max Rx inherent<br>deterministic timing<br>error               |     | 0.3  | UI         | Maximum Rx inherent deterministic timing error                                                                           |
| C <sub>RX-PARASITIC</sub>                 | Rx input capacitance for return loss                           |     | 1.1  | pf         |                                                                                                                          |
| V <sub>RX-CM-AC-P</sub>                   | Rx AC common mode voltage                                      |     | 150  | mV<br>Peak | Measured at Rx pins into a pair of 50Ω terminations into ground Includes Tx and channel conversion, AC range up to 5 GHz |
| V <sub>RX-CM-DC-ACTIVE-IDLE-DELTA-P</sub> | Rx AC common mode<br>voltage during the U1 to<br>U0 transition |     | 200  | mV<br>Peak | Measured at Rx pins into a pair of 50Ω terminations into ground Includes Tx and channel conversion, AC range up to 5 GHz |

## **SATA TX Characteristics**

| Symbol                | Parameter                                                       | Min                        | Max | Unit | Note           |
|-----------------------|-----------------------------------------------------------------|----------------------------|-----|------|----------------|
| $Z_{\text{diffTX}}$   | TX Pair Differential<br>Impedance                               | 85                         | 115 | Ohm  |                |
| $Z_{s-eTX}$           | TX Single-Ended<br>Impedance                                    | 40                         |     |      |                |
| $RL_{	ext{DD11,TX}}$  | TX Differential Mode<br>Return Loss<br>(150MHz-300MHz)          | 14                         |     | dB   |                |
| 18                    | TX Differential Mode<br>Return Loss<br>(300MHz-600MHz)          | 8                          |     | dB   |                |
|                       | TX Differential Mode<br>Return Loss<br>(600MHz-1.2GHz)          | 6                          |     | dB   |                |
|                       | TX Differential Mode<br>Return Loss<br>(1.2GHz-2.4GHz)          | 6                          |     | dB   |                |
|                       | TX Differential Mode<br>Return Loss<br>(2.4GHz-3.0GHz)          | 3                          |     | dB   |                |
|                       | TX Differential Mode<br>Return Loss<br>(3.0GHz-5.0GHz)          | 1                          |     | dB   | Only for Gen2i |
| RL <sub>DD11,TX</sub> | TX Differential Mode<br>Return Loss Start for<br>slope for Gen3 | Min at<br>300MH<br>z is 14 |     | dB   |                |



| VIA Labs, Inc.        | VL7                                                           | 716 USB | 3.1 to SATA 6 | Gb/s Bride    | ge Controller for Type                  |
|-----------------------|---------------------------------------------------------------|---------|---------------|---------------|-----------------------------------------|
|                       | Slope of TX Differential<br>Mode Return Loss for<br>Gen3      | -13     |               | dB/dec        | , , , , , , , , , , , , , , , , , , , , |
|                       | TX Differential Mode<br>Return Loss Max<br>Frequency for Gen3 |         | Max is 3      | GHz           |                                         |
| RL <sub>CC11,TX</sub> | TX Common Mode Return<br>Loss (150MHz-300MHz)                 | 8       |               | dB            |                                         |
|                       | TX Common Mode Return<br>Loss (300MHz-600MHz)                 | 5       |               | dB            |                                         |
|                       | TX Common Mode Return<br>Loss (600MHz-1.2GHz)                 | 2       |               | dB            |                                         |
|                       | TX Common Mode Return<br>Loss (1.2GHz-2.4GHz)                 | 1       |               | dB            | <b>4</b>                                |
|                       | TX Common Mode Return<br>Loss (2.4GHz-3.0GHz)                 | 1       |               | dB            |                                         |
|                       | TX Common Mode Return<br>Loss (3.0GHz-5.0GHz)                 | 1       |               | dB            | Only for Gen2i                          |
| RL <sub>DC11,TX</sub> | TX Impedance Balance<br>(150MHz-300MHz)                       | 30      |               | dB            | <b>*</b>                                |
|                       | TX Impedance Balance<br>(300MHz-600MHz)                       | 20      |               | dB            |                                         |
|                       | TX Impedance Balance (600MHz-1.2GHz)                          | 10      |               | dB            |                                         |
|                       | TX Impedance Balance (1.2GHz-2.4GHz)                          | 10      |               | dB            |                                         |
|                       | TX Impedance Balance (2.4GHz-3.0GHz)                          | 4/10    |               | dB            | For Gen3i is 10dB                       |
|                       | TX Impedance Balance (3.0GHz-5.0GHz)                          | 4       | <b>Y</b>      | dB            |                                         |
|                       | TX Impedance Balance (5.0GHz-6.5GHz)                          | 4       |               |               | Only for Gen3i                          |
| $V_{\text{diffTX}}$   | TX Differential Output<br>Voltage                             | 400     | 600           | mVppd         | For Gen1                                |
|                       | TX Differential Output<br>Voltage                             | 400     | 700           | mVppd         | For Gen2                                |
|                       | TX Differential Output<br>Voltage                             | 200     | 900           | mVppd         | For Gen3                                |
| UI <sub>VminTX</sub>  | TX Minimum Voltage<br>Measurement Interval                    | 0.45    | 0.55          | UI            |                                         |
| t <sub>20-80TX</sub>  | TX Rise/Fall Time                                             | 100     | 273           | ps            | For Gen1                                |
|                       | TX Rise/Fall Time                                             | 67      | 136           | ps            | For Gen2                                |
|                       | TX Rise/Fall Time                                             | 33      | 80            | ps            | For Gen3                                |
| t <sub>skewTX</sub>   | TX Differential Skew                                          |         | 20            | ps            |                                         |
| $V_{\rm cm,acTX}$     | TX AC Common Mode<br>Voltage                                  |         | 50            | mVp-p         |                                         |
|                       | TX AC Common Mode<br>Voltage 3 GHz Max                        |         | 26            | dBmV(<br>rms) | For Gen3                                |
|                       | TX AC Common Mode<br>Voltage 6 GHz Max                        |         | 30            | dBmV(<br>rms) | For Gen3                                |
| $D_{\text{vdiffOOB}}$ | OOB Differential Delta                                        |         | 25            | mV            |                                         |
| $D_{\text{vcmOOB}}$   | OOB Common Mode Delta                                         |         | 50            | mV            |                                         |
| R/F <sub>bal</sub>    | TX Rise/Fall Imbalance                                        |         | 20            | %             | Only for Gen2                           |
| Amp <sub>bal</sub>    | TX Amplitude Imbalance                                        |         | 30            | %             | Only for Gen2                           |



| TJ at Connector Clk-Data fBAUD/500 JTF Defined                  |      | 0.37    | UI        | For Gen1/Gen2 |
|-----------------------------------------------------------------|------|---------|-----------|---------------|
| DJ at Connector Clk-Data fBAUD/500 JTF Defined                  |      | 0.19    | UI        | For Gen1/Gen2 |
| Jitter Transfer Function<br>Bandwidth (D24.3,high<br>pass -3dB) | 1.1  | 3.1     | MHz       | For Gen1/Gen2 |
| Jitter Transfer Function<br>Peaking                             |      | 3.5     | dB        | For Gen1/Gen2 |
| Jitter Transfer Function<br>Low Frequency<br>Attenuation        | 69   | 75      | db        | For Gen1/Gen2 |
| Jitter Transfer Function<br>Bandwidth (D24.3,high<br>pass -3dB) | 2.2  | 6.2     | MHz       | For Gen3      |
| Jitter Transfer Function<br>Peaking                             |      | 3.5     | dB        | For Gen3      |
| Jitter Transfer Function<br>Low Frequency<br>Attenuation        | 35.2 | 41.2    | db        | For Gen3      |
| TJ(10-12)before and after CIC,Clk-Data JTF Defined              |      | 0.52    | UI        | For Gen3      |
| TJ(10-6)before and after CIC,Clk-Data JTF Defined               | _    | 0.46    | UI        | For Gen3      |
|                                                                 |      | 407 407 | TO SECOND |               |

## **SATA RX Characteristics**

| Symbol                | Parameter                                              | Min 🦼 | Max  | Unit Note |  |
|-----------------------|--------------------------------------------------------|-------|------|-----------|--|
| $V_{\text{diffRX}}$   | Gen1 RX Differential<br>Input Voltage                  | 240   | 600  | mVppd     |  |
|                       | Gen2 RX Differential Input Voltage                     | 240   | 750  |           |  |
|                       | Gen3 RX Differential<br>Input Voltage                  | 240   | 1000 |           |  |
| t <sub>20-80RX</sub>  | Gen1 RX Rise/Fall time                                 | 100   | 273  | ps        |  |
|                       | Gen2 RX Rise/Fall time                                 | 67    | 136  |           |  |
|                       | Gen2 RX Rise/Fall time                                 | 62    | 75   |           |  |
| $t_{skewRX}$          | Gne2 RX Differential Skew                              |       | 50   | Ps        |  |
|                       | Gen3 RX Differential<br>Skew                           |       | 30   |           |  |
| $V_{\text{cm, acRX}}$ | RX AC Common Mode Voltage                              |       | 100  | mVppd     |  |
| f <sub>cm, acRX</sub> | RX AC Common Mode Frequency                            | 2     | 200  | MHz       |  |
|                       | Gen1 TJ at Connector,<br>Data-Data, 5UI                |       | 0.43 | UI        |  |
|                       | Gen1 DJ at Connector,<br>Data-Data, 5UI                |       | 0.25 | UI        |  |
|                       | Gen1 TJ at Connector,<br>Data-Data, 250UI              |       | 0.6  | UI        |  |
|                       | Gen1 TJ at Connector,<br>Data-Data, 250UI              |       | 0.35 | UI        |  |
|                       | Gen2 TJ at Connector, $ m f_{BAUD}/10$                 |       | 0.46 | UI        |  |
|                       | Gen2 DJ at Connector,  Clk-Data, f <sub>BAUD</sub> /10 |       | 0.35 | UI        |  |
|                       | Gen2 TJ at Connector,                                  |       | 0.60 | UI        |  |
|                       | Clk-Data, f <sub>BAUD</sub> /500                       |       |      |           |  |



| VIA Labs, Inc.           | VL716                                                            | USB3.1 | to SATA 60 | Gb/s Bridge Controller for Typ |
|--------------------------|------------------------------------------------------------------|--------|------------|--------------------------------|
|                          | Gen2 DJ at Connector,                                            | (      | ).42       | UI                             |
|                          | Clk-Data, ${ m f}_{ m\scriptscriptstyle BAUD}$ /500              |        |            |                                |
| Gen3<br>TJ after CIC     | Clk-Data JTF Defined                                             | (      | ).60       | UI                             |
| Gen3<br>RJ before<br>CIC | MFTP Clk-Data JTF<br>Defined                                     | (      | ).60       |                                |
| $Z_{\text{diffRX}}$      | RX Pair Differential 8<br>Impedance                              | 5 1    | 115        | Ohm                            |
| $Z_{s-eRX}$              | RX single-ended 4 Impedance                                      | 0      |            | Ohm                            |
| RL <sub>DD11,RX</sub>    | Gen2i/m RX Differential 1<br>Mode Return Loss<br>(150MHz-300MHz) | 8      |            | dB                             |
|                          | Gen2i/m RX Differential 1<br>Mode Return Loss<br>(300MHz-600MHz) | 4      |            | dB                             |
|                          | Gen2i/m RX Differential 1<br>Mode Return Loss<br>(600MHz-1.2GHz) | 0      |            | dB                             |
|                          | Gen2i/m RX Differential 8<br>Mode Return Loss<br>(1.2GHz-2.4GHz) |        |            | dB                             |
|                          | Gen2i/m RX Differential 3<br>Mode Return Loss<br>(2.4GHz-3.0GHz) |        |            | dB                             |
|                          | Gen2i/m RX Differential 1<br>Mode Return Loss<br>(3.0GHz-5.0GHz) |        |            | dB                             |
|                          | Gen3i RX Differential Mode<br>Return Loss<br>(min @ 300MHz)      | *      | 18         | dB                             |
|                          | Gen3i Slop of RX Differentia<br>Mode Return Loss                 | -13    | <b>Y</b>   | dB/dec                         |
|                          | Gen3i RX Differential Mod<br>Return Loss max frequency           | e      | 6.0        | GHz                            |
| RL <sub>CC11</sub>       | Gen2i/m RX Common Mod<br>Return Loss (150MHz-300MHz              |        |            | dB                             |
|                          | Gen2i/m RX Common Mod<br>Return Loss (300MHz-600MHz              |        |            | dB                             |
|                          | Gen2i/m RX Common Mode<br>Return Loss (600MHz-1.2GHz             | 2      |            | dB                             |
| •                        | Gen2i/m RX Common Mode<br>Return Loss (1.2GHz-2.4GHz)            | 1      |            | dB                             |
|                          | Gen2i/m RX Common Mode<br>Return Loss (2.4GHz-3.0GHz)            | 1      |            | dB                             |
|                          | Gen2i/m RX Common Mode<br>Return Loss (3.0GHz-5.0GHz)            | 1      |            | dB                             |
| V <sub>thresh</sub>      | Gen1 OOB Signal Detectio<br>Threshold                            | n 50   | 200        | mVppd                          |
|                          | Gen2/3 OOB Signal Detectio<br>Threshold                          | n 75   | 200        | mVppd                          |
| UI <sub>OOB</sub>        | UI During OOB Signaling                                          | 646.6  | 7 686.67   | ps                             |
|                          | COMINIT/COMRESET/COMWA<br>KE Transmit Burst Length               | 160    | 160        | UI <sub>OOB</sub>              |
|                          | COMINIT/COMRESET Transmit<br>Gap Length                          | 480    | 480        | $\mathrm{UI}_{\mathrm{OOB}}$   |
|                          | COMWAKE Transmit Gap<br>Length                                   | 160    | 160        | $\mathrm{UI}_{\mathrm{OOB}}$   |
|                          | COMWAKE Gap Detection<br>Window                                  | 55     | 175        | ns                             |



COMINIT/COMRESET Gap Detection Window

175

525

ns





# Package Mechanical Specifications

QFN-48 Pb-free Maximum Temperature for IR Reflow

| Parameter                 | Value | Unit    |
|---------------------------|-------|---------|
| Maximum Temperature Tp    | 250   | °C      |
| Max Time within 5°C of Tp | 30    | seconds |



Figure 4 - QFN 48L 6x6x0.85 mm Mechanical Specification



# Package Top Side Marking



Figure 5 - VL716 Package Top Side Marking

# Ordering Information

| Part Number | Description                            | Package            |
|-------------|----------------------------------------|--------------------|
| VL716-Q4    | USB3.1 to SATA 6Gb/s bridge for Type-C | 48-pin QFN (6x6mm) |



VIA Labs, Inc. www.via-labs.com

7F, 529-1, Chung-Cheng Road, Hsin-Tien, New Taipei City, Taiwan Tel: (886-2) 2218-1838 Fax: (886-2) 2218-8924

Email: sales@via-labs.com.tw

Copyright © 2010 VIA Labs, Inc. All Rights Reserved.

No part of this document may be reproduced, transmitted, transcribed, stored in a retrieval system, or translated into any language, in any form or by any means, electronic, mechanical, magnetic, optical, chemical, manual or otherwise without the prior written permission of VIA Labs, Inc. The material in this document is for information only and is subject to change without notice. VIA Labs, Inc. reserves the right to make changes in the product design without reservation and without notice to its users.

 $\mbox{\sc All}$  trademarks are the properties of their respective owners.

No license is granted, implied or otherwise, under any patent or patent rights of VIA Labs, Inc. VIA Labs, Inc. makes no warranties, implied or otherwise, in regard to this document and to the products described in this document. The information provided by this document is believed to be accurate and reliable as of the publication date of this document. However, VIA Labs, Inc. assumes no responsibility for any errors in this document. Furthermore, VIA Labs, Inc. assumes no responsibility for the use or misuse of the information in this document and for any patent infringements that may arise from the use of this document. The information and product specifications within this document are subject to change at any time, without notice and without obligation to notify any person of such change.