## Assignment #5

## Single Cycle CPU

Hanhwi Jang <hanhwi@ajou.ac.kr>

### Requirement

- Implement a single-cycle CPU
  - Refer P&H textbook and our lecture slides for design details.
  - ISA: RISC-V 32-bit instructions
    - You do not need to implement the whole instructions
    - Just implement ones required for the following test workload.
  - Test workload (You already implemented this?!)
    - Bubble sort algorithm
    - Put the instructions in Vr\_inst\_mem.v
    - Before use your instructions, make sure that the instructions refer data addresses correctly.
- Submit your CPU module, testbench, and a report to explain your design decision and evaluation results.

#### Install "instructions" in the instruction memory (1)

Use the simulator to get the instructions' binary representation.

```
Memory
0x0000000e4:
              00 00 00 13
                                  addi
                                          zero, zero, 0
0x0000000e0:
              00 00 00 13
                                 addi
                                         zero, zero, 0
              00 00 00 13
                                 addi
0x000000dc:
                                         zero, zero, 0
                            // addi zero,zero,0
0x000000d8:
              00 00 00 13
                                 jalr zero, 0(ra)
              00 00 80 67
0x000000d4:
                                  addi
0x000000d0:
              ff 01 01 13
                                      sp,sp,-16
0x000000cc:
              00 00 00 49
                                  lw s1,0(sp)
                                  lw s2,4(sp)
0x000000c8:
              00 00 10 52
              00 00 20 48
                                  lw s0,8(sp)
0x0000000c4:
              00 00 30 41
                                 lw ra,12(sp)
0x000000c0:
```

Put the instructions in the instruction memory (Vr\_inst\_mem.v)

### Install "instructions" in the instruction memory (2)

- Modify the encoded data addresses according to the actual data locations on your implementation.
  - To identify the data location, check "Vr\_data\_mem.v"
- Example) addi x1, x0, DATA

| immediate         | rs1       | funct3 | rd        | opcode  | Binary<br>Representation |
|-------------------|-----------|--------|-----------|---------|--------------------------|
| 12 bits           | 5 bits    | 3 bits | 5 bits    | 7 bits  | •                        |
| 0000 0000 0000    | 00000     | 000    | 00001     | 0010011 | <b>00 0</b> 0 00 83      |
| $DATA\_ADDR = 0$  | <b>x0</b> | addi   | <b>x1</b> | addi    |                          |
|                   |           |        |           |         |                          |
| 0000 0001 0000    | 00000     | 000    | 00001     | 0010011 | <b>01 0</b> 0 00 83      |
| $DATA\_ADDR = 16$ | <b>x0</b> | addi   | <b>x1</b> | addi    |                          |

# Single-cycle CPU Design



## "Magic" Memory and Register

- Instruction/data memory and register file are provided
  - Vr\_data\_mem.v
  - Vr\_inst\_mem.v
  - Vr\_register\_file.v
- Combinational Read
  - The output of the read data port is a combinational function of the register file contents and the corresponding read select port
- Synchronous write
  - The selected register is updated on the positive-edge clock transition when write enable is asserted

## Submission Deadline:

- 06/15