## 2.1 Module Explanation

| Adder. v          | Adder.v module have two inputs, data1_in and data2_in, both are 32 bits, one output, data_o which is also 32 bits.  In Adder.v, data1_in and data2_in will be added and the result is assigned to data_o.  The data_o is used in PC.v as pc_i which contain the value of current PC + 4                                                                   |  |  |  |  |  |
|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| ALU. v            | ALU. v module have three inputs, data1_i and data2_i are 32 bits while ALUCtr1_i is 3 bits, two outputs, data_o which is 32 bits and Zero_o which is 1 bit.  A register of size 32 bits is declared for data_o.  By using the case statements, ALU. v perform different operation corresponded to ALUCtr1_i as shown in the table below:  ALUCtr1_i Instr |  |  |  |  |  |
| Sign_Extend.<br>v | <pre>Sign_Extend. v module have one input, data_i which is 12 bits and one output, data_o which is 32 bits. The 12 bits data_i is signed extended by using the concatenation operator of Verilog.  Data_o = \$signed({{20{data_i[11]}}}, data_i[11:0]}) The data_o is used in MUX32. v as the second input data, data2_i.</pre>                           |  |  |  |  |  |

MUX32.v module have 3 inputs, data1\_i and data2\_i which both 32 bits and select\_i which is 1 bits, one output, data o which is 32 bits.

In MUX32.v, the select\_i is used to decide which input data is assign to data\_o.

### MUX32. v

| select_i | data_o  |  |
|----------|---------|--|
| 0        | datal_i |  |
| 1        | data2_i |  |

The data\_o is used in ALU.v as the second input data, data2\_i for operation.

CPU.v modeule have three inputs, clk\_i, rst\_i and start\_i which all in 1 bit.

clk\_i is the clock of the single cycle datapath
rst\_i is used in PC.v to decide whether reset the PC to 0.
start\_i is used in PC.v to decide whether next PC is pc\_i.
A wire, Four of size 32 bits is declared and assign 32' d4
to be used as the input for data2 i in Add PC().

A wire, **Zero** of size 1 bit is declared and used to receive the value of **Zero o** in ALU().

For those modules in **CPU.v**, the input ports and output ports are connected as shown in the datapath diagram below by a wire declared with corresponded size between two end.

CPU. v



Control.v module have one input, Op\_i which is 7 bits and three outputs, ALUOp\_o which is 2 bits, ALUSrc\_o and RegWrite\_o which both 1 bit.

The Op\_i is the opcode of an instruction.

Three registers are declared for three outputs with corresponding size.

In Control.v, Op\_i is used to determined the value of three outputs based on the table below:

### Control. v

| 0p_i    | ALU0p_o | ALUSrc_o | RegWrite_o |
|---------|---------|----------|------------|
| 0110011 | 10      | 0        | 1          |
| 0010011 | 00      | 1        | 1          |

ALUOp\_o is used in ALU\_Control.v to determine which operation to be performed by the instruction ALUSrc\_o is used in MUX32.v to determine either datal\_i or data2\_i is choose.

RegWrite\_o is used in Registers.v to decide whether Write Data, RDdata\_i is written to register of address RDaddr\_i.

ALU\_Control.v module have two inputs, funct\_i which is 10 bits and ALUOp\_i which is 2 bits, one output, ALUCtrl\_o which is 3 bits.

funct\_i is a concatenation of instruction [31:25] and instruction [14:12].

A register of size 3 bits is declared for ALUCtrl\_o. By using case statements and if-else statements, ALU\_Control.v assign different value to ALUCtrl\_o based on the value of funct i and ALUOp i.

# ALU\_Control.

|         | fund    | et_i    |             |           |
|---------|---------|---------|-------------|-----------|
| ALUOp_i | funct_i | funct_i | Instruction | ALUCtrl_o |
|         | [9:3]   | [2:0]   |             |           |
| 10      | 0000000 | 111     | and         | 000       |
|         | 0000000 | 100     | xor         | 001       |
|         | 0000000 | 001     | s11         | 010       |
|         | 0000000 | 000     | add         | 011       |
|         | 0100000 | 000     | sub         | 100       |
|         | 0000001 | 000     | mu1         | 101       |
| 00      | X       | 000     | addi        | 110       |
|         | X       | 101     | srai        | 111       |

ALUCtrl\_o is used in ALU.v to determine which operation to be performed.

## 2.2 Module Explanation

The OS used : CSIE Workstation

The Compiler used : iverilog