# **Computer Architecture Homework 4 Report**

B08902083 謝鈺嘉

# I. Modules Explanation

# I.1 Adder.v

Adder.v takes two 32-bit inputs, data1\_in and data2\_in. It has one 32-bit output, data\_o. Adder takes the current PC as data1\_i and 4 as data2\_i to get the next instruction, PC + 4. The next instruction is stored in data\_o which is used in PC.v as pc\_i.

# I.2 ALU.v

ALU.v takes two 32-bit inputs, data1\_i and data2\_i, and one 3-bit input, ALUCtrl\_i. It has one 32-bit output (a register of the same size is also declared), data\_o, and one 1-bit output, Zero\_o. By using the case statements, ALU.v perform different operation corresponded to ALUCtrl\_i as shown in below:

| ALUCtrl_i | Instruction | Operation                                        |  |
|-----------|-------------|--------------------------------------------------|--|
| 000       | and         | data_o <= \$signed(data1_i) & \$signed(data2_i); |  |
| 001       | xor         | data_o <= \$signed(data1_i) ^ \$signed(data2_i); |  |
| 010       | sll         | data_o <= \$signed(data1_i) << data2_i;          |  |
| 011       | add         | data_o <= \$signed(data1_i) + \$signed(data2_i); |  |
| 100       | sub         | data_o <= \$signed(data1_i) - \$signed(data2_i); |  |
| 101       | mul         | data_o <= \$signed(data1_i) * \$signed(data2_i); |  |
| 110       | addi        | data_o <= \$signed(data1_i) + \$signed(data2_i); |  |
| 111       | srai        | data_o <= \$signed(data1_i) >>> data2_i[4:0];    |  |

The result of the operation is assigned to data\_o. In addition to being the result of an operation, data\_o is also the write data, RDdata\_i in Registers.v.

# I.3 ALU\_Control.v

ALU\_Control.v takes one 10-bit input, funct\_i, and one 2-bit input, ALUOp\_i. It has one 3-bit output (a register of the same size is also declared), ALUCtrl\_o. funct\_i is a concatenation of instruction [31:25] and instruction [14:12]. ALUCtrl\_o is used in ALU.v to choose which operation is performed. By using case statements, ALU\_Control.v assign different values to ALUCtrl\_o based on the value of funct\_i and ALUOp\_i as below:

| ALUOp_i | funct_i       |               | Instruction | AT IICtul |
|---------|---------------|---------------|-------------|-----------|
|         | funct_i [9:3] | funct_i [2:0] | Histruction | ALUCtrl_o |
| 10      | 0000000       | 111           | and         | 000       |
|         | 0000000       | 100           | xor         | 001       |
|         | 0000000       | 001           | sll         | 010       |
|         | 0000000       | 000           | add         | 011       |

|    | 0100000 | 000 | sub  | 100 |
|----|---------|-----|------|-----|
|    | 0000001 | 000 | mul  | 101 |
| 00 | X       | 000 | addi | 110 |
|    | X       | 101 | srai | 111 |

#### I.4 Control.v

Control.v takes two inputs: Op\_i which is 7 bits. Op-i corresponds to the opcode of the instruction. Control.v has one 2-bit output (a register of the same size is also declared), ALUOp\_o, and two 1-bit output (two registers of the same size is also declared), ALUSrc\_o and RegWrite\_o. In Control.v, Op\_i is used to determine the value of the three outputs based on the table below:

| Op_i    | ALUOp_o | ALUSrc_o | RegWrite_o |
|---------|---------|----------|------------|
| 0110011 | 10      | 0        | 1          |
| 0010011 | 00      | 1        | 1          |

ALUOp\_o is used to determine which operation is performed by the instruction in ALU\_Control.v. Meanwhile, ALUSrc\_o is used to determine which data, data1\_i or data2\_i, is chosen in MUX32.v. On the other hand, RegWrite\_o is used to decide whether RDdata\_i is written to register of address RDaddr\_i.

# 1.5 CPU.v

CPU.v takes three 1-bit inputs: clk\_i, clock of the single cycle datapath, rst\_i, used in PC.v as parameter to reset PC to zero, and start\_i, used in PC.v as parameter if next PC is pc\_i. For those modules in CPU.v, the input ports and output ports are connected as shown in the datapath from the Homework question by a wire declared with corresponded size between two end.

#### I.6 MUX32.v

MUX32.v takes two 32-bit inputs, data1\_i and data2\_i, and one 1-bit input, select\_i. It has one 32-bit output, data\_o. MUX32 chooses data which data to output based on select\_i. If the value of select\_i is zero, then data1\_i would be returned. Likewise, if select\_i is one, data2\_i would be assigned as output. MUX32 is used to select between data from register and result of sign extension as the second input, data2\_i, for the ALU.

# I.7 Sign Extend.v

Sign\_Extend.v takes one 12-bit inputs, data\_i. It has one 32-bit output, data\_o. The data\_i is signed extended by using the concatenation operator of Verilog. It takes the sign bit, data\_i[11], and copies it 20 times in front of the input data, data\_i[11:0] to fill in 32 bits. The extended value is stored in data\_o which is used as the second input, data2\_i, in MUX32.

# **II. Development Environment**

II.1 Operating System: Linux (CSIE Workstation)

II.2 Compiler : iverilog